# High Performance CMOS Memory and Programmable VLSI 1990 Data Book PROMs/RPROMs EPROMs Programmable System™ Devices # HIGH PERFORMANCE CMOS MEMORY AND PROGRAMMABLE VLSI DATABOOK 1990 Copyright © 1990 WaferScale Integration, Inc. (All rights reserved.) 47280 Kato Road, Fremont, California 94538 415-656-5400 Facsimile: 415-657-5916 Telex: 289255 Printed in U.S.A. | GENERAL INFORMATION | 1 | |------------------------------------------------|---| | PHOMPHOM MEMORY PRODUCTS | 2 | | EPROW MEMORY PRODUCTS | 3 | | PROGRAMMABLE SYSTEM" DEVICES (PSD) | 4 | | MEMORY PROGRAMMING AND PSD DEVELOPMENT SYSTEMS | 5 | | CMOS LOGIC PRODUCTS | 6 | | MILITARY PRODUCTS | 7 | | QUALITY AND RELIABILITY | 8 | | PACKAGE INFORMATION | 9 | | SALES REPRESENTATIVES AND DISTRIBUTORS | U | # **SECTION INDEX** #### **GENERAL INFORMATION** | Table of Contents | . 1-1 | |-----------------------------------------------|--------| | Company Profile | 1-5 | | WSI CMOS Technology and Patents | . 1-9 | | Technical Brief 001 | . 1-11 | | Article Reprints | . 1-15 | | Product Summary | 1-23 | | Numerical Product Listing | . 1-27 | | Ordering Information | . 1-31 | | Cross Reference | . 1-33 | | Advance Information/Preliminary/Final Defined | . 1-37 | | | | For additional information, call 800-TEAM-WSI (800-832-6974). In California, call 800-562-6363. | GENERAL INFORMA | ATION | | |----------------------|----------------------------------------------|------| | Table of Contents | | 1-1 | | Company Profile | | 1-5 | | WSI CMOS Technolo | ogy and Patents | 1-9 | | Technical Brief 001 | ,.,,,,,,,,,,,.,,,,,,,,,,,,,,,,,,,,, | 1-1 | | Article Reprints | | 1-15 | | Product Summary | | 1-23 | | Numerical Product L | Listing | 1-27 | | Ordering Information | 1, , , , , , , | 1-31 | | Cross Reference | ,, | 1-30 | | Advance Information | n/Preliminary/Final Defined | 1-37 | | PROM/RPROM MEM | MORY PRODUCTS | | | PROM/RPROM S | Selection Guide | 2-1 | | WS57C191B/291B | High Speed 2K x 8 CMOS PROM/RPROM | 2-3 | | WS57C43B | High Speed 4K × 8 CMOS PROM/RPROM | 2-9 | | WS57C43C | High Speed 4K × 8 CMOS PROM/RPROM | 2-15 | | WS57C45 | High Speed 2K × 8 Registered CMOS PROM/RPROM | 2-19 | | WS57C49B | High Speed 8K × 8 CMOS PROM/RPROM | 2-27 | | WS57C49C | High Speed 8K x 8 CMOS PROM/RPROM | 2-33 | | WS57C51B | High Speed 16K × 8 CMOS PROM/RPROM | 2-37 | | WS57C71C | High Speed 32K × 8 CMOS RPROM | 2-43 | | EPROM MEMORY PI | RODUCTS | | | 64K EPROM Sel | ection Guide | 3-1 | | WS27C64F | Military 8K × 8 CMOS EPROM | 3-3 | | WS27C64L | 8K × 8 CMOS EPROM | 3-9 | | WS57C64F | High Speed 8K × 8 CMOS EPROM | 3-15 | | WS57C65 | High Speed 4K x 16 CMOS EPROM | 3-21 | | 128K EPROM Se | election Guide | 3-27 | | WS27C128F | Military 16K × 8 CMOS EPROM | 3-29 | | WS27C128L | 16K × 8 CMOS EPROM | 3-35 | | WS57C128F | High Speed 16K x 8 CMOS EPROM | 3-41 | | EPROM MEMORY PRO | ODUCTS (Cont.) | |-------------------------------|------------------------------------------| | 256K EPROM Sele | ection Guide3-47 | | WS27C256F | High Speed 32K × 8 CMOS EPROM | | WS27C256L | 32K × 8 CMOS EPROM | | WS57C256F | High Speed 32K x 8 CMOS EPROM | | WS57C257 | High Speed 16K x 16 CMOS EPROM | | 512K EPROM Sele | ection Guide | | WS27C512F | High Speed 64K x 8 CMOS EPROM | | WS57C512F | High Speed 64K x 8 CMOS EPROM | | WS27C512L | 64K × 8 CMOS EPROM | | 1 Meg EPROM Se | election Guide3-91 | | WS27C010L | 128K x 8 CMOS EPROM | | WS57C010M | 1 Meg (128K × 8) CMOS EPROM Module | | WS27C010F | 1 Meg (128K × 8) CMOS EPROM | | WS27C210L | 1 Meg (64K × 16) CMOS EPROM | | WS57C210M | 1 Meg (64K x 16) CMOS EPROM Module | | WS27C210F | 1 Meg (64K × 16) CMOS EPROM | | 2 Meg EPROM Se | lection Guide | | WS27C020L | 2 Meg (256K × 8) CMOS EPROM | | WS27C220L | 2 Meg (128K × 16) CMOS EPROM | | 4 Meg EPROM Se | election Guide | | WS27C040L | 4 Meg (512K × 8) CMOS EPROM | | WS27C240L | 4 Meg (256K × 16) CMOS EPROM | | PROGRAMMABLE SY | STEM™ DEVICES (PSD) | | Introduction to Pr | rogrammable System Devices4-1 | | MAP168/PSD301<br>Introduction | User-Configurable Peripheral with Memory | | MAP168 | User-Configurable Peripheral with Memory | | PSD301 | User-Configurable Peripheral with Memory | | PAC1000 Introduction | User-Configurable Microcontroller | | PAC1000 | User-Configurable Microcontroller | | SAM448 Introduction | User-Configurable Microsequencer | | SAM448 | User-Configurable Microsequencer4-81 | | Electronic Bulletin Box | ard | | MEMORY PROGRA | MMING AND PSD DEVELOPMENT SYSTEMS | | |--------------------|---------------------------------------------|------| | Introduction | *************************************** | | | Data I/O Programm | | | | Memory Programm | | | | PAC1000 — PSD D | | | | MAP168 — PSD D | evelopment Systems | | | SAM448 — PSD D | evelopment Systems | 5-17 | | WS6000 MagicPro | Programmer and Package Adaptors | | | CMOS LOGIC PRO | DUCTS | | | WS5901 | CMOS 4-Bit High-Speed Microprocessor Slice | | | WS59016 | CMOS 16-Bit High-Speed Microprocessor Slice | 6-11 | | W\$59032 | CMOS 32-Bit High-Speed Microprocessor Slice | 6-23 | | WS5910A/B | CMOS Microprogram Controller | 6-35 | | WS59510 | Multilevel Pipeline Register | 6-45 | | WS59520/521 | Multilevel Pipeline Register | | | W\$59820/820B | Bi-Directional Bus Interface Registers | 6-57 | | MILITARY PRODUC | ets | 7-1 | | QUALITY AND REL | IABILITY | | | PACKAGE INTROD | UCTION | 9-1 | | Package Informatio | n (By Drawing Number) | 9-2 | | Package Informatio | n (By Pin Count) | | | Package Drawings | ,, | | | SALES REPRESENT | TATIVES AND DISTRIBUTORS | 10-1 | #### INTRODUCTION WaferScale Integration, Inc. (WSI) designs and produces the world's broadest and fastest families of CMOS PROMs, RPROMs, EPROMs, and Programmable System™ Devices (PSD). These product families target the needs of system designers who must reduce system development time and deliver market competitive products in continuously shorter periods of time. WSI's programmable VLSI products additionally enable higher system performance from smaller, more compact end products due to higher levels of system integration at the chip level. WSI's mission is clear — to build a great company by serving its customers with a portfolio of high-performance programmable VLSI products that enable designers to achieve faster time to market with new, advanced electronic systems. The company's patented self-aligned, split-gate EPROM technology forms the core of WSI's programmable products and delivers higher performance and greater density than competing "stacked gate" EPROM technologies. This core technology has enabled WSI to be first in the industry with numerous breakthroughs in speed, density, process and packaging. WSI has leveraged this technology into the broadest family of CMOS PROMs, RPROMs, and EPROMs available. WSI's new "off the shelf" user-configurable PSDs provide system level building blocks on a single chip that enable quick implementation of application specific controllers and peripherals. They are the first to integrate high-performance EPROM, SRAM and logic and deliver a performance and integration breakthrough to the programmable products market. PSDs are user-configurable on a PC or compatible and can be tailored for use in a variety of system applications. As a result, WSI has established itself as a leading supplier of high-performance programmable VLSI solutions to a broad customer base that includes some of the world's largest and most technologically advanced electronics companies. Founded in 1983, WSI is headquartered in a 66,000 square foot facility in Fremont, California and has more than 125 employees. Through a long-term equity, manufacturing and technology license agreement with Sharp Corporation of Japan, WSI produces its products in a world-class production facility that guarantees the highest quality at competitive costs. #### MARKETS AND APPLICATIONS \_\_\_ WSI's high-performance non-volatile memory and PSD products are used by the world's leading suppliers of high-performance electronic systems in communications, data processing, military and industrial markets. Customer end products cover a broad spectrum and typically include cellular telephones, workstations, DSP computers, navigation controllers, T1 multiplexers, modems, image processors, missiles, LAN controllers, high density disk drives and the like. Customer applications include image processing, digital signal processing, bus control, LAN data and file control, real time process control, graphics processing, hard disk control, flight simulators, DMA control, and others. WSI products are ideally suited for these applications where designers are faced with increasingly shorter product life cycles and must develop new, competitive high-performance products in short periods of time. #### PRODUCTS . #### **Memory Products** #### **EPROMs** WSf offers the broadest line of CMOS EPROM products available featuring architectures ranging from $8K \times 8$ to $128K \times 8$ , plus several $\times 16$ products, with speeds ranging from 40 to 200 ns. Commercial, industrial and MIL-STD-883C/SMD products are available. A wide variety of package selections are available including plastic and hermetic, through-hole and surface mount types. #### "L" Family WSi's "L" family memory products are the industry's fastest, low power JEDEC pinout EPROMs and meet the requirements of many mainstream system applications. With speeds ranging from 90 to 200 ns and architectures from 8K × 8 to 128K × 8 including several ×16 products, "L" family EPROMs are ideal for high-performance personal computers and workstations. Taking advantage of its split-gate EPROM technology, WSI uses a conservative 1.2 micron lithography to achieve world-class memory densities that traditionally require lower yielding sub-micron technologies. #### "F" Family The "F" family is WSt's fastest line of EPROMs, featuring speeds ranging from 40 to 110 ns and architectures from $8K \times 8$ to $32K \times 8$ , plus several $\times 16$ products. The high speed and word width options of the "F" family EPROMs make them attractive for use in high-end engineering and scientific workstations, data communications and other high-performance applications. #### **RPROMs** RPROMs provide bipolar PROM pin-out with matching speed and CMOS low power operation. The RPROM (Re-Programmable Read Only Memory) product series includes architectures ranging from $2K \times 8$ to $32K \times 8$ with speeds ranging from 25 to 70 ns. Commercial, industrial and MIL-STD-883C/SMD configurations are available in a variety of hermetic and plastic package styles. #### Programmable System™ Devices (PSDs) WSI's family of Programmable System Devices (PSDs) represent a new class of programmable VLSI products, achieving unparalleled levels of performance, configurability and integration. Offering a significantly higher level of integration over programmable logic, PSDs are the first programmable VLSI products to integrate high-speed EPROM, SRAM and logic on a single chip thereby providing complete system solutions to the design engineer. PSDs are off-the-shelf system building elements that can be quickly configured and programmed for a variety of system applications thus enabling system designers to shorten system development time. The PSD is a new solution for system designers who build high-end systems around embedded controllers and advanced microprocessors. These new systems require faster, more highly integrated and lower cost VLSI solutions as well as rapid design cycles. WSI's new PSD family meets this demanding set of needs. The initial members of WSI's PSD family includes: - The PAC1000 User-Configurable Microcontroller - The MAP168 User-Configurable Peripheral with Memory - The PSD301 User-Configurable Peripheral with Memory - The SAM448 User-Configurable Microsequencer #### Design Tools and Support WSI's development tools minimize the time required for designers to program PSDs for use in a variety of system applications. PSDs are supported with complete easy-to-use program development, simulation and programming software, the PC hosted MagicPro™ Memory and PSD Programmer, a dial-in applications bulletin board and WSI's team of factory and field applications engineers. As a result, WSI customers achieve their goal of shorter system development time and reach new markets sooner. #### PRODUCTS (Cont.)\_ #### **Custom Circuits** To serve the needs of its customers with unique requirements, WSI offers its custom circuit capability using its celt based library of EPROM, static RAM and logic functions. Standard products described in this catalog can usually be modified on a custom basis to serve particular requirements. New customer defined custom products that incorporate high-performance non-volatile memory, SRAM and logic can be produced that deliver significant speed or system integration advantages. Contact your local WSI sales office for additional information. #### MANUFACTURING ....... A key ingredient for success in leading-edge semiconductors is a world-class fabrication facility that ensures high volume capacity and prompt delivery of highly reliable and high yielding VLSI circuits. To this end, WSI has licensed its proprietary CMOS EPROM and logic process technology to Sharp Corporation of Osaka, Japan. This long term alliance ensures high quality, high-volume production, competitive costs and fast delivery. The Sharp facility in Fukuyama, Japan employs the most advanced sub-micron VLSI integrated circuit manufacturing equipment available including ion implantation, reactive ion etch, and wafer stepper lithographic systems. #### QUALITY AND RELIABILITY WSI is deeply committed to product excellence. This begins with proper management attitude and direction and with this focus, the Quality and Reliability Program is able to operate efficiently. As a result, product quality becomes part of each employee's responsibility. Quality and Reliability begin with the proper product and process designs and is supported by material and process controls. Examples are products manufactured on an epitaxial silicon layer to reduce latch-up sensitivity, all pins are designed to withstand >2,000 volts ESDS, numerous ground taps are used which increases product noise immunity, metal traces are designed to carry a current density of >2.0 $\times$ 10<sup>5</sup> amps/cm², top passivation extends over into the scribe lane to seal the die edges, data retention is performed 100% on re-programmable products ( $T_A = +225^{\circ}C$ , T = 72 hours), automated die attach and bonding is used extensively, wafers are fabricated in a Class 10 clean room, raw materials, chemicals and gases are inspected before use, and statistical controls are used to keep the process on course. Product and process introductions or changes are routinely evaluated for worthiness. Life tests are conducted at higher than typical stress levels ( $T_A = +150^{\circ}C$ , $V_{CC} = +6.5V$ ) and even at these stress levels, WSI products have demonstrated low failure rates (see the Quality and Reliability section in this databook). WSI is active in Military programs and its Quality and Reliability System supports Compliant Non-Jan products. WSI also supports DESC's (Defense Electronics Supply Center) Standardized Military Drawings (SMD) program. As of October, 1989, WSI has eighteen products on SMDs with additional products pending. Several additional products not on SMDs are available per MIL-STD-883C. See Section 7 (Military Products) in this databook. #### SALES NETWORK . WSI's international sales network includes regional sales managers, field applications engineers, manufacturers representatives and many of the leading component distributors in the United States, Europe and Asia. See Section 10 in this catalog. #### **United States** Direct sales and field applications engineering offices in Boston, Chicago, Huntsville, Philadelphia, Los Angeles areas and Fremont, CA; more than 25 manufacturers' representatives for major national accounts; national distributors including Schweber Electronics, Time Electronics and Wyle Laboratories; and regional distributors. #### International Distributors in West Germany, England, France, Italy, Sweden, Finland, Denmark, Norway, Spain, Belgium, Luxembourg, the Netherlands, and Israel. Distributors for the Asia/Pacific Rim region in Japan, Korea, Taiwan, Hong Kong and Australia. Each generation of systems involved with data processing, communications, military and industrial control historically requires faster and more efficient system functions to accomplish greater productivity. Issues of performance, reliability, design time, system integration, power, and cost must be successfully treated to insure the market success of competitive end products. WSI's CMOS technology forms the foundation of a portfolio of programmable VLSI integrated circuits that are used by leading systems manufacturers worldwide to address the above issues and retain their competitive edge. WSI's core technology begins with its patented self-aligned, split-gate single transistor EPROM cell (U.S. patents #4,639,893 and 4,795,719). The self-aligned, split-gate EPROM cell pioneered by WSI is the only major EPROM technology/architecture innovation since 1972. This advancement beyond the traditional "stacked gate" EPROM cell, when coupled with several memory array design enhancements, provides WSI with a broad product line of high-performance PROMs, RPROMs, EPROMs and Programmable System™ Devices. The WSI self-aligned, split-gate EPROM cell will not program in the reverse direction. This feature has enabled the development of a high density virtual ground array EPROM architecture that has resulted in smaller EPROM die sizes than competitive products even when fabricated with less aggressive photolithography. WSI's 1.2 micron double metal/double poly N-well CMOS process enables the combining of high-performance EPROM memory, static random access memory and logic all on the same low power circuit. This capability has enabled the development of the Programmable System Devices product family. These standard product integrated circuits shorten system development time by enabling the design engineer to quickly configure and program them for use in various portions of the system. Their high level of integration and versatility enable designers to develop end products faster and reach markets ahead of their competition. WSI's use of epi wafers and design innovations result in products that exhibit immunity to latch-up and provide ESD protection far in excess of that specified by MIL-STD-883C. Technology and design patents held by WSI are listed below. Several additional patents are pending. | #4,328,656 | Non-Volatile EPROM with Increased Efficiency | |------------|-------------------------------------------------------------------------------| | #4,361,847 | Non-Volatile EPROM and EEPROM with Increased Efficiency | | #4,409,723 | Non-Volatile EPROM and EEPROM with Increased Efficiency | | #4,639,893 | A Self-Aligned, Split-Gate EPROM | | #4,649,520 | A Single Layer Polycrystalline Floating Gate | | #4,758,869 | Non-Volatile Floating Gate Transistor Structure | | #4,763,184 | Input Circuit for Protecting Against Damage Caused by Electrostatic Discharge | | #4,795,719 | A Self-Aligned, Split-Gate EPROM | | | | ### **EPROMS FOR MODERN TIMES** #### HIGH SPEED EPROMS: Early generations of microprocessors (e.g., 6809, 8085, 8086, etc.) and microcontrollers (8048, 8051, 6805, etc.) operated at frequencies in the 1-5 MHz range. At these operating frequencies, memory access time requirements varied from 200-500 ns. The EPROM technology available at the time was well suited for such applications. This technology, based upon a single transistor "stacked gate" EPROM cell (see Figure 1), was optimized for programmability and density, not speed. Many manufacturers were quite successful with this technology and manufactured EPROMs from 16K bits up to 1 Mbit. However, today's generation of high performance microprocessors (80286, 80386, 68000, 68020, etc.), microcontrollers (8096, etc.) and dedicated DSP processors (TMS320xx, MC56000, etc.) operate in the 12-40 MHz range and require memories with access times well below 100 ns (see Table 1). Table 1 MEMORY ACCESS TIME REQUIREMENTS | PART # | FREQUENCY | MEMORY ACCESS | | | |--------|-----------|---------------|--|--| | 80386 | 16 MHz | 70 ns | | | | 68020 | 20 MHz | 70 ns | | | | 32020 | 20 MHz | 75 ns | | | | 56000 | 20 MHz | 55 ns | | | | 320C25 | 40 MHz | 40 ns | | | As will be shown, the traditional single transistor "stacked gate" approach is not able to provide such high speeds. As a result, system designers are forced into alternatives such as down loading from slow EPROM into fast SRAM, which provides non-volatility and high speed. Unfortunately, these techniques result in higher system costs (board space, components, power, etc.). Semiconductor manufacturers are attempting to solve this problem at the I.C. level with various approaches. This article explains the various techniques for achieving high speed EPROMs and allows the reader to determine which technique is best suited for their application and which technique provides the best path for the future. #### HIGH SPEED NVM: A GENERAL DISCUSSION Memory arrays are laid out in two-dimensional row and column formats. These are referred to as word lines and bit lines, respectively. Selecting a word line determines which row of cells in the array has been chosen to provide the programmed output. The bit line, or column, is used to determine which of the selected cells in the row is to be read from an output. Although this technique singles out a particular EPROM cell for reading, the output of the selected EPROM is still connected to the outputs of several non-selected EPROM cells which share the same column, or bit line. Each of these non-selected cells adds some capacitance to the bit line. This capacitance must be overcome by the selected cell before the proper state ("1" or "0") can be sent to the output. The selected cell must have enough drive to be able to discharge the combined bit line capacitance. Higher drive, or read current, results in a faster capacitive discharge and, therefore, faster reading. Lower bit line capacitance and/or increasing read current are the fundamental goals associated with developing high speed, dense EPROMs. Lowering bit line capacitance is easily achieved by reducing the number of memory cells. Although this results in a speed improvement, it severely limits density. The main problem to solve, therefore, is how to manufacture an EPROM cell which can provide high read current (for speed), high density (for small size), high reliability and ease of programming. The following paragraphs discuss four approaches for developing a fast, dense, reliable and programmable EPROM memory. #### SINGLE TRANSISTOR ("STACKED GATE") The industry standard single transistor stacked gate EPROM cell (Figure 1) is optimized for efficient programming and high density. It is not well suited for high speed because of its low read current. The typical read current for a single unprogrammed stacked gate EPROM cell is between 20-50 microamps and the total bit line capacitance for a typical EPROM can be as high as 3-5 pF. Consequently, at 40 microamps of worst-case read current, it would take a "stacked gate" EPROM cell 70 ns to discharge the bit line by enough voltage to detect an unprogrammed condition. Address decoding and output buffers add another 25-50 ns (depending upon technology). Clearly, this makes it very difficult to achieve a worst-case total access time which will allow an EPROM to run with today's generation of processors (see Table 1). Several semiconductor manufacturers are looking for alternatives to surmount the inherent limitations of the older single transistor "stacked gate" EPROM. Figure 1 #### TWO TRANSISTOR FAST CELL ("STACKED GATE" EPROM) In this approach each bit consists of *two stacked gate EPROM cells* in a differential pair. With this architecture, it is possible to employ a differential sensing technique which allows a programmed or unprogrammed state ("0" or "1") to be detected with a very small voltage swing. As a result, a memory cell can be read much faster than with a standard sensing technique. However, this incurs the penalty of twice the area of the single cell memory array as well as implications of lower yields, higher costs and lower reliability than a single cell approach. #### FOUR TRANSISTOR FAST CELL ("STACKED GATE" EPROM) In this approach, the differential sensing technique is also used. However, each half bit is constructed with two transistors, one of which is optimized for programming efficiency while the second transistor is optimized to give high read current (typically 150 microamps). This makes it possible to achieve very high speeds. However, a four transistor cell results in a very large memory array resulting in problems more severe than those of the two transistor approach (again, low yields, high costs and low reliability). Consequently, this technique is limited to low density devices. #### STACKED GATE SUMMARY | MEMORY TYPE | RELATIVE SPEED | RELATIVE DIE SIZE | |-------------------|----------------|-------------------| | Single Transistor | Slow | Small | | Two Transistor | Fast | Large | | Four Transistor | Fastest | Larger | #### SINGLE TRANSISTOR FAST CELL ("SPLIT GATE" EPROM) WaferScale Integration Inc. (WSI) has developed a proprietary technology which embodies all of the benefits of the single transistor "stacked gate" (ease of programming, reliability, and density) and conquers the fundamental problem of low read current. This patented technology is known as the "split gate" EPROM (see Figure 2). Figure 2 The "split gate" cell uses a single transistor per bit and, although it is nearly the same size as the "stacked gate," each cell provides a read current of at least 160 microamps under worst-case voltage and temperature conditions. This allows the design of very high density and very fast memory products. As an example of the capabilities of the "split gate," WaferScale has introduced families of EPROM products varying in density from 16K to 1 Mbits and in speed ranging from 25-200 ns, all manufactured with the same EPROM technology. #### SPLIT GATE SUMMARY | MEMORY TYPE | RELATIVE SPEED | RELATIVE DIE SIZE | | |-------------------|----------------|-------------------|--| | Single Transistor | Fastest | Small | | As is seen from the table above, the WSI split gate EPROM technology provides the high density capability of the single transistor "stacked gate" and the fast speed of the four transistor solution. #### REQUIRED FEATURES Although speed and density are necessary EPROM attributes, they alone are not sufficient for today's memory requirements. Reliability and ease of programming play an equally important role in determining the usefulness of a memory product. #### SUMMARY Although the single transistor "stacked gate" EPROM technology is very well suited for its intended use (stow, dense NVM), it is not well suited for today's high performance memory requirements. Brute force techniques, such as using multiple transistor memory cells, can provide high performance; however, the penalty paid in die size and resultant higher costs (limits these techniques to relatively low densities. WaferScale's patented "split gate" technology combines all of the attributes of the single transistor "stacked gate" (reliability, ease of programming and density) with the speed of the multi-transistor memory cell. The result is a family of dense, high speed EPROM based products. Also, since WaferScale's technology is well suited for device scaling, the technology path for future products is already in place. This will result in products with higher density that utilize both standard and application specific architectures. IPI-2 DISK CONTROLLERS DOUBLE DATA TRANSFERS COMPUTER KEYBOARDS GIVE USERS MORE OPTIONS VNU BUSINESS PUBLICATION **BOM WAFERSCALE** INTEGRATION, INC. • ANALOG CALGEARS UP FOR MIXED-MODE SIMULATION • POWER-FACTOR CONTROL CARCINES - RUN TWO STEPPERS FROM ONE BOARD ### COVER FEATURE PACKING ALL THE MAJOR BLOCKS OF A MICROPROGRAMMABLE SYSTEM, A CMOS IC EASES EMBEDDED CONTROLLER DESIGNS # CONFIGURABLE CHIP EASES CONTROL-SYSTEM DESIGN DAVE BURSKY nyone who has ever designed a high-performance controller subsystem using highspeed microprogrammed building blocks, programmable logic devices, gate arrays, or discrete logic realizes the difficulties in integrating the complete solution. In such a system, the chip count escalates, the operating power rises, and the development schedule lengthens. By integrating all these functions and resources onto one high-speed CMOS chip—the PAC1000 microcontroller—WaferScale Integration Inc. has drastically reduced the chip count from the typically required 50 or so ICs to just one. At the same time, the PAC1000 slashes the power consumption from tens of watts to less than 1.5 W and cuts development time. The PAC1000 can solve many highend embedded control applications and is the only available circuit that can tackle system, data, and event control tasks. A C-like language and PC-hosted system-development tools simplify the creation of the control software. Users can configure the circuit as a microprocessor peripheral or as a standalone controller to meet the unique requirements of high-performance system. data, or event controllers. Each of the chip's two bidirectional 16-bit buses, its individual I/O lines, and interrupt inputs can, if necessary, be redefined during each 50-ns instruction cycle. At the heart of the PAC1000's flexibility lies an internal microprogrammable architecture, including a 16-bit CPU, a fast 10-bit microsequencer, a 32-word-by-16-bit register file, and a lkword-by-64-bit high-speed EPROM. As product planning manager Yoram Cedar explains, since the circuit executes any of its instructions in one clock cycle, the controller delivers a raw throughput of Reprinted with permission from ELECTRONIC DESIGN - October 27, 1988 Copyright 1988 VNU Business Publications, Inc. # COVER: USER-CONFIGURABLE CONTROLLER 20 MIPS. Every instruction of the PAC1000 can perform as many as three simultaneous operations: program control, CPU functions, and output control, with all possible combinations allowed. Cedar claims the more powerful instruction format, combined with the higher clock speed, yields a five- to tenfold performance improvement, compared with other one-chip microcontrollers. The high throughput suits many tasks well. It has already found homes in radar, communications, video-graphics, I/O subsystems, bus and DMA controllers, and disk-drive-controllers. Besides the CPU, register file, and sequencer, the chip includes an auxiliary Q-register for double-word operations, an 8-input interrupt controller, 16 output control lines, 8 bi- directional I/O lines, scan-test and CASE program test logic, and a 22bit external address bus (Fig. 1. top). Also, Cedar emphasizes, the circuit deals much more rapidly with interrupts than most controllers do. and that serves embedded control applications well. The chip changes program flow in either of two ways. First, it has four user-definable interrupt input lines plus four dedicated internal interrupts that require just 100 ns, at most, to alter the program flow. Second, another set of input lines-22 condition-code inputs (8 external and 14 internal)—let the processor alter the program flow with condition calls and program jumps in just one 50-ns instruction cycle. And if on-chip resources don't quite match an application's requirements, chip modifications can be done for large-volume users. The circuit was designed with the company's standard-cell library, and many of the chip's sections are actually cells in WaferScale's library (Fig. 1. left). Noticeable on the chip's left side are the large cells that include the 64-kbit EPROM block on the bottom and the 16-bit CPU on the upper left. On the chip's right side, random logic performs the control and interface functions; small standard cells are used to create those circuits. For every instruction, a dedicated field specifies the bit pattern on the output lines. Also, designers can individually program eight I/O lines as inputs or outputs or to perform special functions under the control of the chip's mode and I/O registers. The special functions turn the I/O lines into control signals that allow various features and flags to indicate several status conditions. In addition to the eight I/O lines, the circuit has two 16-bit bidirectional buses that go on and off the chip: One links with the host; the other is the upper 16 bits of the address/data bus. Another 16 lines are dedicated, user-programmable latched output lines. These can be changed on a cycle-by-cycle basis. Thanks to all its buses and control signals, the PAC1000 microcontroller operates as either a memory- 1. PACKING A 16-bit microprogrammable central processor with a 32-word register file, a 1-kword-hy-64-bit microcode UV EPROM, sequencer, and other configurable resources, the PAC1000 user-configurable microcontroller from WaferScale Integration delivers a raw instruction throughput of 20 MIPS at 20 MHz (top). Designers can add or alter various blocks to customize versions for high-volume users (left). # COVER: USER-CONFIGURABLE CONTROLLER mapped peripheral to a microprocessor to offload the CPU (Fig. 2a) or as a standalone controller running from its own internally or externally stored program (Fig. 2b). As a peripheral, the chip ties into the host with a straightforward bus interface—a 16-bit data bus and a 6-bit address bus to access the internal resources of the PAC1000-and the standard Chip Select, Read, and Write control lines. In the standalone mode, the chip typically runs the application program from its internal memory and uses its 16-bit output bus and 8-bit I/O port to control the application and communicate to a host system. To handle multiple operations in parallel, the chip internally takes advantage of a long-64-bit-microcode word so that each word can control multiple sections of the circuitry. The on-chip microcode storage area consists of a fast, reprogrammable UV EPROM, organized as 1 kword by 64 bits. Since the EPROM is read only by the on-chip logic, it doesn't need high-current output buffers, which slow down the memory access. Thus, the EPROM contents can be read very quickly-the chip's 20-MHz version accesses memory in just 30 ns, well within the CPU's 50-ns instruction cycle time. The memory is also secure. Users can program a security bit to prevent an external system from extracting the code from the memory array. Besides its own program memory, the chip also has a separate address/data bus that can be programmed for either 16 or 22 address lines (with 64-kword or 4-Mword off-chip addressing ranges, respectively). The address generator for the bus is separate from the sequencer that addresses the program memory. The PAC1000 can therefore execute a program while it's using the address bus to move data from memory into the on-chip register file or to an externally controlled device. The address bus, in fact, can serve as a simple direct-memory-access controller when used with the on-chip 22-bit address counter and 16-bit block counter. This DMA controller can transfer data from external memory to the on-chip register file or to an external device. An eight-word FIFO register lets a host microprocessor asynchronously load commands or data into the controller. The 22-bit word length in the FIFO register is employed, so that if data values are to be loaded into the register file, the lower 16 bits of the 22-bit word sent over the host data bus represent the data, and the next five bits-the lower five hits of the host-interface address bus-represent the register location into which the data will be loaded (R0 to R31). The sixth bit of the host-interface address bus signifies whether the word loaded into the FIFO register is a command or data word. If it's a command, the lower 10 bits of the host-data bus are used as a branch address to one of the 1024 memory locations in the EPROM. The 10-bit sequencer addresses the 1,024 words of program memory and has a 15-level stack that permits multiple subroutine calls to occur without forcing the program to go back to a higher level before calling the next subroutine. Besides having more levels in the stack than WaferScale's 5910 microsequencer, the enhanced sequencer block has a 10-bit loop counter that cuts overhead in programs for loops and nested loops. The application program can load the counter with a constant or a value calculated in the CPU. Because programming fast, embedded controllers can get complicated, the company includes on-chip programming and test features to ease system development. For starters, a 10-bit breakpoint register simplifies real-time debugging. It can be loaded from either of two sources—a value stored in a CPU register or a constant value specified in the program memory. When the program memory address matches the register contents, the register issues an interrupt, which a service routine in memory could then react to. Test and CASE logic on the chip also aids program and hardware testing. The condition-code logic responds to 22 different program test conditions that can be tested for true 2. MULTIPLE BUSES, AN ON-CHIP ADDRESS GENERATOR, and sequencer blocks let the microcontroller operate as a memory-mapped peripheral to officed the host microprocessor (a). Or it can be operated as a standalone controller (b). # COVER: USER-CONFIGURABLE CONTROLLER #### SAMPLE PROGRAM FOR PAC 1000 MICROCONTROLLER /\* control memory read/write based on CCO \*/ segment memcon h'0002". /\* output control constants ٠, enmen eau dismem egu 6'0040" eau HIDDOO! eau P.1000. IF CCO , OUT enmam ; /\* enable memory FOR 6, AOR = R0 + R1, OUT wr, AOR = AOR + 4, OUT rd, /\* store begin addr in AOR and loop /\* use adds by 4 and do rd/we ENDFOR, OUT wr. end loop body ELSE OUT dismem. /\* disable mem if CC0 is not true ENDIE end 3. THE HIGH-LEVEL LANGUAGE developed by WaferScale employs Clanguage-like structures to let designers easily develop complex configuration microcode. or not-true results. Up to four conditions can be tested simultaneously. Tests can check for the state of various flags or register contents. The processor handles two types of CASE operations: standard and priority. A CASE group consists of a combination of four test conditions that can be tested in a single cycle. In that same cycle, the PAC1000 branches to any one of 16 locations, depending on the status of the four inputs to the CASE group being tested. The priority CASE instruction operates on internal and external interrupt conditions and treats interrupts as prioritized test conditions. The priority encoder generates a branch to the highest-priority condition. Thanks to all its on-chip resources, the PAC1000 is a powerful one-chip controller, housed in a windowed, 88-lead pin-grid-array package or an 84-lead ceramic leaded chip carrier. An 84-lead plastic leaded chip carrier package (the one-time-programmable version) is also available. Because the chip employs an EPROM to hold the program, revisions to the code are no more difficult than reprode are no more difficult than repro- gramming a standard EPROM. Prototype systems and production products can benefit from the ability to revise the code at the last minute. To alleviate the complexity of microcode program development, WaferScale has assembled a series of PC-hosted system-development tools (PAC-SDT). These make the PAC1000 as easy to program as any one-chip microcontroller. A simple example of a multiple-command expression in the C-like language lets designers combine operations such as FOR6, AOR=R0+R1, OUT WR (loop for six cycles, add the contents of registers R0 and R1 and store the result in the AOR register, output the value WR) in one word (Fig. 3). The toolset has a system-entry language, a functional simulator, and a device programmer (MagicPro). The system-entry, language software is the most critical part. The high-level language uses a structure similar to C's and practically eliminates writing routines in machine or assembly code. But designers who are more comfortable working on that level can write machine-code routines. # WSI Launches The Programmable System Device.™ A new class of user-configurable products; a higher standard in functionality, integration, and performance. PSD:™ n Programmable System Device.™ 1) A user-configurable system-on-a-chip, integrating high-performance EPROM, SRAM, and Logic; 2) User configurable with a menu-driven, familiar "C"-like language and IBM-PC®-hosted system development tools; 3) A standard product first launched in 1988 by WSI. WSI's PSD™ Products: A Major Advance in user-configurability Not just programmable logic, but programmable logic and memory --programmable systems. WAFERSCALE INTEGRATION, INC. 47280 Kato Road Fremont, California 94538 800/331-1030, extension 234 In California call: 800/323-3939, extension 234 Programmable System Demos, PSD, and MAP 168 are proformable of WalerSeale lategraphen. In: PAL is a registered vincemate of Advanced Moro Demos, Inc. IBM PC is a registered vindermate of learnational Business Machines Corporated CoCopysight 1983 by WalerSeale Integration. Inc. All prefer reserved. # NEW INTEL CHIP NUKES THE WORK-STATION MARKET/25 NONVOLATILE TECHNOLOGY TAKES ON A STRATEGIC ROLE/80 # EECTONICS. #### SEMICOMPUCTORS # A 'DISADVANTAGE' LEADS TO A FAST 4-MBIT EPROM by making an advantage out of what a lot of companies would consider a serious drawback, WaferScale Integration Inc. has come up with a 4-Mbit erasable programmable read-only memory in a die size the same as or smaller than memories CMOS EPROM with the same tried-and- read-only memory in a die size the same as or smaller than memories one fourth its density—and with access times as fast or faster. Moreover, the Fremont, Calif., company fabricated the tested process that it used in its earlier 256-Kbit and 1-Mbit de- Actually, WaferScale more or less had to use the same process—unlikemost other EPROM companies, it doesn't have its own fabrication facilities, relying instead on outside foundries. That could be aserious disadvantage, but WaferScale turns it into a boon. "We do not have the luxury of playing around with the process every time we want to improve the speed, increase the density, or reduce the die size," says Boaz Eitan, director of device technology and memory design. "Instead, working within very precise limits, we must rely on circuit and architecture improvements to get the speed and density enhancements we want." By making those kinds of improvements, WaferScale could use its 1.2 µm process to build the new EPROM and still achieve a 90- to 120 ns read-access time—as fast as any 1-Mbit EPROM available and twice as fast as any of the 4-Mbit EPROMs now being offered as samples. The average cell size is only 9.5 µm² and the die area only 320 mil². Competitive 4-Mbit EPROMs available as samples from such companies as Intel, NEC, and Toshiba require much tighter 0.8- to 1-µm design rules to achieve die sizes ranging from 375 to 385 mil². WaferScale's initial parts, specified at 100 to 120 ns, will be available in sample quantities by midyear, with faster parts—90 ns—arriving before the end of the year. WaferScale expects the new part will find eager users among the manufacturers of high-performance 32-bit processors, in both reduced- and complex-instruction-set systems, says Dale Prull, director of marketing communications. "Currently, systems designers have had to make a choice when considering memory for program or code storage: low-density, sub-256-Kbit, sub-100-ns EPROMs with no wait states, or 1-Mbit designs with access times anywhere from 100 to 150 ns," he says. "Alternatively, if both speed and density were required, designers had to sacrifice nonvolatility and use static random-access memories in combination with some form of nonvolatile memory." STAGGERIMO. The improvements that WaferScale made to boost performance, says Syed Ali, manager of memory design, were largely circuit-design enhancements to the company's proprietary splitgate architecture [Electronics, July 9, 1987, p. 65]. The enhancements include a staggered-contact architecture that reduces the number of contacts in an array by almost 25 times, and a staggered-cell design that further improves packing density by alternating the floating gates and reducing bit-line area. (over) #### STAGGERED GATES GIVE GREATER DENSITY **WaterScale's** slaggered-contact, staggered-gate architecture enables it to make a 4-Mbit EPROM with its old 1.2-µm process technology and still achieve 90-ns access times. In addition, some tinkering with the process resulted in a fieldless array that allows devices to be moved closer together while at the same time increasing the effective channel width. Although the bit-line capacitance of this design is much higher due to the longer continuous n+bit lines, says Eitan, this disadvantage is offset by the fact that the EPROM cell is capable of generating read currents of about 140 to 160 µA at 5 V, about twice what is possible with current EPROMs. To improve the speed of the device, designers can employ a number of techniques. Chief among them are a differential-balanced amplifier design employing address-transition detection, along with a dual-function column multiplexer and decoder scheme. The improvements give WaferScale a decided advantage, Eitan says. At most of the companies making EPROMs, circuit designers are running into a brick wall as they try to improve density and speed through scaling. The industry-standard ground-array architecture, with one contact every two cells, limits the scalability of the cell. WaferScale, by contrast, has eliminated this limitation with its proprietary staggered virtual-ground-array architecture combining staggered contacts and staggered cells. In effect, says Ali, the architecture allows significant reductions in both cell and array size without pushing the lithography. —Bernard C. Cole Reprinted with permission from ELECTRONICS - March 1989 Copyright 1989 VNU Business Publications, Inc. | PART NO. | DESCRIPTION | TEMP | SPEED (ns) | PACKAGES | |------------|--------------------------------------|-------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------| | | PROM/RPROI | VI Memory F | roducts | | | WS57C191B | 2K × 8 CMOS PROM/RPROM | C<br>I<br>M | 35/45<br>45<br>45/55 | 24 Pin CERDIP, 0.6"<br>28 Pin PLDCC<br>24 Pin Plastic DIP, 0.6"<br>28 Pad CLLCC | | W\$57C291B | 2K × 8 CMOS PROM/RPROM | C<br>I<br>M | 35/45<br>45<br>45/55 | 24 Pin Plastic DIP, 0.3"<br>24 Pin CERDIP, 0.3" | | WS57C43B | 4K × 8 CMOS PROM/RPROM | C - M | 35/45/55/70<br>45/55<br>45/55/70 | 24 Pin CERDIP, 0.6"<br>28 Pin PLDCC<br>24 Pin Plastic DIP, 0.3"<br>24 Pin CERDIP, 0.3"<br>28 Pad CLLCC | | WS57C43C | 4K × 8 CMOS PROM/RPROM | _ | 25/30 | Advance Information | | WS57C45 | 2K × 8 Registered CMOS<br>PROM/RPROM | C<br>M | 25/35<br>35/45 | 24 Pin CERDIP, 0.3"<br>28 Pad CLLCC<br>24 Pin Ceramic Flatpack<br>24 Pin Plastic DIP, 0.3" | | WS57C49B | 8K × 8 CMOS PROM/RPROM | C<br>H<br>M | 35/45/55/70<br>45<br>45/55/70 | 24 Pin CERDIP, 0.6" 28 Pin PLDCC 24 Pin Plastic DIP, 0.6" 24 Pin CERDIP, 0.3" 28 Pad CLLCC 24 Pin Plastic DIP, 0.3" 24 Pin Ceramic Flatpack | | WS57C49C | 8K × 8 CMOS PROM/RPROM | _ | 25/30 | Advance Information | | WS57C51B | 16K × 8 CMOS PROM/RPROM | C<br>M | 40/45/55/70<br>45/55/70 | 28 Pin CERDIP, 0.6"<br>32 Pin CLDCC<br>28 Pin CERDIP, 0.3"<br>32 Pad CLLCC | | WS57C71C | 32K × 8 CMOS RPROM | C<br>M | 40/45/55<br>55 | 28 Pin CERDIP, 0.6"<br>32 Pin CLDCC<br>28 Pin CERDIP, 0.3"<br>32 Pad CLLCC | | | EPROM Memor | y Products | (Bytewide) | | | WS27C64F | Military 8K × 8 CMOS EPROM | М | 90/100 | 32 Pad CLLCC<br>28 Pin CERDIP, 0,6" | | WS27C64L | 8K × 8 CMOS EPROM | C<br>ł<br>M | 90/120/150/200<br>120<br>120/150/200 | 28 Pin CERDIP, 0.6"<br>28 Pin CERDIP, 0.3"<br>32 Pin PLDCC<br>28 Pin Plastic DIP, 0.6" | # CMOS PRODUCT SUMMARY (Cont.) | PART NO. | DESCRIPTION | TEMP | SPEED (ns) | PACKAGES | | |-----------|------------------------------------------|---------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--| | | EPROM Memory Products (Bytewide) (Cont.) | | | | | | WS57C64F | 8K × 8 CMOS EPROM | C<br>I<br>M | 55/70<br>70<br>70 | 28 Pin CERDIP, 0.6"<br>32 Pad CLLCC<br>32 Pin PŁDCC | | | WS27C128F | Military 16K x 8 CMOS EPROM | М | 90 | 32 Pad CLLCC<br>28 Pin CERDIP, 0.6" | | | WS27C128L | 16K × 8 CMOS EPROM | C<br>I<br>M | 90/120/150<br>120<br>120/150/200 | 28 Pin CERDIP, 0.6"<br>32 Pin PLDCC<br>28 Pin Plastic DIP, 0.6"<br>28 Pin CERDIP, 0.3" | | | WS57C128F | 16K × 8 CMOS EPROM | C<br>I<br>M | 55/70<br>70<br>70 | 28 Pin CERDIP, 0.6"<br>32 Pad CLLCC | | | WS27C256F | 32K x 8 CMOS EPROM | C<br>M | 45/55/70<br>70/90 | 28 Pin CERDIP, 0.6"<br>32 Pad CLLCC<br>32 Pin CLDCC | | | WS27C256L | 32K × 8 CMOS EPROM | C<br>I<br>M | 90/120/150<br>120/150<br>120/150/200 | 28 Pin CERDIP, 0.6"<br>28 Pin CERDIP, 0.3"<br>32 Pad CLLCC<br>32 Pin PLDCC<br>32 Pin CLDCC<br>28 Pin Plastic DIP, 0.6" | | | WS57C256F | 32K × 8 CMOS EPROM | C - M | 40/55/70/90<br>70/90<br>55/70/90 | 28 Pin CERDIP, 0.6"<br>32 Pad CLLCC<br>32 Pin CLDCC | | | WS27C512F | 64K × 8 CMOS EPROM | C<br>M | 90<br>90/120 | 32 Pad CLLCC<br>28 Pin CERDIP, 0.6" | | | WS57C512F | 64K × 8 CMOS EPROM | _ | 55/70/90 | Advance Information | | | WS27C512L | 64K × 8 CMOS EPROM | C<br>M | 100/120/150<br>150/200 | 28 Pin CERDIP, 0.6"<br>32 Pin PLDCC<br>32 Pad CLLCC<br>32 Pin CLDCC | | | WS27C010L | 128K × 8 CMOS EPROM | C<br> <br> M | 100/120/150/200<br>120/150<br>120/130/150/200 | 32 Pin CERDIP, 0.6"<br>32 Pin CLDCC<br>32 Pad CLLCC<br>32 Pin PLDCC<br>32 Pin Plastic DIP, 0.6" | | | WS57C010M | 128K × 8 CMOS EPROM | _ | 55/70 | Advance Information | | | WS27C010F | 128K × 8 CMOS EPROM | | 55/70/90/100 | Advance Information | | | WS27C020L | 256K × 8 CMOS EPROM | | 120/150/170/200 | Advance Information | | | WS27C040L | 512K × 8 CMOS EPROM | СМ | 120/150/170/200<br>150/170/200 | 32 Pin CERDIP, 0.6"<br>32 Pad CLLCC | | # CMOS PRODUCT SUMMARY (Cont.) | PART NO. | DESCRIPTION | TEMP | SPEED (ns) | PACKAGES | | | | |------------|------------------------------------------------|-------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------|--|--|--| | | EPROM Memory Products (Wordwide) | | | | | | | | W\$57C65 | 4K × 16 CMOS EPROM | С | 55/70 | 44 Pad CLLCC<br>40 Pin CERDIP, 0.6" | | | | | WS57C257 | 16K × 16 CMOS EPROM | С<br> <br>М | 55/70<br>70/90<br>70/90 | 40 Pin CERDIP, 0.6"<br>44 Pad CLLCC<br>44 Pin CLDCC | | | | | W\$27C210L | 64K × 16 CMOS EPROM | C<br>M | 100/120/150/200<br>120/150/200 | 40 Pin CERDIP, 0.6"<br>44 Pin PLDCC<br>44 Pad CLLCC<br>44 Pin CLDCC | | | | | WS57C210M | 64K × 16 CMOS EPROM Module | C<br>M | 55/70/90<br>70/90 | 40 Pin Ceramic S/B, 0.6" | | | | | WS27C210F | 64K × 16 CMOS EPROM | _ | 55/70/90/100 | Advance Information | | | | | WS27C220L | 128K × 16 CMOS EPROM | _ | 120/150/170/200 | Advance Information | | | | | WS27C240L | 256K × 16 CMOS EPROM | _ | 120/150/170/200 | Advance Information | | | | | | Programmable | System ( | Devices | | | | | | MAP168 | User-Configurable Peripheral with Memory | C<br>M | 40/45/55<br>45/55 | 44 Pad CLLCC<br>44 Pin PLDCC<br>44 Pin CLDCC<br>44 Pin CPGA | | | | | PSD301 | User-Configurable Peripheral with Memory | | 120/150/200 | Advance Information | | | | | PAC1000 | User-Configurable Microcontroller | C<br>I<br>M | 12/16/20 MHz<br>12/16 MHz<br>12/16 MHz | 100 Pin Ceramic Quad<br>Flatpack, Gull Wing<br>100 Pin Plastic Quad<br>Flatpack, Gull Wing<br>88 Pin CPGA | | | | | SAM448 | User-Configurable Microsequencer | C<br>I<br>M | 20/25/30 MHz<br>20 MHz<br>20 MHz | 28 Pin PLDCC<br>28 Pin CLDCC<br>28 Pin Plastic DIP, 0.3"<br>28 Pin CERDIP, 0.3" | | | | | | CMOS Lo | gic Produc | cts | | | | | | WS5901 | CMOS 4-Bit High-Speed<br>Microprocessor Slice | C | C/D<br>C/D | 40 Pin Plastic DIP, 0.6"<br>40 Pin CERDIP, 0.6" | | | | | WS59016 | CMOS 16-Bit High-Speed<br>Microprocessor Slice | C<br>M | C/D<br>C/D | 64 Pin Ceramic S/B, 0.9"<br>68 Pin PLDCC<br>68 Pin CLDCC | | | | | WS59032 | CMOS 32-Bit High-Speed<br>Microprocessor Slice | C<br>M | D/E<br>D/E | 101 Pin CPGA | | | | | WS5910A/B | CMOS Microprogram Controller | C<br>M | 20/30 MHz<br>20/30 MHz | 40 Pin Plastic DIP, 0.6"<br>40 Pin CERDIP, 0.6" | | | | # **CMOS PRODUCT SUMMARY (Cont.)** | PART NO. | DESCRIPTION | TEMP | SPEED (ns) | PACKAGES | |----------------|--------------------------------------------------------------------------------|---------------|----------------------------|---------------------------------------------------------| | • | CMOS Log | lc Products ( | Cont.) | ······································ | | WS59510 | CMOS 16 × 16 Multiplier<br>Accumulator | C<br>M | 30/35/40/50 ns<br>40/50 ns | 68 Pin PLDCC<br>68 Pin CPGA<br>64 Pin Plastic DIP, 0.9" | | W\$59520/521 | CMOS Multilevel Pipeline<br>Register | C | 22 ns<br>24 ns | 24 Pin Plastic DIP, 0.3"<br>24 Pin CERDIP, 0.3" | | WS59820 | CMOS Bidirectional Bus<br>Interface Registers | C<br>M | 23 ns<br>25 ns | 68 Pin PLDCC<br>68 Pin CPGA | | WS59820B | CMOS Bidirectional Bus<br>Interface Registers | C<br>M | 23 ns<br>25 ns | 68 Pin PLDCC<br>68 Pin CPGA | | | System D | evelopment | Tools | | | Memory-Silver | WSI EPROM/PROM-RPROM/Fla | sh Programm | ning Software, Use | r's Manual, WSI-Support | | Memory-Gold | Memory-Silver, WS6000 MagicPr | o Programme | er, WSI-Support | | | PAC1000-Silver | PAC1000 Software, Software User's Manual, WSI-Support | | | | | PAC1000-Gold | PAC1000-Silver, WS6000 MagicPro Programmer, WSI-Support | | | | | MAP168-Silver | MAP168 Software, Software User's Manual, WSI-Support | | | | | MAP168-Gold | MAP168-Silver, WS6000 MagicPro Programmer, WSI-Support | | | | | SAM448-Silver | SAM448 Software, Software User's Manual, WSI-Support | | | | | SAM448-Gold | SAM448-Silver, WS6000 MagicPro Programmer, WSI-Support | | | | | WSI-Support | 12-Month Software Update Service, 24-Hour Bulletin Board, Applications Hotline | | | | | WS6000 | Memory and PSD Programmer | | | | | WS6001 | MagicPro Adaptor, 28 Pin CLLCC Package, Memory | | | | | WS6003 | MagicPro Adaptor, 44 Pin PLDCC/CLDCC/CLLCC Package, MAP168 | | | | | WS6008 | MagicPro Adaptor, 28 Pin 0.3" DIP, SAM448 | | | | | WS6009 | MagicPro Adaptor, 28 Pin PLDCC/CLDCC/CLLCC Package, SAM448 | | | | | WS6010 | MagicPro Adaptor, 88 Pin PGA Package, PAC1000 | | | | | W\$6011 | MagicPro Adaptor, 44 Pin PGA Package, MAP168 | | | | | WS6012 | MagicPro Adaptor, 32 Pin CLDCC Package, Memory | | | | | WS6013 | MagicPro Adaptor, 100 Pin Quad Flatpack Package, PAC1000 | | | | | WS6014 | MagicPro Adaptor, 44 Pin CLDCC/PLDCC Package, MAP168/PSD301 | | | | | WS6015 . | MagicPro Adaptor, 44 Pin PGA Package, MAP168/PSD301 | | | | | PART NO. | DESCRIPTION | TEMP | SPEED (ns) | PACKAGES | | |--------------------------------|---------------------------------------------------------------------------------------------------------------|-------------|--------------------------------------|--------------------------------------------------------------------------------------------------------|--| | MAP168 | User-Configurable Peripheral with Memory | СМ | 40/45/55<br>45/55 | 44 Pad CLLCC<br>44 Pin PLDCC<br>44 Pin CLDCC<br>44 Pin CPGA | | | MAP168-Silver<br>MAP168-Gold | MAP168 Software, Software User's MAP168-Silver, WS6000 MagicPro P | | | | | | PSD301 | User-Configurable Peripheral with Memory | _ | 120/150/200 | Advance Information | | | SAM448 | User-Configurable Microsequencer | С<br>И | 20/25/30 MHz<br>20 MHz<br>20 MHz | 28 Pin PLDCC<br>28 Pin CLDCC<br>28 Pin Plastic DIP, 0.3"<br>28 Pin CERDIP, 0.3" | | | SAM448-Silver<br>SAM448-Gold | SAM448 Software, Software User's I<br>SAM448-Silver, WS6000 MagicPro P | | | | | | PAC1000 | User-Configurable Microcontroller | C | 12/16/20 MHz<br>12/16 MHz | 100 Pin Ceramic Quad<br>Flatpack, Gull Wing<br>100 Pin Plastic Quad | | | | | . м | 12/16 MHz | Flatpack, Gull Wing<br>88 Pin CPGA | | | PAC1000-Silver<br>PAC1000-Gold | PAC1000 Software, Software User's Manual, WSI-Support PAC1000-Silver, WS6000 MagicPro Programmer, WSI-Support | | | | | | WS27C64F | Military 8K × 8 CMOS EPROM | М | 90/100 | 32 Pad CLLCC<br>28 Pin CERDIP, 0.6" | | | WS27C64L | 8K × 8 CMOS EPROM | С –<br>М | 90/120/150/200<br>120<br>120/150/200 | 28 Pin CERDIP, 0.6"<br>28 Pin CERDIP, 0.3"<br>32 Pin PLDCC<br>28 Pin Plastic DIP, 0.6" | | | WS57C43B | 4K × 8 CMOS PROM/RPROM | С I<br>М | 35/45/55/70<br>45/55<br>45/55/70 | 24 Pin CERDIP, 0.6"<br>28 Pin PLDCC<br>24 Pin Plastic DIP, 0.3"<br>24 Pin CERDIP, 0.3"<br>28 Pad CLLCC | | | WS57C43C | 4K × 8 CMOS PROM/RPROM | | 25/30 | Advance Information | | | WS57C45 | 2K × 8 Registered CMOS<br>PROM/RPROM | C<br>M | 25/35<br>35/45 | 24 Pin CERDIP, 0.3"<br>28 Pad CLLCC<br>24 Pin Ceramic Flatpack<br>24 Pin Plastic DIP, 0.3" | | | WS57C49B | 8K × 8 CMOS PROM/RPROM | С<br> <br>М | 35/45/55/70<br>45<br>45/55/70 | 24 Pin CERDIP, 0.6"<br>28 Pin PLDCC<br>24 Pin Plastic DIP, 0.6"<br>24 Pin CERDIP, 0.3"<br>28 Pad CLLCC | | | | | | | 24 Pin Plastic DIP, 0.3"<br>24 Pin Ceramic Flatpack | | # NUMERICAL PRODUCT LISTING (Cont.) | PART NO. | DESCRIPTION | TEMP | SPEED (ns) | PACKAGES | |-----------|-------------------------------------------------------------|-------------|-----------------------------------------------|-------------------------------------------------------------------------------------| | WS57C51B | 16K × 8 CMOS PROM/RPROM | СМ | 40/45/55/70<br>45/55/70 | 28 Pin CERDIP, 0.6"<br>32 Pin CLDCC<br>28 Pin CERDIP, 0.3"<br>32 Pad CLLCC | | WS57C64F | 8K × 8 CMOS EPROM | C - M | 55/70<br>70<br>70 | 28 Pin CERDIP, 0.6"<br>32 Pad CLLCC<br>32 Pin PLDCC | | WS57C65 | 4K × 16 CMOS EPROM | С | 55/70 | 44 Pad CLLCC<br>40 Pin CERDIP, 0.6" | | WS57C71C | 32K × 8 CMOS RPROM | СМ | 40/45/55<br>55 | 28 Pin CERDIP, 0.6"<br>32 Pin CLDCC<br>28 Pin CERDIP, 0.3"<br>32 Pad CLLCC | | WS5901 | CMOS 4-Bit High-Speed<br>Microprocessor Slice | СМ | C/D<br>C/D | 40 Pin Plastic DIP, 0.6"<br>40 Pin CERDIP, 0.6" | | WS5910A/B | CMOS Microprogram Controller | C<br>M | 20/30 MHz<br>20/30 MHz | 40 Pin Plastic DIP, 0.6"<br>40 Pin CERDIP, 0.6" | | WS6000 | Memory and PSD Programmer | | | | | WS6001 | MagicPro Adaptor, 28 Pin CLLCC Package, Memory | | | | | WS6003 | MagicPro Adaptor, 44 Pin PLDCC/CLDCC/CLLCC Package, MAP168 | | | | | WS6008 | MagicPro Adaptor, 28 Pin 0.3" DIP, SAM448 | | | | | WS6009 | MagicPro Adaptor, 28 Pin PLDCC/CLDCC/CLLCC Package, SAM448 | | | | | WS6010 | MagicPro Adaptor, 88 Pin PGA Package, PAC1000 | | | | | WS6011 | MagicPro Adaptor, 44 Pin PGA Package, MAP168 | | | | | WS6012 | MagicPro Adaptor, 32 Pin CLDCC Package, Memory | | | | | WS6013 | MagicPro Adaptor, 100 Pin Quad Flatpack Package, PAC1000 | | | | | WS6014 | MagicPro Adaptor, 44 Pin CLDCC/PLDCC Package, MAP168/PSD301 | | | | | WS6015 | MagicPro Adaptor, 44 Pin PGA Package, MAP168/PSD301 | | | | | WS27C010F | 128K × 8 CMOS EPROM | | 55/70/90/100 | Advance Information | | WS27C010L | 128K × 8 CMOS EPROM | C<br>I<br>M | 100/120/150/200<br>120/150<br>120/130/150/200 | 32 Pin CERDIP, 0.6" 32 Pin CLDCC 32 Pad CLLCC 32 Pin PLDCC 32 Pin Plastic DIP, 0.6" | | WS27C020L | 256K × 8 CMOS EPROM | _ | 120/150/170/200 | Advance Information | | WS27C040L | 512K × 8 CMOS EPROM | C | 120/150/170/200<br>150/170/200 | 32 Pin CERDIP, 0.6"<br>32 Pad CLLCC | | WS27C128F | Military 16K × 8 CMOS EPROM | М | 90 | 32 Pad CLLCC<br>28 Pin CERDIP, 0.6" | # NUMERICAL PRODUCT LISTING (Cont.) | PART NO. | DESCRIPTION | TEMP | SPEED (ns) | PACKAGES | |-----------|----------------------------|-------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------| | WS27C128L | 16K × 8 CMOS EPROM | С —<br>М | 90/120/150<br>120<br>120/150/200 | 28 Pin CERDIP, 0.6"<br>32 Pin PLDCC<br>28 Pin Plastic DIP, 0.6"<br>28 Pin CERDIP, 0.3" | | WS27C210F | 64K × 16 CMOS EPROM | | 55/70/90/100 | Advance Information | | WS27C210L | 64K × 16 CMOS EPROM | C<br>M | 100/120/150/200<br>120/150/200 | 40 Pin CERDIP, 0.6"<br>44 Pin PLDGC<br>44 Pad CLLCC<br>44 Pin CLDCC | | WS27C220L | 128K × 16 CMOS EPROM | | 120/150/170/200 | Advance Information | | WS27C240L | 256K × 16 CMOS EPROM | | 120/150/170/200 | Advance Information | | WS27C256F | 32K × 8 CMOS EPROM | C<br>M | 45/55/70<br>70/90 | 28 Pin CERDIP, 0.6"<br>32 Pad CLLCC<br>32 Pin CLDCC | | WS27C256L | 32K × 8 CMOS EPROM | C<br>I<br>M | 90/120/150<br>120/150<br>120/150/200 | 28 Pin CERDIP, 0.6"<br>28 Pin CERDIP, 0.3"<br>32 Pad CLLCC<br>32 Pin PLDCC<br>32 Pin CLDCC<br>28 Pin Plastic DIP, 0.6" | | WS27C512F | 64K × 8 CMO\$ EPROM | C<br>M | 90<br>90/120 | 32 Pad CLLCC<br>28 Pin CERDIP, 0.6" | | WS27C512L | 64K × 8 CMOS EPROM | СМ | 100/120/150<br>150/200 | 28 Pin CERDIP, 0.6"<br>32 Pin PLDCC<br>32 Pad CLLCC<br>32 Pin CLDCC | | WS57C010M | 128K × 8 CMOS EPROM Module | _ | 55/70 | Advance Information | | WS57C128F | 16K × 8 CMOS EPROM | C<br>I<br>M | 55/70<br>70<br>70 | 28 Pin CERDIP, 0.6"<br>32 Pad CLLCC | | WS57C191B | 2K x 8 CMOS PROM/RPROM | C<br>I<br>M | 35/45<br>45<br>45/55 | 24 Pin CERDIP, 0.6"<br>28 Pin PLDCC<br>24 Pin Plastic DIP, 0.6"<br>28 Pad CLLCC | | WS57C210M | 64K x 16 CMOS EPROM Module | C<br>M | 55/70/90<br>70/90 | 40 Pin Ceramic S/B,<br>0.6" | | WS57C256F | 32K × 8 CMOS EPROM | C<br>I<br>M | 40/55/70/90<br>70/90<br>55/70/90 | 28 Pin CERDIP, 0.6"<br>32 Pad CLLCC<br>32 Pin CLDCC | # NUMERICAL PRODUCT LISTING (Cont.) | PART NO. | DESCRIPTION | TEMP | SPEED (ns) | PACKAGES | |---------------|--------------------------------------------------------------------------------|----------|-------------------------|----------------------------------------------------------| | WS57C257 | 16K × 16 CMOS EPROM | C <br>M | 55/70<br>70/90<br>70/90 | 40 Pin CERDIP, 0.6"<br>44 Pad CLLCC<br>44 Pin CLDCC | | WS57C291B | 2K x 8 CMOS PROM/RPROM | M - O | 35/45<br>45<br>45/55 | 24 Pin Plastic DIP, 0.3"<br>24 Pin CERDIP, 0.3" | | WS57C512F | 64K × 8 CMOS EPROM | _ | 55/70/90 | Advance Information | | WS59016 | CMOS 16-Bit High-Speed<br>Microprocessor Slice | C<br>M | C/D<br>C/D | 64 Pin Ceramic S/B, 0.9"<br>68 Pin PLDCC<br>68 Pin CLDCC | | WS59032 | CMOS 32-Bit High-Speed<br>Microprocessor Slice | C<br>M | D/E<br>D/E | 101 Pin CPGA | | WS59510 | CMOS 16 × 16 Multiplier<br>Accumulator | C<br>M | 30/35/40/50<br>40/40 | 68 Pin PLDCC<br>68 Pin CPGA<br>64 Pin Plastic DIP, 0.9" | | WS59520/521 | CMOS Multi-Level Pipeline Register | C<br>M | 22<br>24 | 24 Pin Plastic DIP, 0.3"<br>24 Pin CERDIP, 0.3" | | WS59820 | CMOS Bidirectional Bus Interface<br>Registers | C<br>M | 23<br>25 | 68 Pin PLDCC<br>68 Pin CPGA | | WS59820B | CMOS Bidirectional Bus Interface<br>Registers | C<br>M | <b>23</b><br>25 | 68 Pin PLDCC<br>68 Pin CPGA | | Memory-Silver | WSI EPROM/PROM-RPROM/Flash Programming Software, User's Manual, WSI-Support | | | | | Memory-Gold | Memory-Silver, WS6000 MagicPro Programmer, WSI-Support | | | | | WSI-Support | 12-Month Software Update Service, 24-Hour Bulletin Board, Applications Hotline | | | | ### HIGH-PERFORMANCE CMOS PRODUCTS <sup>\*</sup>Surface Mount | ANALOG DEVICES | WSI | EXCEL | WSI | |---------------------|-------------------------|--------------------|----------------------------| | ADSP1010 | W\$59510 | 46C16 | WS57C291B | | ADSP1010A | W\$59510 | | | | | | FAIRCHILD | WSI | | AMD | WSI | 29F01 | WS5901 | | AM27C49 | WS57C49/49B | 29F10 | WS59510A/B | | AM27C191 | WS57C291B | 93Z510 | WS57C291B | | AM27C256 | WS27C256L,F | 93Z511 | WS57C191B | | AM27C291 | WS57C291B | 93Z511 | WS57C291B | | AM27C1024 | WS27C210L | 93Z512 | W\$57C291B | | AM27PS43 | WS57C43/43B | 93Z565 | WS57C49/49B<br>WS57C49/49B | | AM27\$43 | WS57C43/43B | 93 <b>Z</b> 667 | W557C49/49B | | AM27S43A | W\$57C43/43B | FUJITSU | WSI | | AM27S45 | WS57C45 | MBM27C256 | WS27C256L,F | | AM27S49 | WS57C49/49B | MBM27C512 | WS27C512L | | AM27S51 | WS57C51/51B | мвнзен | WS57C191B | | AM27S51A | WS57C51/51B | MBH38-SK | WS57C291B | | AM27S191 | WS57C191B | MB7142 | WS57C43/43B | | AM27\$291 | WS57C291B<br>WS27C010L | MB7143 | WS57C49/49B | | AM27010 | WS27C010L<br>WS27C512L | MB7144E | WS57C49/49B | | AM27512<br>AM29C101 | WS59016* | MB7144H | WS57C49/49B | | AM29L510 | WS59510<br>WS59510 | | | | AM2901 | WS5901 | G) | WSI | | AM2910A | W\$5910A/B | 27C256 | WS27C256L,F | | AM29510 | WS59510 | 27C512 | WS27C512L | | AM29520 | WS59520/21 | 27C1024 | WS27C010L | | AM29521 | WS59520/21 | 27HC64 | WS57C64F | | 7117120321 | 77000020721 | 27HC641 | WS57C49/49B | | ATMEL | WSI | 27256 | WS27C256L,F | | 27C512 | WS27C512L,F | RO9256 | WS27C256L,F | | AT27C256 | WS27C256L,F | GOLDSTAR | WSI | | AT27HC64 | WS57C64F | GL3620 | WS57C64F | | AT27HC191 | WS57C191B | GM27HC64 | WS57C64F | | AT27HC256 | WS57C256F | GIN271100+ | 11007.0041 | | AT27HC291 | WS57C291B | HARRIS | WSI | | AT27HC641/2 | WS57C49/49B | HM-76161 | WS57C191B | | | | HM-76641 | WS57C49/49B | | CYPRESS | WSI | HM-76641A | WS57C49/49B | | CY2901 | WS5901 | | | | CY7C245 | WS57C45 | HITACHI | WSI | | CY7C245A | WS57C45 | HN25169 | WS57C191B | | CY7C251 | WS57C51/51B | HN25169 | WS57C291B | | CY7C253 | WS57C51/51B | HN27C128 | WS27C128L | | CY7C254 | WS57C51/51B | HN27G256 | WS27C256L,F | | CY7C261 | WS57C49/49B | HN27C101G | WS27C010L | | CY7C263 | WS57C49/49B | HN27C301 | WS27C010L | | CY7C264 | WS57C49/49B | HN27512G | WS27C5121. | | CY7C274 | WS67C256F | ICT | wei | | CY7C291 | WS57C291/B | ICT<br>27CX321 | W\$I | | CY7C292 | WS57C191/B | 27CX321<br>27CX322 | WS57C43/43B<br>WS57C43/43B | | CY7C510 | WS59510<br>WS5910A/B | 27CX322<br>27CX641 | WS57C49/49B | | CY7C910<br>CY7C9101 | W\$5910A/B<br>W\$59016* | 27CX641<br>27CX642 | WS57C49/49B<br>WS57C49/49B | | CT/CBIOT | AA <b>2</b> 2 8 0 1 0 | 2/0/042 | W337C49I49B | # PRODUCT CROSS REFERENCE (Cont.) | IDT | WSI | NATIONAL | WSI | |--------------|----------------------------|-------------|-----------------------------------------| | IDTT4210 | WS59510 | 87\$321 | WS57C43/43B | | IDT39C01 | WS5901 | 93Z665C | WS57C49/49B | | IDT39C10 | WS59510A/B | 93Z667C | WS57C49/49B | | IDT49C401 | WS59016* | DM77S321 | WS57C43/43B | | 29FCT521 | W\$59520/521 | DM87S291 | WS57C291B | | | | DM87S291A | WS57C291B | | INTEL | WSI | DM87S291B | WS57C291B | | 1M29C510 | WS59510 | DM87S321 | WS57C43/43B | | 27C128/A | WS27C128L | DM87SR191 | WS57C191B | | 27C256 | WS27C256L.F | DM87SR193 | WS57C191B | | 27010 | WS27C010L | NMC27C256 | WS27C256L,F | | 27210 | WS27C210L | NMC27C512A | WS27C512L | | 27512 | WS27C512L | NMC27C1023 | WS27C010L | | 27312 | W0270312E | NMC27C1024 | WS27C210L | | LDI | WSI | VM27C256 | WS27C256L.F | | LMA1010 | WS59510 | VIVI270230 | W32/0230E,I | | LMA2010 | WS59510<br>WS59510 | NEC | WSI | | | | 27HC65 | WS57C49/49B | | L29C520 | W\$59520/21<br>W\$59520/21 | M27C256 | WS27C256L.F | | L29C521 | | μPB429 | WS57C191B | | L429C01 | WS5901 | µРВ429 | WS57C291B | | | .arm. | иPD27C256 | WS57C256F | | LSI LOGIC | WSI | µРD27С512D | WS27C512L | | L64010 | WS59510 | иPD27C1024 | WS27C210L | | L64012 | WS59510 | μι Βενσιοέτ | 1102/02/02 | | | | ОКІ | WSI | | MATRA-HARRIS | WSI | MSM27C256 | WS27C256L,F | | MS2010 | WS59510 | M27512 | WS27C512L | | MITEL | WSI | RAYTHEON | WSI | | M27C256 | WS27C256L,F | 29671 | WS57C43/43B | | M27256 | W\$27C256L,F | 29671A | WS57C43/43B | | M5L27256 | WS27C256L,F | 29681 | WS57C291B | | 1110227200 | 1702, 02002, | 29681A | WS57C291B | | MITSUBISHI | WSI | 29683A | WS57C191B | | M5L27C128 | WS27C128L | 39VP864 | WS57C49/49B | | M5L27256K | WS27C256L.F | 3371 337 | *************************************** | | M27C512 | WS27C512L | SANYO | wsi | | ME QUIL | W02/03/2E | LA7620 | WS57C64F | | MMI | WSI | SEEQ | wsi | | 53S3281 | WS57C43/43B | 36C16 | WS57C191B | | 63S1681 | WS57C191B | 36C32 | WS57C43/43B | | 63S1681A | WS57C191B | 36S16 | WS57C291B | | 63S1681A | WS57C291B | 27C256 | WS57C256L.F | | 63S3281 | WS57C43/43B | 2764 | WS57C64F | | 631681 | WS57C291B | 27256 | WS57C256L,F | | ++- | | 2/250 | ₩3370236L,F | | MOTOROLA | WSI | SHARP | WSI | | MCM76 | WS57C191B | LH5749 | WS57C49/49B | | MCM76160 | WS57C291B | LH5763 | WS57C64F | | MCM76161 | WS57C291B | LH57127 | WS57C51/51B | | | | LH57191 | WS57C191B | | | | LH57256 | WS57C256F | | | | 1 | | SH5762 WS57C49/49B ## PRODUCT CROSS REFERENCE (Cont.) | SIGNETICS | WSI | |-----------|-------------| | 27C256 | WS57C256L,F | | 27C512 | WS27C512L | | 27HC641 | WS57C49/49B | | 27HC642 | WS57C49/49B | | N82HS321 | WS57C43/43B | | N82HS641 | WS57C49/49B | | N82HS1281 | WS57C51/51B | | N82S191 | WS57C191B | | N82S191 | WS57C291B | | N82S191A | WS57C191B | | N82S191A | WS57C291B | | N82S191B | WS57C191B | | N82S191B | WS57C291B | | N82S641 | WS57C49/49B | | | | **SPRAGUE** SCM27C256 SSI SS1203 THOMSON JBP38S165 JBP38S165 TS27C256 WSI WS27C256L,F WSI WS57C49/49B WSI WS57C191B WS57C291B W\$27C256L,F **TOSHIBA** TMM27256 TMM27512D TRW TMC2210 WEITEK WTL1010 WTL2010 WTL2245 WSI WS57C191B WS57C291B WS27C128L WS27C256L,F WS27C512L WS59510 W\$59510 W\$27C128L WS27C256L,F WS57C191B WS57C291B WS57C49/49B WSI WS27C256L,F WS27C512L WSI WS59510 WSI WS59510 WS59510 WS59510 TI 38\$165 38\$165 SMJ27C128 SMJ27C256 SMJ27C512 SN74HCT9510 TICPAL1010 TMS27C128 TMS27C256 TMS27C292 TMS27C292 TMS278C49 <sup>\*</sup>Functional Equivalent ## ADVANCE INFORMATION/PRELIMINARY/ FINAL DEFINED #### ADVANCE INFORMATION: A WSI product data sheet marked "Advance Information" on its cover page describes a product that is in the planning stages at WSI at the time this book went to press. Design parameters and objectives are included in the data sheet but are subject to change before the actual product is formally introduced. Please contact your WSI Sales Representative or Distributor for availability status. #### PRELIMINARY: A WSI product data sheet marked "Preliminary" on its cover page describes a product that requires further characterization testing. Functional parameters are "frozen" but certain electrical limits may be subject to slight change before the data sheet is "Final." Please contact your WSI Sales Representative or Distributor for price and availability. #### FINAL: A WSI product data sheet without either "Advance Information" or "Preliminary" on the cover page describes a product that has completed all characterization and reliability testing. All functional and electrical parameters are "frozen." Please contact your WSI Sales Representative or Distributor for price and availability. | GENERAL INFORMATION | 1 | |------------------------------------------------|----| | PROM/RPROM MEMORY PRODUCTS | 2 | | EPROM MEMORY PRODUCTS | 3 | | PROGRAMMABLE SYSTEM" DEVICES (PSD) | 4 | | MEMORY PROGRAMMING AND PSD DEVELOPMENT SYSTEMS | 5 | | CMOS LOGIC PRODUCTS | 6 | | MILITARY PRODUCTS | 7 | | QUALITY AND RELIABILITY | 8 | | PACKAGE INFORMATION | g | | SALES REPRESENTATIVES AND DISTRIBUTORS | 10 | ## **SECTION INDEX** ## PROM/RPROM MEMORY PRODUCTS | PROM/RPROM | Selection Guide | 2-1 | |----------------|----------------------------------------------|------| | WS57C191B/291B | High Speed 2K × 8 CMOS PROM/RPROM | 2-3 | | WS57C43B | High Speed 4K x 8 CMOS PROM/RPROM | 2-9 | | WS57C43C | High Speed 4K × 8 CMOS PROM/RPROM | 2-15 | | WS57C45 | High Speed 2K x 8 Registered CMOS PROM/RPROM | 2-19 | | WS57C49B | High Speed 8K x 8 CMOS PROM/RPROM | 2-27 | | WS57C49C | High Speed 8K × 8 CMOS PROM/RPROM | 2-33 | | WS57C51B | High Speed 16K × 8 CMOS PROM/RPROM | 2-37 | | W857C71C | High Speed 32K × 8 CMOS RPROM | 2-43 | | | | | For additional information, call 800-TEAM-WSI (800-832-6974). In California, call 800-562-6363. ## PROM/RPROM SELECTION GUIDE ## HIGH SPEED $2K \times 8$ CMOS PROM/RPROM #### **KEY FEATURES** - Ultra-Fast Access Time 35 ns - Low Power Consumption - · Fast Programming - DESC SMD Nos. 5962-87650/5962-88734 - Pin Compatible with AM27S191/291 and N82S191 Bipolar PROMs - Immune to Latch-Up Up to 200 mA - ESD Protection Exceeds 2000V #### **GENERAL DESCRIPTION** The WS57C191B/291B is an extremely HIGH PERFORMANCE 16K UV Erasable Electrically Re-Programmable Read Only Memory. It is manufactured in an advanced CMOS technology which allows it to operate at Bipolar PROM speeds while consuming only 25% of the power of its Bipolar counterparts. A further advantage of the WS57C191B/291B over Bipolar PROM devices is the fact that it utilizes a proven EPROM technology. This allows the entire memory array to be tested for switching characteristics and functionality after assembly. Unlike devices which cannot be erased, every WS57C191B/291B is 100% tested with worst case test patterns both before and after assembly. The WS57C191B/291B is configured in the standard Bipolar PROM pinout which provides an easy upgrade path for systems which are currently using Bipolar PROMs. #### MODE SELECTION #### PIN CONFIGURATION | | | | | | | TOP VIEW | |-------------------|-------------------------|-----------------|-----------------|-----------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PINS | CS1/<br>V <sub>PP</sub> | CS2 | CS3 | Vcc | OUTPUTS | Chip Carrier CERDIP/Plastic DIP | | Read | VIL | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>CC</sub> | D <sub>out</sub> | | | Output<br>Disable | V <sub>IH</sub> | х | х | V <sub>CC</sub> | High Z | NC A <sub>5</sub> A <sub>6</sub> A <sub>7</sub> V <sub>CC</sub> A <sub>8</sub> A <sub>9</sub> A <sub>7</sub> 1 24 1 V <sub>CC</sub> | | Output<br>Disable | Х | V <sub>IL</sub> | × | Vcc | High Z | A <sub>4</sub> 5 1 26 7 26 A <sub>10</sub> A <sub>3</sub> 0 3 22 A <sub>3</sub> A <sub>4</sub> A <sub>4</sub> 0 A <sub>5</sub> 0 3 22 A <sub>9</sub> A <sub>9</sub> A <sub>4</sub> 0 A <sub>4</sub> 0 A <sub>5</sub> 0 3 22 A <sub>9</sub> A <sub>9</sub> A <sub>4</sub> 0 A <sub>4</sub> 0 A <sub>5</sub> 0 A <sub>10</sub> | | Program | V <sub>PP</sub> | Х | Х | Vcc | D <sub>IN</sub> | A <sub>2</sub> 7 | | Program<br>Verify | VIL | V <sub>IH</sub> | V <sub>IH</sub> | Vcc | D <sub>OUT</sub> | A <sub>0</sub> 3 18 CS3<br>NC 310 20 07 A <sub>0</sub> 8 17 0 07<br>NC 311 18 CS3 | | Output<br>Disable | × | X | VIL | Vcc | High Z | 12 13 14 15 18 17 18 | | | | | | | | GND | #### PRODUCT SELECTION GUIDE | PARAMETER | WS57C191B/291B-35 | WS57C191B/291B-45 | WS57C191B/291B-55 | | |---------------------------|-------------------|-------------------|-------------------|--| | Address Access Time (Max) | 35 ns | 45 ns | 55 nş | | | Output Enable Time (Max) | 20 nş | 20 nş | 20 ns | | #### ABSOLUTE MAXIMUM RATINGS\* Storage Temperature ..... - 65°C to +150°C Voltage on Any Pin with Respect to Ground .... - 0.6V to +7V VPP with Respect to Ground .... - 0.6V to +14V ESD Protection .... > 2000V \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. #### **OPERATING RANGE** | RANGE | TEMPERATURE | Vcc | |------------|-----------------|-----------| | Commercial | 0°C to +70°C | +5V ± 5% | | Industrial | -40°C to +85°C | +5V ± 10% | | Military | -55°C to +125°C | +5V ± 10% | ### DC READ CHARACTERISTICS Over Operating Range. (See Above) | SYMBOL | PARAMETER | TEST CONDIT | MIN | MAX | UNITS | | |------------------|---------------------------------------|-------------------------------|-------------------------|-----|-------|--------| | V <sub>OL</sub> | Output Low Voltage | l <sub>OL</sub> = 16 mA | | 0.4 | V | | | V <sub>он</sub> | Output High Voltage | I <sub>OH</sub> = −4 mA | I <sub>OH</sub> = -4 mA | | | \ \ \ | | _ | V Anti-o O (OMOC) | Notes de sol 0 | Comm'l | | 30 | | | ICC1 i | V <sub>CC</sub> Active Current (CMOS) | Notes 1 and 3 | Military | | 35 | mA | | _ | V Anthro Courset (TTI) | N-4 0 4 0 | Comm'l | | 40 | l IIIA | | I <sub>CC2</sub> | V <sub>CC</sub> Active Current (TTL) | Notes 2 and 3 | Military | | 40 | | | ILI | Input Load Current | V <sub>IN</sub> = 5.5V or Gnd | | -10 | 10 | μА | | ILO | Output Leakage Current | $V_{OUT} = 5.5V$ or Gnd | | 10 | 10 | ) " | NOTES: 1. CMOS inputs: GND $\pm$ 0.3V or V<sub>CC</sub> $\pm$ 0.3V. 2. TTL inputs: V<sub>IL</sub> $\leqslant$ 0.8V, V<sub>IH</sub> $\geqslant$ 2.0V. 3. Add 3 mA/MHz for A.C power component. ## AC READ CHARACTERISTICS Over Operating Range. (See Above) | DADAMETER | CVIIDO | 57C191B/291B-35 | | 57C191B/291B-45 | | 57C191B/291B-55 | | UNITS | | |--------------------------------|-----------------|-----------------|-----|-----------------|-----|-----------------|-----|-------|--| | PARAMETER | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | UNIIS | | | Address to Output Delay | tACC | | 35 | | 45 | | 55 | | | | CS to Output Delay | toE | | 20 | | 20 | | 20 | ns | | | Output Disable to Output Float | t <sub>DF</sub> | } | 20 | | 20 | | 20 | 115 | | | Address to Output Hold | t <sub>OH</sub> | 0 | | 0 | | 0 | | | | ## AC READ TIMING DIAGRAM ## CAPACITANCE(4) TA = 25°C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(5)</sup> | MAX | UNITS | |------------------|-----------------------------|----------------|--------------------|-----|-------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | 4 | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{OUT} = 0V$ | 8 | 12 | p₽ | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | $V_{PP} = 0V$ | 18 | 25 | ρF | #### NOTES: - 4. This parameter is only sampled and is not 100% tested. - 5 Typical values are for T<sub>A</sub> = 25°C and nominal supply voltages. ## TEST LOAD (High Impedance Test Systems) ### TIMING LEVELS #### PROGRAMMING INFORMATION **DC CHARACTERISTICS** ( $T_A = 25 \pm 5^{\circ}C$ , $V_{CC} = 5.50V \pm 5\%$ , $V_{PP} = 13.5 \pm 0.5V$ ) | PARAMETER | SYMBOLS | MIN | MAX | UNIT | |---------------------------------------------------------------------|-----------------|------|--------------------|------| | Input Leakage Current<br>(V <sub>IN</sub> = V <sub>CC</sub> or Gnd) | I <sub>LI</sub> | -10 | 10 | μА | | V <sub>PP</sub> Supply Current During<br>Programming Pulse | (PP | | 60 | mA | | V <sub>CC</sub> Supply Current | loc | | 25 | mA | | Input Low Level | $V_{iL}$ | -0.1 | 0.8 | ٧ | | Input High Level | V <sub>IH</sub> | 2.0 | $V_{\rm CC} + 0.3$ | ٧ | | Output Low Voltage During Verify (I <sub>OL</sub> = 16 mA) | V <sub>OL</sub> | | 0.45 | ٧ | | Output High Voltage During Verify (I <sub>OH</sub> = -4 mA) | V <sub>OH</sub> | 2.4 | | ٧ | NOTE: 6. V<sub>PP</sub> must not be greater than 14 volts including overshoot. ## AC CHARACTERISTICS ( $T_A$ = 25 $\pm$ 5°C, $V_{CC}$ = 5.50V $\pm$ 5%, $V_{PP}$ = 13.5 $\pm$ 0.5V) | PARAMETER | SYMBOLS | MIN | TYP | MAX | UNIT | |------------------------------------|-----------------|-----|-----|-----|------| | Address Setup Time | t <sub>AS</sub> | 2 | | | μs | | Chip Disable Setup Time | t <sub>DF</sub> | 2 | | 30 | ns | | Data Setup Time | t <sub>os</sub> | | | | μS | | Program Pulse Width (Note 7) | tew | 1 | 3 | 10 | ms | | Data Hold Time | t <sub>DH</sub> | 2 | | | μS | | Chip Select Delay | t <sub>CS</sub> | | | 30 | ns | | V <sub>PP</sub> Rise and Fall Time | t <sub>RF</sub> | 1 | | | μS | NOTE: 7. For programmers utilizing a one shot programming pulse, a 10 ms pulse width should be used. ### PROGRAMMING WAVEFORM ## PROGRAMMING/ERASURE/PROGRAMMERS Refer to Section 5. ## ORDERING INFORMATION | PART NUMBER | SPEED<br>(ns) | PACKAGE<br>TYPE | PACKAGE<br>DRAWING | OPERATING<br>TEMPERATURE<br>RANGE | WSI<br>MANUFACTURING<br>PROCEDURE | |-----------------|---------------|--------------------------|--------------------|-----------------------------------|-----------------------------------| | WS57C191B-35D | 35 | 24 Pin CERDIP, 0.6" | D1 | Comm'l | Standard | | WS57C191B-35J | 35 | 28 Pin PLDCC | J3 | Comm'l | Standard | | WS57C191B-35P | 35 | 24 Pin Plastic DIP, 0.6" | P2 | Comm'l | Standard | | WS57C191B-45CMB | 45 | 28 Pad CLLCC | C1 | Military | MIL-STD-883C | | WS57C191B-45D | 45 | 24 Pin CERDIP, 0.6" | D1 | Comm'l | Standard | | WS57C191B-45DI | 45 | 24 Pin CERDIP, 0.6" | D1 | Industrial | Standard | | WS57C191B-45DMB | 45 | 24 Pin CERDIP, 0.6" | D1 | Military | MIL-STD-883C | | WS57C191B-45J | 45 | 28 Pin PLDCC | J3 | Comm <sup>'</sup> 1 | Standard | | WS57C191B-45P | 45 | 24 Pin Plastic DIP, 0.6" | P2 | Comm'l | Standard | | WS57C191B-55CMB | 55 | 28 Pad CLLCC | C1 | Military | MIL-STD-883C | | WS57C191B-55DMB | 55 | 24 Pin CERDIP, 0.6" | D1 | Military | MIL-STD-883C | | WS57C291B-35S | 35 | 24 Pin Plastic DIP, 0.3" | S1 | Comm'l | Standard | | WS57C291B-35T | 35 | 24 Pin CERDIP 0.3" | T1 . | Comm'l | Standard | | WS57C291B-45S | 45 | 24 Pin Plastic DIP, 0.3" | \$1 | Comm'l | Standard | | WS57C291B-45T | 45 | 24 Pin CERDIP, 0.3" | T1 | Comm <sup>1</sup> I | Standard | | WS57C291B-45TI | 45 | 24 Pin CERDIP, 0.3" | T1 | Industrial | Standard | | WS57C291B-45TMB | 45 | 24 Pin CERDIP, 0.3" | T1 | Military | MIL-STD-883C | | WS57C291B-55T | 55 | 24 Pin CERDIP, 0.3" | <b>T</b> 1 | Comm <sup>1</sup> l | Standard | | WS57C291B-55TMB | 55 | 24 Pin CERDIP, 0.3" | T1 | Military | MIL-STD-883C | ## HIGH SPEED 4K × 8 CMOS PROM/RPROM ### **KEY FEATURES** - Ultra-Fast Access Time 35 ns - Low Power Consumption - Fast Programming - Pin Compatible with AM27S43 and N82S321 Bipolar PROMs - Immune to Latch-Up Up to 200 mA - Available in 300 Mil Dip #### GENERAL DESCRIPTION The WS57C43B is an extremely HIGH PERFORMANCE 32K UV Erasable Electrically Re-Programmable Read Only Memory. It is manufactured in an advanced CMOS technology which allows it to operate at Bipolar PROM speeds while consuming only 25% of the power required by its Bipolar counterparts. A further advantage of the WS57C43B over Bipolar PROM devices is the fact that it utilizes a proven EPROM technology. This allows the entire memory array to be tested for switching characteristics and functionality after assembly. Unlike devices which cannot be erased, every WS57C43B is 100% tested with worst case test patterns both before and after assembly. The WS57C43B is configured in the standard Bipolar PROM pinout which provides an easy upgrade path for systems which are currently using Bipolar PROMs. It also uses the same programming algorithm as its predecessor the WS57C43. #### MODE SELECTION #### PIN CONFIGURATION #### PRODUCT SELECTION GUIDE | PARAMETER | WS57C43B-35 | WS57C43B-45 | WS57C43B-55 | WS57C43B-70 | |---------------------------|-------------|-------------|-------------|-------------| | Address Access Time (Max) | 35 ns | 45 ns | 55 ns | 70 ns | | Output Enable Time (Max) | 20 ns | 25 ns | 25 ns | 25 ns | #### ABSOLUTE MAXIMUM RATINGS\* Storage Temperature ... -65°C to +150°C Voltage on Any Pin with Respect to Ground ... -0.6V to +7V VPP with Respect to Ground ... -0.6V to +14V ESD Protection ... > 2000V \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. #### **OPERATING RANGE** | RANGE | RANGE TEMPERATURE | | |------------|-------------------|------------------| | Comm'l | 0° to +70°C | +5V ± 5% | | Industrial | -40° to +85°C | +5V ± 10% | | Military | -55° to +125°C | +5V <u>+</u> 10% | ### DC READ CHARACTERISTICS Over Operating Range. (See Above) | SYMBOL | PARAMETER | TEST CONDITI | ONS | MIN | MAX | UNITS | |------------------|---------------------------------------|-------------------------------|----------|-----|-----|-------| | VoL | Output Low Voltage | I <sub>OL</sub> = 16 mA | | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -4 mA | | 2.4 | | ľ | | _ | V 1-11 0 (01100) | N-4 4 4 0 | Comm'l | | 30 | | | <sup>1</sup> CC1 | V <sub>CC</sub> Active Current (CMOS) | Notes 1 and 3 | Military | | 35 | mA | | | M. Ashira Oranasi (TTI) | Males O and O | Comm'l | | 40 | IIIA | | loc2 | V <sub>CC</sub> Active Current (TTL) | Notes 2 and 3 | Military | | 40 | ! | | t⊔ | Input Load Current | V <sub>IN</sub> = 5.5V or Gnd | | -10 | 10 | μА | | l <sub>LO</sub> | Output Leakage Current | $V_{OUT} = 5.5V$ or Gnd | -10 | 10 | μΑ | | **NOTES:** 1. CMOS inputs: GND $\pm$ 0.3V or $V_{CC}$ $\pm$ 0.3V. 2 TTL inputs, $V_{tL} \le 0.8V$ , $V_{tH} \ge 2.0V$ . 3. Add 3 mA/MHz for A.C. power component. #### AC READ CHARACTERISTICS Over Operating Range. (See Above) | DADAMETED | CVUDO | 57C4 | 3B-35 | 57C4 | 3B-45 | 57C4 | 3B-55 | 57C4 | 3B-70 | UNITO | |--------------------------------|------------------|------|-------|------|-------|------|-------|------|------------|-------| | PARAMETER | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | Address to Output Delay | t <sub>ACC</sub> | | 35 | | 45 | | 55 | | 70 | | | CS to Output Delay | t <sub>CS</sub> | | 20 | | 25 | | 25 | | 25 | ns | | Output Disable to Output Float | t <sub>DF</sub> | | 25 | | 25 | | 25 | | 25 | ,,,, | | Address to Output Hold | t <sub>он</sub> | 0 | | 0 | | 0 | | 0 | <u>.</u> . | | ## AC READ TIMING DIAGRAM ## CAPACITANCE(4) TA = 25°C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(5)</sup> | MAX | UNITS | |------------------|-----------------------------|-----------------------|--------------------|-----|-------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | 4 | 6 | pF | | Cout | Output Capacitance | V <sub>OUT</sub> = 0V | 8 | 12 | pF | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | V <sub>PP</sub> = 0V | 18 | 25 | pF | #### NOTES: - 4. This parameter is only sampled and is not 100% tested. - 5. Typical values are for $T_A = 25^{\circ}C$ and nominal supply voltages. ## TEST LOAD (High Impedance Test Systems) ### TIMING LEVELS #### PROGRAMMING INFORMATION **DC CHARACTERISTICS** (T<sub>A</sub> = 25 $\pm$ 5°C, V<sub>CC</sub> = 5.50V $\pm$ 5%, V<sub>PP</sub> = 13.5 $\pm$ 0.5V) | PARAMETER | SYMBOLS | MIN | MAX | ŲNIT | |----------------------------------------------------------------|-----------------|------|-----------------------|------| | Input Leakage Current V <sub>IN</sub> = V <sub>CC</sub> or Gnd | J <sub>LI</sub> | -10 | 10 | μА | | V <sub>PP</sub> Supply Current During<br>Programming Pulse | I <sub>PP</sub> | | 60 | mA | | V <sub>CC</sub> Supply Current (Notes 2 and 3) | lec | | 30 | mA | | Input Low Level | V <sub>IL</sub> | -0.1 | 0.8 | V | | Input High Level | V <sub>IH</sub> | 2.0 | V <sub>CC</sub> + 0.3 | V | | Output Low Voltage During Verify (I <sub>OL</sub> = 16 mA) | V <sub>OL</sub> | | 0.45 | ٧ | | Output High Voltage During Verify (I <sub>OH</sub> = -4 mA) | V <sub>OH</sub> | 2.4 | | ٧ | NOTE: 6. V<sub>PP</sub> must not be greater than 14 volts including overshoot. ## AC CHARACTERISTICS ( $T_A$ = 25 $\pm$ 5°C, $V_{CC}$ = 5.5V $\pm$ 5%, $V_{PP}$ = 13.5 $\pm$ 0.5V) | PARAMETER | SYMBOLS | MIN | TYP | MAX | UNIT | |------------------------------------|-----------------|-----|-----|-----|------| | Address Setup Time | t <sub>AS</sub> | 2 | | | μs | | Chip Disable Setup Time | tor | | | 30 | ns | | Data Setup Time | t <sub>DS</sub> | 2 | | | μs | | Program Pulse Width | tpw | 1 | 3 | 10 | ms | | Data Hold Time | t <sub>DH</sub> | 2 | | | μS | | Chip Select Delay | tcs | | | 30 | ns | | V <sub>PP</sub> Rise and Fall Time | t <sub>BF</sub> | 1 | | · | μS | NOTE: A single shot programming algorithm should use one 10 ms pulse. ### PROGRAMMING WAVEFORM ## PROGRAMMING/ERASURE/PROGRAMMERS Refer to Section 5. ## ORDERING INFORMATION | PART NUMBER | SPEED<br>(ns) | PACKAGE<br>TYPE | PACKAGE<br>DRAWING | OPERATING<br>TEMPERATURE<br>RANGE | WSI<br>MANUFACTURING<br>PROCEDURE | |----------------|---------------|--------------------------|--------------------|-----------------------------------|-----------------------------------| | WS57C43B-35D | 35 | 24 Pin CERDIP, 0.6" | D1 | Comm'l | Standard | | WS57C43B-35J | 35 | 28 Pin PLDCC | J3 | Comm'l | Standard | | WS57C43B-35S | 35 | 24 Pin Plastic DIP, 0.3" | S1 | Comm'l | Standard | | WS57C43B-35T | 35 | 24 Pin CERDIP, 0.3" | T1 | Comm'l | Standard | | WS57C43B-45CMB | 45 | 28 Pad CLLCC | C1 | Military | MIL-STD-883C | | WS57C43B-45D | 45 | 24 Pin CERDIP, 0.6" | D1 | Comm'l | Standard | | WS57C43B-45DI | 45 | 24 Pin CERDIP, 0.6" | D1 | Industrial | Standard | | WS57C43B-45DMB | 45 | 24 Pin CERDIP, 0.6" | D1 | Military | MIL-STD-883C | | WS57C43B-45J | 45 | 28 Pin PLDCC | J3 | Comm'l | Standard | | WS57C43B-45S | 45 | 24 Pin Plastic DIP, 0.3" | S1 | Comm'l | Standard | | WS57C43B-45T | 45 | 24 Pin CERDIP, 0.3" | T1 | Comm'l | Standard | | WS57C43B-45T! | 45 | 24 Pin CERDIP, 0.3" | T1 | Industrial | Standard | | WS57C43B-45TMB | 45 | 24 Pin CERDIP, 0.3" | T1 | Military | MIL-STD-883C | | WS57C43B-45Y | 45 | 24 Pin CERDIP, 0.6" | Y3 | Comm'l | Standard | | WS57C43B-55CMB | 55 | 28 Pad CLLCC | C1 | Military | MIL-STD-883C | | WS57C43B-55D | 55 | 24 Pin CERDIP, 0.6" | D1 | Comm'l | Standard | | WS57C43B-55DMB | 55 | 24 Pin CERDIP, 0.6" | D1 . | Military | MIL-STD-883C | | WS57C43B-55TI | 55 | 24 Pin CERDIP, 0.3" | T1 - | Industrial | Standard | | WS57C43B-55TMB | 55 | 24 Pin CERDIP, 0.3" | T1 | Military | MIL-STD-883C | | WS57C43B-55Y | 55 | 24 Pin CERDIP, 0.6" | Y3 | Comm'l | Standard | | WS57C43B-70D | 70 | 24 Pin CERDIP, 0.6" | D1 | Comm'l | Standard | | WS57C43B-70TMB | 70 | 24 Pin CERDIP, 0.3" | T1 | Military | MIL-STD-883C | ## HIGH SPEED 4K × 8 CMOS PROM/RPROM #### **KEY FEATURES** - Ultra-Fast Access Time 25 ns - Low Power Consumption - Fast Programming - Pin Compatible with AM27S43 and N82S321 Bipolar PROMs - Immune to Latch-Up Up to 200 mA - · Available in 300 Mil Dip #### GENERAL DESCRIPTION The WS57C43C is an extremely HIGH PERFORMANCE 32K UV Erasable Electrically Re-Programmable Read Only Memory. It is manufactured in an advanced CMOS technology which allows it to operate at Bipolar PROM speeds while consuming only 25% of the power required by its Bipolar counterparts. A further advantage of the WS57C43C over Bipolar PROM devices is the fact that it utilizes a proven EPROM technology. This allows the entire memory array to be tested for switching characteristics and functionality after assembly. Unlike devices which cannot be erased, every WS57C43C is 100% tested with worst case test patterns both before and after assembly. The WS57C43C is configured in the standard Bipolar PROM pinout which provides an easy upgrade path for systems which are currently using Bipolar PROMs. It also uses the same programming algorithm as its predecessor the WS57C43. #### MODE SELECTION #### PIN CONFIGURATION | PINS CS1/<br>Vpp CS2 Vcc OUTPUTS NC NC NC NC NC NC NC N | | | | | | TOP V | I E VY | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------|-----------------|-----------------|------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------| | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | CS2 | V <sub>cc</sub> | OUTPUTS | · | CERDIP/Plastic DIP | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Read | $V_{IL}$ | $V_{\rm IH}$ | Vcc | D <sub>OUT</sub> | As As Ar VCC AB As | A <sub>7</sub> [ † 24] V <sub>cc</sub> | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | , , | V <sub>iH</sub> | х | Vcc | | A <sub>4</sub> [[]5 1 25[]] A <sub>10</sub> | A <sub>6</sub> 2 23 A <sub>8</sub> A <sub>5</sub> 3 22 A <sub>9</sub> | | Program V <sub>PP</sub> X V <sub>CC</sub> D <sub>IN</sub> NC 10 20 0, 0, 0 9 16 0 o, 0, 0 9 16 0 o, 0, 0 9 16 0 o, 0, 0 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 <td></td> <td>Х</td> <td>VIL</td> <td>Vcc</td> <td>High Z</td> <td>A<sub>2</sub> 117 A<sub>11</sub> A<sub>2</sub> 23 11 A<sub>11</sub> A<sub>2</sub> 110 CS<sub>2</sub></td> <td>A<sub>3</sub> U 5 20 U CS1//<br/>A<sub>2</sub> U 6 19 D A<sub>11</sub><br/>A<sub>1</sub> U 7 18 D CS<sub>2</sub></td> | | Х | VIL | Vcc | High Z | A <sub>2</sub> 117 A <sub>11</sub> A <sub>2</sub> 23 11 A <sub>11</sub> A <sub>2</sub> 110 CS <sub>2</sub> | A <sub>3</sub> U 5 20 U CS1//<br>A <sub>2</sub> U 6 19 D A <sub>11</sub><br>A <sub>1</sub> U 7 18 D CS <sub>2</sub> | | Program V <sub>IL</sub> V <sub>IH</sub> V <sub>CC</sub> D <sub>OUT</sub> 12 13 14 15 16 17 18 0 <sub>2</sub> 11 14 0 <sub>4</sub> 0 <sub>4</sub> Verify | Program | V <sub>PP</sub> | Х | V <sub>CC</sub> | D <sub>IN</sub> | NC 1310 20(1)0, | A <sub>0</sub> □ 8 17 □ O <sub>7</sub><br>O <sub>0</sub> □ 9 16 □ O <sub>2</sub> | | | | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>CC</sub> | D <sub>OUT</sub> | 12 13 14 15 16 17 18 | $O_1 \square 10$ 15 $\square O_5$ $O_2 \square 11$ 14 $\square O_4$ | #### PRODUCT SELECTION GUIDE | PARAMETER | WS57C43C-25 | W\$57C43C-30 | |---------------------------|-------------|--------------| | Address Access Time (Max) | 25 ns | 30 ns | | Output Enable Time (Max) | 15 ns | 20 ns | ### ABSOLUTE MAXIMUM RATINGS\* | Storage Temperature65°C to +1 | 50°C | |-----------------------------------------------|------| | Voltage on Any Pin with | | | Respect to Ground0.6V to | +7V | | V <sub>PP</sub> with Respect to Ground0.6V to | +14V | | ESD Protection >2 | Voon | \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. ### **OPERATING RANGE** | RANGE | TEMPERATURE | V <sub>cc</sub> | |------------|----------------|-----------------| | Comm'l | 0° to +70°C | +5V ± 5% | | Industrial | -40° to +85°C | +5V ± 10% | | Military | -55° to +125°C | +5V ± 10% | #### DC READ CHARACTERISTICS Over Operating Range. (See Above) | SYMBOL | PARAMETER | TEST CONDITION | MIN | MAX | UNITS | | |------------------|---------------------------------------------------------------------|--------------------------------|----------|-----|-------|----| | V <sub>OL</sub> | Output Low Voltage | l <sub>OL</sub> = 16 mA | | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -4 \text{ mA}$ | | 2.4 | | V | | | V 4-15 0 | Notes desired 0 | Commil | | 30 | | | l <sub>001</sub> | V <sub>CC</sub> Active Current (CMOS) | Notes 1 and 3 | Military | | 35 | mA | | | I <sub>CC2</sub> V <sub>CC</sub> Active Current (TTL) Notes 2 and 3 | Comm'l | | 40 | IIIA | | | I <sub>CC2</sub> | | Notes 2 and 3 | Military | | 40 | | | lμ | Input Load Current | $V_{IN} = 5.5V$ or Gnd | · | -10 | 10 | | | I <sub>LO</sub> | Output Leakage Current | V <sub>OUT</sub> = 5.5V or Gnd | -10 | 10 | μА | | **NOTES:** 1. CMOS inputs: GND $\pm$ 0.3V or $V_{CC}$ $\pm$ 0.3V. 3. Add 3 mA/MHz for A.C. power component. 2. TTL inputs: $V_{IE} \le 0.8V$ , $V_{IH} \ge 2.0V$ . #### AC READ CHARACTERISTICS Over Operating Range, (See Above) | PARAMETER | SYMBOL | WS57C43C-25 | | WS57C43C-30 | | LIMITO | | |--------------------------------|-----------------|-------------|-----|-------------|-----|--------|--| | | SIMBOL | MIN | MAX | MIN | MAX | UNITS | | | Address to Output Delay | tacc | | 25 | | 30 | | | | CS to Output Delay | tcs | | 15 | | 20 | ns | | | Output Disable to Output Float | t <sub>DF</sub> | | 20 | | 25 | l lis | | | Address to Output Hold | toH | 0 | | 0 | | | | ### AC READ TIMING DIAGRAM ## CAPACITANCE(4) TA = 25°C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(5)</sup> | MAX | UNITS | |------------------|-----------------------------|----------------------|--------------------|-----|-------| | CIN | Input Capacitance | $V_{IN} = 0V$ | 4 | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{OUT} = 0V$ | 8 | 12 | pF | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | V <sub>PP</sub> = 0V | 18 | 25 | pF | NOTES: 4. This parameter is only sampled and is not 100% tested. 5. Typical values are for $T_A = 25^{\circ}\text{C}$ and nominal supply voltages. ## TEST LOAD (High Impedance Test Systems) ## TIMING LEVELS ### PROGRAMMING INFORMATION DC CHARACTERISTICS (T<sub>A</sub> = 25 $\pm$ 5°C, V<sub>CC</sub> = 5.50V $\pm$ 5%, V<sub>PP</sub> = 13.5 $\pm$ 0.5V) | PARAMETER | SYMBOLS | MIN | MAX | UNIT | |-------------------------------------------------------------------|-----------------|------|-----------------------|------| | Input Leakage Current<br>V <sub>IN</sub> = V <sub>CC</sub> or Gnd | I <sub>LI</sub> | -10 | 10 | μА | | V <sub>PP</sub> Supply Current During<br>Programming Pulse | lpp | | 60 | mA | | V <sub>CC</sub> Supply Current (Notes 2 and 3) | lcc | | 30 | mA | | Input Low Level | V <sub>IL</sub> | -0.1 | 0.8 | ٧ | | Input High Level | V <sub>IH</sub> | 2.0 | V <sub>CC</sub> + 0.3 | V | | Output Low Voltage During Verify (I <sub>OL</sub> = 16 mA) | V <sub>OL</sub> | | 0.45 | ٧ | | Output High Voltage During Verify (I <sub>OH</sub> = -4 mA) | V <sub>OH</sub> | 2.4 | | ٧ | NOTE: 6. V<sub>PP</sub> must not be greater than 14 volts including overshoot. ## AC CHARACTERISTICS ( $T_A$ = 25 ± 5°C, $V_{CC}$ = 5.5V ± 5%, $V_{PP}$ = 13.5 ± 0.5V) | PARAMETER | SYMBOLS | MIN | TYP | MAX | UNIT | |------------------------------------|-----------------|-----|-----|-----|------| | Address Setup Time | t <sub>AS</sub> | 2 | | | μ8 | | Chip Disable Setup Time | t <sub>DF</sub> | | | 30 | ns | | Data Setup Time | tos | 2 | | | με | | Program Pulse Width | t <sub>PW</sub> | 1 | 3 | 10 | ms | | Data Hold Time | t <sub>DH</sub> | 2 | | | μs | | Chip Select Delay | t <sub>CS</sub> | | | 30 | ns | | V <sub>PP</sub> Rise and Fall Time | t <sub>RF</sub> | 1 | | | μS | NOTE: A single shot programming algorithm should use one 10 ms pulse. #### PROGRAMMING WAVEFORM ## HIGH-SPEED 2K $\times$ 8 REGISTERED CMOS PROM/RPROM ### KEY FEATURES - Ultra-Fast Access Time - 25 ns Setup - 12 ns Clock to Output - Low Power Consumption - Fast Programming - Programmable Synchronous or Asynchronous Output Enable - DESC SMD Nos. 5962-88735/5962-87529 - Pin Compatible with AM27S45 and CY7C245 - Immune to Latch-Up - Up to 200 mA - ESD Protection Exceeds 2000V - Programmable Asynchronous Initialize Register #### GENERAL DESCRIPTION The WS57C45 is an extremely HIGH PERFORMANCE 16K UV Erasable Registered CMOS RPROM. It is a direct drop-in replacement for such devices as the AM27S45 and CY7C245. To meet the requirements of systems which execute and fetch instructions simultaneously, an 8-bit parallel data register has been provided at the output which allows RPROM data to be stored while other data is being addressed. An asynchronous initialization feature has been provided which enables a user programmable 2049th word to be placed on the outputs independent of the system clock. This feature can be used to force an initialize word or provide a preset or clear function. A further advantage of the WS57C45 over Bipolar PROM devices is the fact that it utilizes a proven EPROM technology. This enables the entire memory array to be tested for switching characteristics and functionality after assembly. Unlike devices which cannot be erased, every WS57C45 RPROM is 100% tested with worst case test patterns both before and after assembly. #### PIN CONFIGURATION #### PRODUCT SELECTION GUIDE | PARAMETER | WS57C45-25 | WS57C45-35 | WS57C45-45 | |-----------------------|------------|------------|------------| | Set Up Time (Max) | 25 ns | 35 ns | 45 ns | | Clock to Output (Max) | 12 ns | 15 ns | 25 ns | #### **ABSOLUTE MAXIMUM RATINGS\*** #### **OPERATING RANGE** | RANGE | TEMPERATURE | V <sub>CC</sub> | |------------|----------------|-----------------| | Comm'l | 0° to +70°C | +5V ± 5% | | Industrial | -40° to +85°C | +5 ± 10% | | Military | -55° to +125°C | +5V ± 10% | \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. ## DC READ CHARACTERISTICS Over Operating Range. (See Above) | SYMBOL | PARAMETER | TEST CONDITI | MIN | MAX | UNITS | | |------------------|------------------------------------------|--------------------------------|-------------------------|-----|-------|----------------| | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 16 mA | I <sub>OL</sub> = 16 mA | | 0.4 | v | | VoH | Output High Voltage | I <sub>OH</sub> ≈ −4 mA | 2.4 | | ľ | | | | V 4.1. 0 | No. | Comm'l | | 20 | | | lcc1 | C1 V <sub>CC</sub> Active Current (CMOS) | Notes 1 and 3 | Military | | 30 | m <sub>A</sub> | | | M. Arthur O (TTI) | ( A.V C (TTL) | Comm'l | | 25 | ''' | | I <sub>CC2</sub> | V <sub>CC</sub> Active Current (TTL) | Notes 2 and 3 | Military | | 35 | | | l <sub>U</sub> | Input Load Current | $V_{IN} = 5.5V$ or Gnd | | -10 | 10 | | | ILO | Output Leakage Current | V <sub>OUT</sub> = 5.5V or Gnd | *** | | | μА | **NOTES:** 1. CMOS inputs: GND $\pm$ 0.3V or $V_{CC}$ $\pm$ 0.3V. - 3. Add 2 mA/MHz for A.C. power component. - 4. This parameter is only sampled and is not 100% tested. #### CAPACITANCE(4) | PARAMETERS | DESCRIPTION | TEST CONDITIONS | MAX | UNITS | |-----------------|--------------------|----------------------------------|-----|--------| | C <sub>IN</sub> | Input Capacitance | T <sub>A</sub> = 25°C, f = 1 MHz | 5 | | | Соит | Output Capacitance | V <sub>CC</sub> = 5.0V | 8 | p⊦<br> | ### AC READ CHARACTERISTICS Over Operating Range. (See Above) | DADAMETED | SYMBOL | WS57C45-25 | | WS57C45-35 | | WS57C45-45 | | UNITS | |--------------------------------------|-------------------|------------|-----|------------|-----|------------|-----|---------| | PARAMETER | STWBOL | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | Address Setup to Clock HIGH | t <sub>SA</sub> | 25 | | 35 | | 45 | | | | Address Hold From Clock HIGH | t <sub>HA</sub> | 0 | | 0 | | 0 | | | | Clock HIGH to Valid Output | tco | | 12 | | 15 | | 25 | | | Clock Pulse Width | t <sub>PWC</sub> | 15 | | 20 | | 20 | | | | OE <sub>S</sub> Setup to Clock HIGH | tsoes | 12 | | 15 | | 15 | | | | OE <sub>s</sub> Hold From Clock HIGH | t <sub>HOES</sub> | 5 | | 5 | | 5 | | ns | | Delay From INIT to Valid Output | t <sub>D1</sub> | | 20 | | 20 | | 35 | 113 | | INIT Recovery to Clock HIGH | t <sub>RI</sub> | 15 | | 20 | | 20 | | | | INIT Pulse Width | t <sub>PWI</sub> | 15 | | 20 | | 25 | | | | Active Output From Clock HIGH | t <sub>LZC</sub> | | 15 | | 20 | | 30 | | | Inactive O .tput From Clock HIGH | t <sub>HZC</sub> | | 15 | | 20 | | 30 | | | Active Output From OE LOW | t <sub>LZOE</sub> | | 15 | | 20 | | 30 | | | Inactive Output From OE HIGH | t <sub>HZOE</sub> | | 15 | | 20 | | 30 | <u></u> | <sup>2.</sup> TTL inputs: $V_{IL} \le 0.8V$ , $V_{IH} \ge 2.0V$ . #### **BLOCK DIAGRAM** ### TIMING LEVELS ### AC READ TIMING DIAGRAM #### FUNCTIONAL DESCRIPTION The WS57C45 is an electrically programmable read only memory produced with WSI's patented high-performance self-aligned split-gate CMOS EPROM technology. It is organized as $2048 \times 8$ bits and is pin-for-pin compatible with bipolar TTL fuse link PROMs. The WS57C45 includes a D-type 8-bit data register on-chip which reduces the complexity and cost of microprogrammed pipelined systems where PROM data is held temporarily in a register. The circuit features a programmable synchronous ( $\overline{\rm OE}_{\rm S}$ ) or asynchronous ( $\overline{\rm OE}$ ) output enable and asynchronous initialization ( $\overline{\rm INIT}$ ). The programmed state of the enable pin $(\overline{OE_S}$ or $\overline{OE})$ will dictate the state of the outputs at power up. If $\overline{OE_S}$ has been programmed, the outputs will be in the OFF or high impedance state. If $\overline{OE}$ has been programmed, the outputs will be OFF or high impedance only if the $\overline{OE}$ input is HiGH. Data is read by applying the address to inputs $A_{10}$ - $A_0$ and a LOW to the enable input. The data is retrieved and loaded into the master section of the 8-bit data register during the address set-up time. The data is transferred to the slave output of the data register at the next LOW to HIGH clock (CP) transition. Then the output buffers present the data on the outputs $(0_7-0_0)$ . When using the asynchronous enable $(\overline{OE})$ , the output buffers may be disabled at any time by switching the enable input to a logic HIGH. They may be re-enabled by switching the enable to a logic LOW. When using the synchronous enable $(\overline{OE_S})$ , the outputs revert to a high impedance or OFF state at the next positive clock edge following the $\overline{OE_S}$ input transition to a HIGH state. The output will revert to the active state following a positive clock edge when the $\overline{OE_S}$ input is at a LOW state. The address and synchronous enable inputs are free to change following a positive clock edge since the output will not change until the next low to high clock transition. This enables accessing the next data location while previously addressed data is present on the outputs. To avoid race conditions and simplify system timing, the 8-bit edge triggered data register clock is derived directly from the system clock. The WS57C45 has an asynchronous initialize input (INIT). This function can be used during power-up and time-out periods to implement functions such as a start address or initialized bus control word. The INIT input enables the contents of a 2049th 8-bit word to be loaded directly into the output data register. The INIT input can be used to load any 8-bit data pattern into the register since each bit is programmable by the user. When unprogrammed, activating INIT will result in clearing the register (outputs LOW). When all bits are programmed, activating INIT results in PRESETting the register (outputs HIGH). When activated LOW, the $\overline{\rm INIT}$ input results in an immediate load of the 2049th word into both the master and slave sections of the output register. This is independent of any other input including the clock (CP) input. The initialize data will be present at the outputs after the asynchronous enable ( $\overline{\rm OE}$ ) is taken to a LOW state. #### Programming Information Apply power to the WS57C45 for normal read mode operation with $CP/\overline{PGM}$ , $\overline{OE}/\overline{OE}_S$ and $\overline{INIT}/V_{PP}$ at $V_{IH}$ . Then take $\overline{INIT}/V_{PP}$ to $V_{PP}$ . The part is then in the program inhibit mode operation and the output lines are in a high impedance state. Refer to figure 5. As shown in figure 5, address, program and verify one byte of data. Repeat this sequence for each location to be programmed. When intelligent programming is used, the program pulse width is 1 ms in length. Each address location is programmed and verified until it verifies correctly up to and including 5 times. After the location verifies, an additional programming pulse should be applied that is X1 times in duration of the sum of the previous programming pulses before proceeding on to the next address and repeating the process. ### Initialization Byte Programming The WS57C45 has a 2049th byte of data that can be used to initialize the value of the data register. This byte contains the value "0" when it is shipped from the factory. The user must program the 2049th byte with a value other than "0" for data register initialization if that value is not desired. Except for the following details, the user may program the 2049th byte in the same manner as the other 2048 bytes. First, since all 2048 addresses are used up, a super voltage address feature is used to enable an additional address. The actual address includes $V_{PP}$ on $A_1$ and $V_{IL}$ on $A_2$ . Refer to the Mode Selection table. The programming and verification of the Initial Byte is accomplished operationally by performing an initialize function. ### Synchronous Enable Programming The WS57C45 contains both a synchronous and asynchronous enable feature. The part is delivered configured in the asynchronous mode and only requires alteration if the synchronous mode is required. This is accomplished by programming an on-chip EPROM cell. Similar to the Initial Byte, this function is enabled and addressed by using a super voltage. Referring to the Mode Selection table, V<sub>PP</sub> is applied to A<sub>1</sub> followed by V<sub>IH</sub> applied to A<sub>2</sub>. This procedure addresses the EPROM cell that programs the synchronous enable feature. The EPROM cell is programmed with a 10 ms program pulse on CP/PGM. It does not require any data since there is no selection as to how synchronous enable may be programmed, only if it is to be programmed. ### Synchronous Enable Verification The WS57C45's synchronous enable function is verified operationally. Apply power for read operation with $\overline{OE}/\overline{OE}_S$ and $\overline{INIT}/V_{PP}$ at $V_{JH}$ and take the clock (CP/PGM) from $V_{IL}$ to $V_{IH}$ . The output data bus should be in a high impedance state. Next take $\overline{OE}/\overline{OE}_S$ to $V_{IL}$ . The outputs will remain in the high impedance state. Take the clock (CP/PGM) from $V_{IL}$ to $V_{IH}$ and the outputs will now contain the data that is present. Take $\overline{OE}/\overline{OE}_S$ to $V_{IH}$ . The output should remain driven. Clocking CP/PGM once more from $V_{IL}$ to $V_{IH}$ should place the outputs again in a high impedance state. #### Blank Check Upon delivery from WaferScale Integration, Inc. or after each erasure (see Erasure section), the WS57C45 has all 2048 bytes in the '0' state. "1's" are loaded into the WS57C45 through the procedure of programming. #### MODE SELECTION | | | PIN FUNCTION | | | | | | |---------------------|-----------------------------|-----------------|-----------------|---------------------------|----------------------|----------------|----------| | MODE | READ OR OUTPUT DISABLE | A <sub>2</sub> | CP/PGM | (OE/OE <sub>s</sub> )/VFY | ÎNÎT/V <sub>PP</sub> | A <sub>1</sub> | OUTPUTS | | Read <sup>(6)</sup> | | Х | Х | V <sub>IL</sub> | V <sub>IH</sub> | Х | Data Out | | Output Disable | | Х | Х | V <sub>IH</sub> | V <sub>IH</sub> | Х | High Z | | Program | (5,7) | Х | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>PP</sub> | Х | Data In | | Program | Verify <sup>(5,7)</sup> | Х | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>PP</sub> | Х | Data Out | | Program | Inhibit <sup>(5,7)</sup> | Х | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>PP</sub> | Х | High Z | | Intelliger | nt Program <sup>(5,7)</sup> | Х | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>PP</sub> | Х | Data In | | Program | Synch Enable <sup>(7)</sup> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>PP</sub> | Vpp | High Z | | Program | Initial Byte <sup>(7)</sup> | VIL | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>PP</sub> | $V_{PP}$ | Data In | | Blank Cl | heck | Х | V <sub>PP</sub> | V <sub>IH</sub> | $V_{\rm IL}$ | Х | Zeros | #### NOTES: - 5. X = Don't care but not to exceed $V_{PP}$ . - 6 During read operation, the output latches are loaded on a "0" to "1" transition of CP. - 7. During programming and verification, all unspecified pins to be at $V_{\rm H}$ . FIGURE 5. PROM PROGRAMMING WAVEFORMS FIGURE 6. INITIAL BYTE PROGRAMMING WAVEFORMS FIGURE 7. PROGRAM SYNCHRONOUS ENABLE ## PROGRAMMING INFORMATION **DC CHARACTERISTICS** ( $T_A$ = 25 $\pm$ 5°C, $V_{CC}$ = 5.50V $\pm$ 5%, $V_{PP}$ = 13.5 $\pm$ 0.5V) | PARAMETER | SYMBOLS | MIN | MAX | UNIT | |----------------------------------------------------------------|-----------------|------|----------------------|------| | Input Leakage Current V <sub>IN</sub> = V <sub>CC</sub> or Gnd | ILI | -10 | 10 | μА | | V <sub>PP</sub> Supply Current During<br>Programming Pulse | l <sub>PP</sub> | | 60 | mA | | V <sub>CC</sub> Supply Current | lcc | | 25 | mA | | Input Low Level | V <sub>IL</sub> | -0.1 | 0.8 | V | | Input High Level | V <sub>iH</sub> | 2.0 | V <sub>CC</sub> +0.3 | V | | Output Low Voltage During Verify (I <sub>OL</sub> = 16 mA) | V <sub>OL</sub> | | 0.45 | V | | Output High Voltage During Verify (I <sub>OH</sub> = -4 mA) | V <sub>OH</sub> | 2.4 | | V | NOTE: 8. V<sub>PP</sub> must not be greater than 14 volts including overshoot ## AC CHARACTERISTICS ( $T_A$ = 25 ± 5°C, $V_{CC}$ = 5.50V ± 5%, $V_{PP}$ = 13.5 ± 0.5V) | PARAMETER | DESCRIPTION | MIN | MAX | UNITS | |---------------------------------|------------------------------------|-----|-----|-------| | t <sub>PW</sub> | Programming Pulse Width | 0.1 | 10 | | | t <sub>AS</sub> | Address Setup Time | 1.0 | | μs | | t <sub>DS</sub> | Data Setup Time | 1.0 | | μs | | t <sub>AH</sub> | Address Hold Time | 1.0 | | μs | | t <sub>DH</sub> | Data Hold Time | 1.0 | | μs | | t <sub>R</sub> , t <sub>F</sub> | V <sub>PP</sub> Rise and Fall Time | 1.0 | | μS | | t <sub>VD</sub> | Delay to VFY | 1.0 | | μS | | t <sub>∨P</sub> | VFY Pulse Width | 2.0 | | με | | t <sub>DV</sub> | VFY Data Valid | | 1.0 | μS | | t <sub>DZ</sub> | VFY HIGH to High Z | | 1.0 | μs | ## PROGRAMMING/ERASURE/PROGRAMMERS Refer to Section 5. ## ORDERING INFORMATION | PART NUMBER | SPEED<br>(ns) | PACKAGE<br>TYPE | PACKAGE<br>DRAWING | OPERATING<br>TEMPERATURE<br>RANGE | WSI<br>MANUFACTURING<br>PROCEDURE | |---------------|---------------|--------------------------|--------------------|-----------------------------------|-----------------------------------| | WS57C45-25T | 25 | 24 Pin CERDIP, 0.3" | T1 | Comm'l | Standard | | WS57C45-35CMB | 35 | 28 pad CLLCC | C1 | Military | MIL-STD-883C | | WS57C45-35FMB | 35 | 24 Pin Ceramic Flatpack | F1 | Military | MIL-STD-883C | | WS57C45-35S | 35 | 24 Pin Plastic Dip, 0.3" | S1 | Comm'l | Standard | | WS57C45-35T | 35 | 24 Pin CERDIP, 0.3" | T1 | Comm'l | Standard | | WS57C45-35TMB | 35 | 24 Pin CERDIP, 0.3" | T1 | Military | MIL-STD-883C | | WS57C45-45KMB | 45 | 24 Pin CERDIP, 0.3" | K1 | Military | MIL-STD-883C | | WS57C45-45TMB | 45 | 24 Pin CERDIP, 0.3" | T1 | Military | MIL-STD-883C | ## HIGH SPEED 8K × 8 CMOS PROM/RPROM #### **KEY FEATURES** - Ultra-Fast Access Time 35 ns - Low Power Consumption - Fast Programming - DESC SMD 5962-87515 - Pin Compatible with AM27S49 and MB7144 Bipolar PROMs - Immune to Latch-Up - Up to 200 mA - ESD Protection Exceeds 2000V #### GENERAL DESCRIPTION The WS57C49B is an extremely HIGH PERFORMANCE 64K UV Erasable Electrically Re-Programmable Read Only Memory. It is manufactured in an advanced CMOS technology which allows it to operate at Bipolar PROM speeds while consuming only 25% of the power required by its Bipolar counterparts. A further advantage of the WS57C49B over Bipolar PROM devices is the fact that it utilizes a proven EPROM technology. This allows the entire memory array to be tested for switching characteristics and functionality after assembly. Unlike devices which cannot be erased, every WS57C49B is 100% tested with worst case test patterns both before and after assembly. A unique feature of the WS57C49B is a designed-in output hold from address change. This allows the WS57C49B to be run at a cycle time equal to the address access time. While addresses are changing, output data is held long enough to be latched into external circuitry. The WS57C49B is configured in the standard Bipolar PROM pinout which provides an easy upgrade path for systems which are currently using Bipolar PROMs. #### MODE SELECTION #### PIN CONFIGURATION #### PRODUCT SELECTION GUIDE | PARAMETER | W\$57C49B-35 | WS57C49B-45 | WS57C49B-55 | WS57C49B-70 | |---------------------------|--------------|-------------|-------------|-------------| | Address Access Time (Max) | 35 ns | 45 ns | 55 ns | 70 ns | | Output Enable Time (Max) | 20 ns | 25 ns | 25 ns | 25 ns | ### ABSOLUTE MAXIMUM RATINGS\* | Storage Temperature6 Voltage on Any Pin with | 55°C to +150°C | |----------------------------------------------|----------------| | Respect to Ground | 0.6V to +7V | | VPP with Respect to Ground | -0.6V to +14V | | ESD Protection | > 2000V | \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. ### **OPERATING RANGE** | RANGE | TEMPERATURE | V <sub>cc</sub> | |------------|----------------|-----------------| | Comm'l | 0° to +70°C | +5V ± 5% | | Industrial | -40° to +85°C | +5V ± 10% | | Military | -55° to +125°C | +5V ± 10% | ### DC READ CHARACTERISTICS Over Operating Range. (See Above) | SYMBOL | PARAMETER | TEST CONDITION | MIN | MAX | UNITS | | |------------------|--------------------------------------|-------------------------|----------|-----|-------|-----| | V <sub>OL</sub> | Output Low Voltage | l <sub>OL</sub> = 16 mA | | | 0.4 | V | | VoH | Output High Voltage | l <sub>OH</sub> = -4 mA | | 2,4 | | v | | , , , | V 4-45 0 | Notes de and O | Comm' | | 30 | | | ICC1 | CC1 VCC Active Current (CMOS) | Notes 1 and 3 | Military | T | 35 | mA | | | M. Anthur Outstand /III. | Notes O and O | Comm'! | | 40 | "'' | | <sup>1</sup> CC2 | V <sub>CC</sub> Active Current (TTL) | Notes 2 and 3 | Military | ì | 40 | | | l <sub>LI</sub> | Input Load Current | $V_{IN} = 5.5V$ or Gnd | | -10 | 10 | μА | | I <sub>LO</sub> | Output Leakage Current | $V_{OUT} = 5.5V$ or Gnd | | -10 | 10 | μΛ | 2. TTL inputs: $V_{IL} \le 0.8V$ , $V_{IH} \ge 2.0V$ . NOTES: 1. CMOS inputs: GND $\pm$ 0.3V or $V_{CC}$ $\pm$ 0.3V. 3. Add 3 mA/MHz for A.C. power component. ### AC READ CHARACTERISTICS Over Operating Range. (See Above) | PARAMETER | CVMOOL | SYMBOL 57C49B-35 | | 57C49B-45 | | 57C49B-55 | | 57C49B-70 | | UNITS | |--------------------------------|------------------|------------------|-----|-----------|-----|-----------|-----|-----------|-----|-------| | | STIVIBUL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | Address to Output Delay | t <sub>ACC</sub> | | 35 | | 45 | | 55 | | 70 | | | CS to Output Delay | t <sub>C\$</sub> | | 20 | | 25 | | 25 | | 25 | ns | | Output Disable to Output Float | t <sub>DF</sub> | | 25 | | 25 | | 25 | | 25 | ''\$ | | Address to Output Hold | tон | 0 | | 0 | | 0 | | 0 | | l | ### AC READ TIMING DIAGRAM # CAPACITANCE(4) TA = 25°C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(5)</sup> | MAX | UNITS | |------------------|-----------------------------|-----------------------|--------------------|-----|-------| | CiN | Input Capacitance | $V_{ N} = 0V$ | 4 | 6 | pF | | Cout | Output Capacitance | V <sub>OUT</sub> = 0V | 8 | 12 | рF | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | $V_{PP} = 0V$ | 18 | 25 | pF | NOTES: 4. This parameter is only sampled and is not 100% tested. 5. Typical values are for T<sub>A</sub> = 25°C and nominal supply voltages. # TEST LOAD (High Impedance Test Systems) ## TIMING LEVELS ### PROGRAMMING INFORMATION **DC CHARACTERISTICS** ( $T_A$ = 25 $\pm$ 5°C, $V_{CC}$ = 5.50V $\pm$ 5%, $V_{PP}$ = 13.5 $\pm$ 0.5V) | PARAMETER | SYMBOLS | MIN | MAX | UNIT | |-------------------------------------------------------------------|-----------------|------|-----------------------|------| | Input Leakage Current<br>V <sub>IN</sub> ≃ V <sub>CC</sub> or Gnd | I <sub>LI</sub> | -10 | 10 | μА | | V <sub>PP</sub> Supply Current During<br>Programming Pulse | l <sub>PP</sub> | | 60 | mA | | V <sub>CC</sub> Supply Current | I <sub>cc</sub> | ļ | 35 | mA | | Input Low Level | V <sub>IL</sub> | -0.1 | 0.8 | V | | Input High Level | V <sub>IH</sub> | 2.0 | V <sub>CC</sub> + 0.3 | ٧ | | Output Low Voltage During Verify (I <sub>OL</sub> = 16 mA) | V <sub>OL</sub> | | 0.45 | V | | Output High Voltage During Verify (I <sub>OH</sub> = -4 mA) | V <sub>OH</sub> | 2.4 | | ٧ | NOTE: 6 V<sub>PP</sub> must not be greater than 14 volts including overshoot. # AC CHARACTERISTICS ( $T_A$ = 25 $\pm$ 5°C, $V_{CC}$ = 5.5V $\pm$ 5%, $V_{PP}$ = 13.5 $\pm$ 0.5V) | PARAMETER | SYMBOLS | MIN | TYP | MAX | UNIT | |------------------------------------|------------------|-----|-----|-----|------| | Address Setup Time | t <sub>AS</sub> | 2 | | | μs | | Chip Disable Setup Time | t <sub>DF</sub> | ĺ | } | 30 | ns | | Data Setup Time | t <sub>D\$</sub> | 2 | | | μs | | Program Pulse Width | tpw | 1 | 3 | 10 | ms | | Data Hold Time | t <sub>DH</sub> | 2 | 1 | | μS | | Chip Select Delay | tcs | | | 30 | ns | | V <sub>PP</sub> Rise and Fall Time | t <sub>RF</sub> | 1 | | | μs | NOTE: A single shot programming algorithm should use one 10 ms pulse. ### PROGRAMMING WAVEFORM ### PROGRAMMING/ERASURE/PROGRAMMERS Refer to Section 5. # ORDERING INFORMATION | PART NUMBER | SPEED<br>(ns) | PACKAGE<br>TYPE | PACKAGE<br>DRAWING | OPERATING<br>TEMPERATURE<br>RANGE | WSI<br>MANUFACTURING<br>PROCEDURE | |----------------|---------------|--------------------------|--------------------|-----------------------------------|-----------------------------------| | WS57C49B-35D | 35 | 24 Pin CERDIP, 0.6" | D1 | Comm'l | Standard | | WS57C49B-35J | 35 | 28 Pin PLDCC | J3 | Comm'l | Standard | | WS57C49B-35P | 35 | 24 Pin Plastic DIP, 0.6" | P2 | Comm'l | Standard | | WS57C49B-35T | 35 | 24 Pin CERDIP, 0.3" | T1 | Comm'l | Standard | | WS57C49B-45CMB | 45 | 28 Pad CLLCC | C1 | Military | MIL-STD-883C | | WS57C49B-45D | 45 | 24 Pin CERDIP, 0.6" | D1 | Comm'l | Standard | | WS57C49B-45Di | 45 | 24 Pin CERDIP, 0.6" | D1 | Industrial | Standard | | WS57C49B-45DMB | 45 | 24 Pin CERDIP, 0.6" | D1 | Military | MIL-STD-883C | | WS57C49B-45J | 45 | 28 Pin PLDCC | J3 | Comm'i | Standard | | WS57C49B-45P | 45 | 24 Pin Plastic DIP, 0.6" | P2 | Comm'l | Standard | | WS57C49B-45S | 45 | 24 Pin Plastic DIP, 0.3" | S1 | Comm'i | Standard | | WS57C49B-45T | 45 | 24 Pin CERDIP, 0.3" | T1 | Comm'l | Standard | | WS57C49B-45TI | 45 | 24 Pin CERDIP, 0.3" | T1 | Industrial | Standard | | WS57C49B-45TMB | 45 | 24 Pin CERDIP, 0.3" | T1 . | Military | MIL-STD-883C | | WS57C49B-55CMB | 55 | 28 Pad CLLCC | C1 | Military | STD-MIL-883C | | WS57C49B-55D | 55 | 24 Pin CERDIP, 0.6" | D1 | Comm'l | Standard | | WS57C49B-55DMB | 55 | 24 Pin CERDIP, 0.6" | D1 | Military | MIL-STD-883C | | WS57C49B-55FMB | 55 | 24 Pin Ceramic Flatpack | F1 | Military | MIL-STD-883C | | WS57C49B-55T | 55 | 24 Pin CERDIP, 0.3" | T1 | Comm'l | Standard | | WS57C49B-55TMB | 55 | 24 Pin CERDIP, 0.3" | T1 | Military | MIL-STD-883C | | WS57C49B-70CMB | 70 | 28 Pad CLLCC | C1 · | Military | MIL-STD-883C | | WS57C49B-70D | 70 | 24 Pin CERDIP, 0.6" | D1 | Comm'l | Standard | | WS57C49B-70DMB | 70 | 24 Pin CERDIP, 0.6" | D1 | Military | MIL-STD-883C | | WS57C49B-70T | 70 | 24 Pin CERDIP, 0.3" | T1 ; | Comm'l | Standard | | WS57C49B-70TMB | 70 | 24 Pin CERDIP, 0.3" | T1 | Military | MIL-STD-883C | WAFERSCALE INTEGRATION, INC. # HIGH SPEED 8K × 8 CMOS PROM/RPROM ### **KEY FEATURES** - Ultra-Fast Access Time 25 ns - Low Power Consumption - Fast Programming - DESC SMD 5962-87515 - Pin Compatible with AM27S49 and MB7144 Bipolar PROMs - Immune to Latch-Up Up to 200 mA - ESD Protection Exceeds 2000V #### GENERAL DESCRIPTION The WS57C49C is an extremely HIGH PERFORMANCE 64K UV Erasable Electrically Re-Programmable Read Only Memory. It is manufactured in an advanced CMOS technology which allows it to operate at Bipolar PROM speeds while consuming only 25% of the power required by its Bipolar counterparts. A further advantage of the WS57C49C over Bipolar PROM devices is the fact that it utilizes a proven EPROM technology. This allows the entire memory array to be tested for switching characteristics and functionality after assembly. Unlike devices which cannot be erased, every WS57C49C is 100% tested with worst case test patterns both before and after assembly. A unique feature of the WS57C49C is a designed-in output hold from address change. This allows the WS57C49C to be run at a cycle time equal to the address access time. While addresses are changing, output data is held long enough to be latched into external circuitry. The WS57C49C is configured in the standard Bipolar PROM pinout which provides an easy upgrade path for systems which are currently using Bipolar PROMs. #### MODE SELECTION #### PIN CONFIGURATION #### PRODUCT SELECTION GUIDE | PARAMETER | WS57C49C-25 | WS57C49C-30 | | | |---------------------------|-------------|-------------|--|--| | Address Access Time (Max) | 25 ns | 30 ns | | | | Output Enable Time (Max) | 15 ns | 20 ns | | | ### ABSOLUTE MAXIMUM RATINGS\* Storage Temperature ... -65°C to +150°C Voltage on Any Pin with Respect to Ground ... -0.6V to +7V V<sub>PP</sub> with Respect to Ground ... -0.6V to +14V ESD Protection ... > 2000V \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. ### **OPERATING RANGE** | RANGE | TEMPERATURE | V <sub>cc</sub> | |------------|----------------|------------------| | Comm'l | 0° to +70°C | +5V ± 5% | | Industrial | -40° to +85°C | +5V <u>+</u> 10% | | Military | -55° to +125°C | +5V ± 10% | ### DC READ CHARACTERISTICS Over Operating Range. (See Above) | SYMBOL | PARAMETER | TEST CONDITI | MIN | MAX | UNITS | | |------------------|---------------------------------------------------------------------|-------------------------------|----------|-----|-------|------| | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 16 mA | | | 0.4 | V | | Voн | Output High Voltage | I <sub>OH</sub> = -4 mA | | 2.4 | | v | | | V 4-00-00-00-00-00-00-00-00-00-00-00-00-00 | N-1 4 4 O | Comm'i | | 30 | | | I <sub>CC1</sub> | V <sub>CC</sub> Active Current (CMOS) | Notes 1 and 3 | Military | | 35 | mA | | , | I <sub>CC2</sub> V <sub>CC</sub> Active Current (TTL) Notes 2 and 3 | Notes A soul A | Comm'l | | 40 | IIIA | | IGC2 | | Notes 2 and 3 | Military | | 40 | | | J <sub>LI</sub> | Input Load Current | V <sub>IN</sub> = 5.5V or Gnd | | -10 | 10 | μА | | I <sub>LO</sub> | Output Leakage Current | $V_{OUT} = 5.5V$ or Gnd | 10 | 10 | μ.Α. | | NOTES: 1, CMOS inputs; GND ± 0.3V or V<sub>CC</sub> ± 0.3V. 2. TTL inputs: $V_{IL} \le 0.8V$ , $V_{IH} \ge 2.0V$ . 3. Add 3 mA/MHz for A.C. power component. ### AC READ CHARACTERISTICS Over Operating Range. (See Above) | 0.011.5777 | CVIADOL | WS57C49C-25 | | WS57C49C-30 | | LINUTO | | |--------------------------------|------------------|-------------|-----|-------------|-----|--------|--| | PARAMETER | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | | Address to Output Delay | t <sub>ACC</sub> | ļ | 25 | | 30 | | | | CS to Output Delay | t <sub>CS</sub> | | 15 | | 20 | ns | | | Output Disable to Output Float | t <sub>DF</sub> | | 20 | | 25 | 115 | | | Address to Output Hold | t <sub>OH</sub> | 0 | | 0 | | | | ### AC READ TIMING DIAGRAM # CAPACITANCE(4) TA = 25°C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(5)</sup> | MAX | UNITS | |------------------|-----------------------------|-----------------------|--------------------|-----|-------| | CIN | Input Capacitance | $V_{IN} = 0V$ | 4 | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 8 | 12 | рF | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | $V_{PP} = 0V$ | 18 | 25 | pF | NOTES: 4 This parameter is only sampled and is not 100% tested 5 Typical values are for T<sub>A</sub> = 25°C and nominal supply voltages. # TEST LOAD (High Impedance Test Systems) ### **TIMING LEVELS** ### PROGRAMMING INFORMATION **DC CHARACTERISTICS** (T<sub>A</sub> = 25 $\pm$ 5°C, V<sub>CC</sub> = 5.50V $\pm$ 5%, V<sub>PP</sub> = 13.5 $\pm$ 0.5V) | PARAMETER | SYMBOLS | MIN | MAX | UNIT | |----------------------------------------------------------------|-----------------|------|-----------------------|------| | Input Leakage Current V <sub>IN</sub> = V <sub>CC</sub> or Gnd | ŧu | -10 | 10 | μА | | V <sub>PP</sub> Supply Current During<br>Programming Pulse | I <sub>PP</sub> | | 60 | mA | | V <sub>CC</sub> Supply Current | Icc | | 35 | mA | | Input Low Level | V <sub>IL</sub> | -0.1 | 0.8 | ٧ | | Input High Level | V <sub>IH</sub> | 2.0 | V <sub>CC</sub> + 0.3 | ٧ | | Output Low Voltage During Verify (I <sub>OL</sub> = 16 mA) | V <sub>OL</sub> | | 0.45 | v | | Output High Voltage During Verify (I <sub>OH</sub> = -4 mA) | V <sub>OH</sub> | 2.4 | | V | NOTE: 6. V<sub>PP</sub> must not be greater than 14 volts including overshoot. # AC CHARACTERISTICS ( $T_A$ = 25 ± 5°C, $V_{CC}$ = 5.5V ± 5%, $V_{PP}$ = 13.5 ± 0.5V) | PARAMETER | SYMBOLS | MIN | TYP | MAX | UNIT | |------------------------------------|-----------------|-----|-----|-----|------| | Address Setup Time | t <sub>AS</sub> | 2 | | | μS | | Chip Disable Setup Time | t <sub>DF</sub> | | | 30 | ns | | Data Setup Time | t <sub>DS</sub> | 2 | | | μs | | Program Pulse Width | t <sub>PW</sub> | 1 | 3 | 10 | ms | | Data Hold Time | t <sub>DH</sub> | 2 | | | μs | | Chip Select Delay | t <sub>CS</sub> | | | 30 | ns | | V <sub>PP</sub> Rise and Fall Time | t <sub>RF</sub> | 1 | | | μS | ### PROGRAMMING WAVEFORM WAFERSCALE INTEGRATION, INC. # HIGH SPEED 16K × 8 CMOS PROM/RPROM #### **KEY FEATURES** - Uitra-Fast Access Time 40 ns - Low Power Consumption - Fast Programming - Pin Compatible with AM27S51 - Immune to Latch-Up Up to 200 mA - ESD Protection Exceeds 2000V ### GENERAL DESCRIPTION The WS57C51B is a High Performance 128K UV Erasable Electrically Re-Programmable Read Only Memory. It is manufactured in an advanced CMOS technology which allows it to operate at Bipolar PROM speeds white consuming only 25% of the power required by its Bipolar counterparts. A further advantage of the WS57C51B over Bipolar PROM devices is the fact that it utilizes a proven EPROM technology. This allows the entire memory array to be tested for switching characteristics and functionality after assembly. Unlike devices which cannot be erased, every WS57C51B is 100% tested with worst case test patterns both before and after assembly. The WS57C51B provides a low power alternative to those designs which are committed to a bipolar PROM footprint. It is a direct drop-in replacement for a bipolar PROM of the same architecture (16K $\times$ 8). No software, hardware or layout changes need be performed. ### MODE SELECTION | - | | | | | _ | ····· | |-------------------|-------------------------|-----------------|-----------------|-----------------|-----------------|-------------------| | PINS<br>MODE | CS1/<br>V <sub>PP</sub> | CSŽ | CS3 | CS4 | Vcc | OUTPUTS | | Read | $V_{IL}$ | $V_{IL}$ | V <sub>IH</sub> | $V_{\rm IL}$ | Vcc | D <sub>QU</sub> † | | Output<br>Disable | V <sub>IH</sub> | х | х | х | Vcc | High Z | | Output<br>Disable | х | V <sub>IH</sub> | Х | х | V <sub>cc</sub> | High Z | | Output<br>Disable | X | х | V <sub>IL</sub> | х | Vcc | High Z | | Output<br>Disable | × | х | X | V <sub>iH</sub> | Vcc | High Z | | Program | $V_{PP}$ | Х | Х | Х | Vcc | DIN | | Program<br>Verify | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>CC</sub> | D <sub>OUT</sub> | ### PIN CONFIGURATION ### PRODUCT SELECTION GUIDE | PARAMETER | WS57C51B-40 | WS57C51B-45 | WS57C51B-55 | WS57C51B-70 | |---------------------------|-------------|-------------|-------------|-------------| | Address Access Time (Max) | 40 ns | 45 ns | 55 ns | 70 ns | | Output Enable Time (Max) | 20 ns | 20 ns | 25 ns | 30 ns | ### ABSOLUTE MAXIMUM RATINGS\* | Storage Temperature Voltage on Any Pin with | 65°C to +150°C | |---------------------------------------------|----------------| | Respect to Ground | 0.6V to +7V | | V <sub>PP</sub> with Respect to Ground | 0.6V to +14V | | ESD Protection | >2000V | \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. ### OPERATING RANGE | RANGE | TEMPERATURE | V <sub>cc</sub> | |------------|----------------|-----------------| | Comm'l | 0° to +70°C | +5V ± 5% | | Industrial | -40° to +85°C | +5V ± 10% | | Military | -55° to +125°C | +5V ± 10% | ### DC READ CHARACTERISTICS Over Operating Range. (See Above) | SYMBOL | PARAMETER | TEST CONDIT | TEST CONDITIONS | | | IAX | UNITS | |-----------------|--------------------------------------------------------|-------------------------------|-----------------|-----|-----|------|---------| | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 16 mA | | | 0.4 | | ν | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -4 \text{ mA}$ | | 2.4 | | | * | | | V Antitio Current (CMOS) | Notes 1 and 3 | Comm'l | | 30 | Note | | | ICC1 | I <sub>CC1</sub> V <sub>CC</sub> Active Current (CMOS) | Notes Failu 5 | Military | | 35 | 3 | mA | | 1 | V <sub>CC</sub> Active Current (TTL) | Notes 2 and 3 | Comm'l | | 40 | Note | 1117-1 | | ICC2 | VCC Active Current (11L) | Notes 2 and 3 | Military | 1 | 40 | 3 | | | l <sub>u</sub> | Input Load Current | V <sub>IN</sub> = 5.5V or Gnd | | -10 | 10 | | <u></u> | | ILO | Output Leakage Current | $V_{OUT} = 5.5V$ or Gno | t | 10 | 10 | | μΛ | **NOTES:** 1. CMOS inputs: GND $\pm$ 0.3V or V<sub>CC</sub> $\pm$ 0.3V. 2. TTL inputs: V<sub>IL</sub> $\leq$ 0.8V, V<sub>IH</sub> $\geq$ 2.0V. 3. Add 3 mA/MHz for A.C. power component. # AC READ CHARACTERISTICS Over Operating Range. (See Above) | PARAMETER | SYMBOL | WS57C51B-40 | | WS57C51B-45 | | WS57C51B-55 | | WS57C51B-70 | | LINUTO | |-----------------------------------|------------------|-------------|-----|-------------|----------|-------------|-----|-------------|-----|--------| | | STWIDOL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | Address to Output Delay | t <sub>ACC</sub> | | 40 | | 45 | | 55 | | 70 | | | CS to Output Delay | tcs | | 20 | | 20 | | 25 | | 30 | | | Output Disable to<br>Output Float | tor | | 20 | | 20 | | 25 | | 25 | ns | | Address to Output Hold | tон | 0 | | 0 | <u> </u> | 0 | | 0 | | | ### AC READ TIMING DIAGRAM # CAPACITANCE(4) TA = 25°C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(5)</sup> | MAX | UNITS | |------------------|-----------------------------|----------------------|--------------------|-----|-------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | 4 | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{OUT} = 0V$ | 8 | 12 | pF | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | V <sub>PP</sub> = 0V | 18 | 25 | pF | NOTES: 4. This parameter is only sampled and is not 100% tested. 5 Typical values are for $T_A = 25^{\circ}$ C and nominal supply voltages. # TEST LOAD (High Impedance Test Systems) ### TIMING LEVELS ### PROGRAMMING INFORMATION **DC CHARACTERISTICS** ( $T_A$ = 25 $\pm$ 5°C, $V_{CC}$ = 5.50V $\pm$ 5%, $V_{PP}$ = 13.5 $\pm$ 0.5V) | PARAMETER | SYMBOLS | MIN | MAX | UNIT | |----------------------------------------------------------------|-----------------|------|-----------------------|------| | Input Leakage Current V <sub>IN</sub> = V <sub>CC</sub> or Gnd | lu | -10 | 10 | μΑ | | V <sub>PP</sub> Supply Current During<br>Programming Pulse | I <sub>PP</sub> | | 60 | mA | | V <sub>CC</sub> Supply Current | Icc | | 25 | mA | | Input Low Level | V <sub>IL</sub> | -0.1 | 0.8 | V | | Input High Level | V <sub>IH</sub> | 2.0 | V <sub>CC</sub> + 0.3 | V | | Output Low Voltage During Verify (I <sub>OL</sub> = 16 mA) | V <sub>OL</sub> | | 0.45 | ٧ | | Output High Voltage During Verify (I <sub>OH</sub> = -4 mA) | V <sub>OH</sub> | 2.4 | | ٧ | NOTE: 6. V<sub>PP</sub> must not be greater than 14 volts including overshoot. # AC CHARACTERISTICS ( $T_A$ = 25 $\pm$ 5°C, $V_{CC}$ = 5.5V $\pm$ 5%, $V_{PP}$ = 13.5 $\pm$ 0.5V) | PARAMETER | SYMBOLS | MIN | TYP | MAX | UNIT | |------------------------------------|-----------------|-----|-----|-----|------| | Address Setup Time | t <sub>AS</sub> | 2 | | | μѕ | | Chip Disable Setup Time | t <sub>DF</sub> | | | 30 | ns | | Data Setup Time | tos | 2 | | | μS | | Program Pulse Width (Note 7) | t <sub>PW</sub> | 1 | 3 | 10 | ms | | Data Hold Time | t <sub>DH</sub> | 2 | | | μS | | Chip Select Delay | t <sub>cs</sub> | | | 30 | ns | | V <sub>PP</sub> Rise and Fall Time | t <sub>RF</sub> | 1 | | | μS | NOTE: 7. A single shot programming algorithm should use one 10 ms pulse. ### PROGRAMMING WAVEFORM ## PROGRAMMING/ERASURE/PROGRAMMERS Refer to Section 5. # ORDERING INFORMATION | PART NUMBER | SPEED<br>(ns) | PACKAGE<br>TYPE | PACKAGE<br>DRAWING | OPERATING<br>TEMPERATURE<br>RANGE | WSI<br>MANUFACTURING<br>PROCEDURE | |----------------|---------------|---------------------|--------------------|-----------------------------------|-----------------------------------| | WS57C51B-40D | 40 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | Standard | | WS57C51B-40L | 40 | 32 Pin CLDCC | [ L3 | Comm'l | Standard | | WS57C51B-40T | 40 | 28 Pin CERDIP, 0.3" | T2 | Comm'l | Standard | | WS57C51B-45D | 45 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | Standard | | WS57C51B-45DMB | 45 | 28 Pin CERDIP, 0.6" | D2 | Military | MIL-STD-883C | | WS57C51B-45L | 45 | 32 Pin CLDCC | L3 | Comm'l | Standard | | WS57C51B-45T | 45 | 28 Pin CERDIP, 0.3" | T2 | Comm'l | Standard | | WS57C51B-55CMB | 55 | 32 Pad CLLCC | C2 | Military | MIL-STD-883C | | WS57C51B-55D | 55 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | Standard | | WS57C51B-55DMB | 55 | 28 Pin CERDIP, 0.6" | D2 | Military | MIL-STD-883C | | WS57C51B-55LMB | 55 | 32 Pin CLDCC | L3 | Military | MIL-STD-883C | | WS57C51B-55T | 55 | 28 Pin CERDIP, 0.3" | T2 | Comm'l | Standard | | WS57C51B-55TMB | 55 | 28 Pin CERDIP, 0.3" | T2 | Military | MIL-STD-883C | | WS57C51B-70CMB | 70 | 32 Pad CLLCC | C2 | Military | MIL-STD-883C | | WS57C51B-70D | 70 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | Standard | | WS57C51B-70DMB | 70 | 28 Pin CERDIP, 0.6" | D2 | Military | MIL-STD-883C | | WS57C51B-70LMB | 70 | 32 Pin CLDCC | L3 | Military | MIL-STD-883C | | WS57C51B-70T | 70 | 28 Pin CERDIP, 0.3" | T2 | Comm'l | Standard | # HIGH SPEED 32K × 8 CMOS RPROM #### **KEY FEATURES** - Ultra-Fast Access Time 40 ns - Low Power Consumption - · Fast Programming - Immune to Latch-Up Up to 200 mA - ESD Protection Exceeds 2000V #### GENERAL DESCRIPTION The WS57C71C is an extremely High-Performance 256K UV erasable electrically Re-Programmable Read Only Memory (RPROM). It is manufactured in an advanced CMOS technology and utilizes WSI's patented self-aligned split gate EPROM cell (see WSI Technical Brief 001). The WS57C71C was developed for High-Performance Embedded Control applications. Its very high speed enables it to run at full speed with embedded processors such as the TMS320XX, 80960, M56/96000, etc. The industry standard RPROM pin configuration of the WS57C71C provides an easy upgrade path from a 16K $\times$ 8 device as well as providing an upgrade path to 64K $\times$ 8 and 128K $\times$ 8 devices. The WS57C71C utilizes WSI's patented split gate EPROM cell. This technology enables WSI to manufacture high density low power CMOS EPROMs that operate at the high speed of bipolar PROMs. For further information on WSI products, contact the nearest WSI sales office, sales representative, or call WSI at 800-TEAM-WSI (832-6974). ### MODE SELECTION #### PIN CONFIGURATION | | | | | | | TOP VIEW | v | |-----------------|-------------------------|-----------------|-----------------|----------|------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------| | PINS | ČS1/<br>V <sub>PP</sub> | CS2 | CS3 | Vcc | OUTPUTS | Chip Carrier<br>ਵੱਵਵੱਵੈਂ ਨੂੰ ਵੈਵੇਂ | CERDIP | | Read | $V_{\rm IL}$ | V <sub>tH</sub> | V <sub>IL</sub> | $V_{CC}$ | D <sub>OUT</sub> | | A <sub>B</sub> 1 28 V <sub>CC</sub> | | Output Disable | V <sub>IH</sub> | Х | Х | Vcc | High Z | A <sub>5</sub> [7] 5 1 29 [1] A <sub>12</sub> | A <sub>8</sub> □ 2 27 □ A <sub>10</sub><br>A <sub>7</sub> □ 3 26 □ A <sub>11</sub> | | Output Disable | Х | V <sub>IL</sub> | X | Vcc | High Z | A <sub>4</sub> [] 6<br>A <sub>3</sub> [] 7<br>28 [] A <sub>10</sub><br>27 [] A <sub>14</sub> | A <sub>5</sub> 4 25 A <sub>12</sub><br>A <sub>5</sub> 5 24 A <sub>13</sub> | | Output Disable | Х | X | $V_{\rm IH}$ | $V_{CC}$ | High Z | A <sub>2</sub> [] 8 / 26 [] <del>CS3</del> | A4 6 23 A4 | | Program | V <sub>PP</sub> | Х | $V_{IH}$ | Vcc | D <sub>IN</sub> | A <sub>1</sub> [] 9 25 [] CS2 CS1/V <sub>PP</sub> | A <sub>3</sub> 7 22 <del>CS3</del><br>A <sub>2</sub> 8 21 <del>CS2</del> | | Program Verify | VIL | $V_{IH}$ | VIL | Vcc | D <sub>OUT</sub> | NC 11 11 23 (1) NC 22 (1) Q7 | A₁ ☐ 9 20 ☐ ĈŜĨ /V<br>A₀ ☐ 10 19 ☐ O₂ | | Program Inhibit | V <sub>PP</sub> | Х | V <sub>1L</sub> | $V_{CC}$ | High Z | Q <sub>1</sub> 13 21 Q <sub>6</sub> 14 15 16 17 18 19 20 | 0 <sub>0</sub> 11 | | | | • | | | | 0 2 <b>3</b> 0 2 3 4 | 0 <sub>2</sub> 13 16 0 <sub>4</sub><br>GND 14 15 0 <sub>3</sub> | ### PRODUCT SELECTION GUIDE | PARAMETER | WS57C71C-40 | WS57C71C-45 | WS57C71C-55 | |---------------------------|-------------|-------------|-------------| | Address Access Time (Max) | 40 ns | 45 ns | 55 ns | | Output Enable Time (Max) | 20 ns | 20 ns | 20 ns | ### **ABSOLUTE MAXIMUM RATINGS\*** | Storage Temperature Voltage on Any Pin with | -65°C to +150°C | |---------------------------------------------|-----------------| | Respect to Ground | 0.6V to +7V | | V <sub>PP</sub> with Respect to Ground | 0.6V to + 14V | | ESD Protection | > 2000V | \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. ### **OPERATING RANGE** | RANGE | TEMPERATURE | v <sub>cc</sub> | |------------|-----------------|-----------------| | Commercial | 0°C to +70°C | +5V ± 5% | | Industrial | -40°C to +85°C | +5V ± 10% | | Military | -55°C to +125°C | +5V ± 10% | ### DC READ CHARACTERISTICS Over Operating Range. (See Above) | SYMBOL | PARAMETER | TEST CONDIT | TEST CONDITIONS | | N | IAX | UNITS | |-----------------|--------------------------------|-------------------------------|-----------------|-----|----|------|-------| | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 16 mA | | | | 0.4 | | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -4 \text{ mA}$ | | 2.4 | | | v | | V <sub>IL</sub> | Input Low Voltage | | | | | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | | 2.0 | | | ľ | | 1 | V <sub>CC</sub> Active Current | Note 3 | Comm'l | | 30 | Note | mA | | l <sub>CC</sub> | VCC Active Current | Note 5 | Military | | 40 | 3 | 111/4 | | l <sub>Li</sub> | Input Load Current | V <sub>IN</sub> = 5.5V or Gnd | | -10 | 10 | | μA | | I <sub>LO</sub> | Output Leakage Current | $V_{OUT} = 5.5V$ or Gno | j | -10 | 10 | | μοτ | NOTES: 1. CMOS inputs: GND $\pm$ 0.3V or $V_{CC}$ $\pm$ 0.3V 3. Add 2 mA/MHz for A.C. power component. 2. TTL inputs: $V_{IL} \le 0.8\overline{V}$ , $V_{IH} \ge 2.0\overline{V}$ . ### AC READ CHARACTERISTICS Over Operating Range. (See Above) | PARAMETER | CVMDOL | 57C71C-40 | | 57C71C-45 | | 57C71C-55 | | | |-----------------------------------|------------------|-----------|-----|-----------|-------------|-----------|-----|-------| | | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | Address to Output Delay | t <sub>ACC</sub> | | 40 | | 45 | | 55 | | | CS to Output Delay | tcs | | 20 | | 20 | 7 | 20 | | | Output Disable to<br>Output Float | t <sub>DF</sub> | | 20 | | 20 | | 20 | ns | | Address to Output Hold | tон | 0 | | 0 | · · · · · · | 0 | | 1 | ### AC READ TIMING DIAGRAM # CAPACITANCE(4) TA = 25°C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(5)</sup> | MAX | UNITS | |------------------|-----------------------------|-----------------------|--------------------|-----|-------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | 4 | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 8 | 12 | pF | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | $V_{PP} = 0V$ | 18 | 25 | pF | ### NOTES: - 4. This parameter is only sampled and is not 100% tested. 5. Typical values are for T<sub>A</sub> = 25°C and nominal supply voltages # TEST LOAD (High Impedance Test Systems) ### TIMING LEVELS ### PROGRAMMING INFORMATION **DC CHARACTERISTICS** ( $T_A$ = 25 $\pm$ 5°C, $V_{CC}$ = 5.50V $\pm$ 5%, $V_{PP}$ = 12.5 $\pm$ 0.5V) | PARAMETER | SYMBOLS | MIN | MAX | UNIT | |-------------------------------------------------------------------|-----------------|------|-----------------------|------| | Input Leakage Current<br>V <sub>IN</sub> = V <sub>CC</sub> or Gnd | I <sub>LI</sub> | 10 | 10 | μΑ | | V <sub>PP</sub> Supply Current During<br>Programming Pulse | i <sub>PP</sub> | | 60 | mA | | V <sub>CC</sub> Supply Current | loc | | 25 | mA | | Input Low Level | V <sub>IL</sub> | -0.1 | 0.8 | V | | Input High Level | V <sub>IH</sub> | 2.0 | V <sub>CC</sub> + 0.3 | V | | Output Low Voltage During Verify (I <sub>OL</sub> = 16 mA) | V <sub>OL</sub> | | 0.45 | ٧ | | Output High Voltage During Verify (I <sub>OH</sub> = -4 mA) | V <sub>OH</sub> | 2.4 | | ٧ | NOTE: 6. V<sub>PP</sub> must not be greater than 14 volts including overshoot. # AC CHARACTERISTICS ( $T_A$ = 25 $\pm$ 5°C, $V_{CC}$ = 5.5V $\pm$ 5%, $V_{PP}$ = 12.5 $\pm$ 0.5V) | PARAMETER | SYMBOLS | MIN | TYP | MAX | UNIT | |------------------------------------|-----------------|-----|-----|-----|------| | Address Setup Time | t <sub>AS</sub> | 2 | | | μs | | Chip Disable Setup Time | t <sub>DF</sub> | | | 30 | ns | | Data Setup Time | tos | 2 | | · | μS | | Program Pulse Width | tpw | 1 | 3 | 10 | ms | | Data Hold Time | t <sub>DH</sub> | 2 | | | μ\$ | | Chip Select Delay | tcs | | | 30 | ns | | V <sub>PP</sub> Rise and Fall Time | t <sub>RF</sub> | 1 | | | μS | ### PROGRAMMING WAVEFORM ## PROGRAMMING/ERASURE/PROGRAMMERS Refer to Section 5. ## ORDERING INFORMATION | PART NUMBER | SPEED<br>(ns) | PACKAGE<br>TYPE | PACKAGE<br>DRAWING | OPERATING<br>TEMPERATURE<br>RANGE | WSI<br>MANUFACTURING<br>PROCEDURE | |----------------|---------------|---------------------|--------------------|-----------------------------------|-----------------------------------| | WS57C71C-40D* | 40 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | Standard | | WS57C71C-40L* | 40 | 32 Pin CLDCC | L3 | Commil | Standard | | W\$57C71C-40T* | 40 | 28 Pin CERDIP, 0.3" | T2 | Comm'l | Standard | | WS57C71C-45D | 45 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | Standard | | WS57C71C-45L | 45 | 32 Pin CLDCC | L3 | Comm'l | Standard | | WS57C71C-45T | 45 | 28 Pin CERDIP, 0.3" | T2 | Comm'l | Standard | | WS57C71C-55CM | 55 | 32 Pad CLLCC | C2 | Military | Standard | | WS57C71C-55CMB | 55 | 32 Pad CLLCC | C2 | Military | MIL-STD-883C | | WS57C71C-55D | 55 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | Standard | | WS57C71C-55DM | 55 | 28 Pin CERDIP, 0.6" | D2 | Military | Standard | | WS57C71C-55DMB | 55 | 28 Pin CERDIP, 0.6" | D2 | Military | MIL-STD-883C | | W\$57C71C-55L | 55 | 32 Pin CLDCC | L3 | Comm'l | Standard | | WS57C71C-55LM | 55 | 32 Pin CLDCC | L3 | Military | Standard | | WS57C71C-55LMB | 55 | 32 Pin CLDCC | L3 | Military | MIL-STD-883C | | WS57C71C-55T | 55 | 28 Pin CERDIP, 0.3" | T2 | Comm'! | Standard | | WS57C71C-55TM | 55 | 28 Pin CERDIP, 0.3" | T2 | Military | Standard | | WS57C71C-55TMB | 55 | 28 Pin CERDIP, 0.3" | T2 | Military | MIL-STD-883C | <sup>\*</sup>These products are Advance Information # WAFERSCALE INTEGRATION, INC. | GENERAL INFORMATION | 1 | |---------------------------------------------------|----| | PROM/RPROM MEMORY PRODUCTS | 2 | | EPROM MEMORY PRODUCTS | 3 | | PROGRAMMABLE SYSTEM" DEVICES (PSD) | 4 | | MEMORY PROGRAMMING AND<br>PSD-DEVELOPMENT SYSTEMS | 5 | | CMOS LOGIC PRODUCTS | 6 | | MILITARY PRODUCTS | 7 | | QUALITY AND RELIABILITY | 8 | | PACKAGE INFORMATION | 9 | | SALES REPRESENTATIVES AND DISTRIBUTORS | 10 | # **SECTION INDEX** ## **EPROM MEMORY PRODUCTS** | 64K EPROM S | election Guide | | |-------------|------------------------------------|-------| | WS27C64F | Military 8K × 8 CMOS EPROM | 3-3 | | WS27C64L | 8K × 8 CMOS EPROM | 3-9 | | WS57C64F | High Speed 8K × 8 CMOS EPROM | 3-15 | | WS57C65 | High Speed 4K × 16 CMOS EPROM | 3-21 | | 128K EPROM | Selection Guide | | | WS27C128F | Military 16K × 8 CMOS EPROM | 3-29 | | WS27C128L | 16K × 8 CMOS EPROM | 3-35 | | WS57C128F | High Speed 16K x 8 CMOS EPROM | | | 256K EPROM | Selection Guide | 3-47 | | WS27C256F | High Speed 32K x 8 CMOS EPROM | 3-49 | | WS27C256L | 32K × 8 CMOS EPROM | | | W\$57C256F | High Speed 32K × 8 CMOS EPROM | 3-61 | | W\$57C257 | High Speed 16K × 16 CMOS EPROM | | | 512K EPROM | Selection Guide | | | WS27C512F | High Speed 64K × 8 CMOS EPROM | 3-75 | | WS57C512F | High Speed 64K × 8 CMOS EPROM | | | WS27C512L | 64K × 8 CMOS EPROM | 3-85 | | 1 Meg EPROM | Selection Guide | | | WS27C010L | 128K × 8 CMOS EPROM | 3-93 | | WS57C010M | 1 Meg (128K × 8) CMOS EPROM Module | | | WS27C010F | 1 Meg (128K × 8) CMOS EPROM | 3-105 | | WS27C210L | 1 Meg (64K x 16) CMOS EPROM | 3-109 | | WS57C210M | 1 Meg (64K x 16) CMOS EPROM Module | 3-115 | | WS27C210F | 1 Meg (64K × 16) CMOS EPROM | | | 2 Meg EPROM | Selection Guide | 3-125 | | WS27C020L | 2 Meg (256K × 8) CMOS EPROM | 3-127 | | WS27C220L | 2 Meg (128K × 16) CMOS EPROM | 3-133 | | 4 Meg EPROM | Selection Guide | 3-139 | | WS27C040L | 4 Meg (512K × 8) CMOS EPROM | 3-141 | | WS27C240L | 4 Meg (256K × 16) CMOS EPROM | 3-147 | For additional information, call 800-TEAM-WSI (800-832-6974). In California, call 800-562-6363. WAFERSCALE INTEGRATION, INC. # 64K EPROM SELECTION GUIDE WAFERSCALE INTEGRATION, INC. # MILITARY 8K × 8 CMOS EPROM ### **KEY FEATURES** - Fast Access Time 90 ns (Military) - Low Power Consumption - DESC SMD No. 85102 - EPI Processing - Latch-Up Immunity Up to 200 mA - Standard EPROM Pinout - Industrial/Military Temperature Operating Range ### GENERAL DESCRIPTION The WS27C64F is a HIGH PERFORMANCE 64K UV Erasable Electrically Programmable Read Only Memory. It is manufactured in an advanced CMOS technology which enables it to operate at high speeds and very low power over the full Industrial and Military temperature operating range. The WS27C64F is a direct drop-in replacement for the industry standard 27C64 and/or 2764 EPROMs. It was developed specifically for this purpose and requires no board or software modifications to complete the change. The WS27C64F is configured in the standard EPROM pinout which provides an easy upgrade path to the WS27C128F and WS27C256F. #### MODE SELECTION ### PIN CONFIGURATION | PINS<br>MODE | CE | ŌĒ | V <sub>PP</sub> | V <sub>cc</sub> | OUTPUTS | |-----------------|-----------------|-----------------|-----------------|-----------------|------------------| | Read | V <sub>IL</sub> | V <sub>IL</sub> | Vcc | $V_{CC}$ | D <sub>OUT</sub> | | Output Disable | Х | V <sub>IH</sub> | Vcc | $V_{CC}$ | High Z | | Standby | V <sub>IH</sub> | X | Vcc | $V_{CC}$ | High Z | | Program | VIL | V <sub>IH</sub> | VPP | $V_{CC}$ | D <sub>IN</sub> | | Program Verify | Х | VIL | Vpp | Vcc | Dout | | Program Inhibit | VIH | $V_{iH}$ | $V_{PP}$ | $V_{CC}$ | Hìgh Z | | Signature* | VIL | V <sub>IL</sub> | Vcc | Vcc | Encoded<br>Data | X can be either $V_{IL}$ or $V_{IH}$ . \*For Signature, $A_9 = 12V_1$ , $A_0$ is toggled, and all other addresses are at TTL low. $A_0 = V_{IL} = MFGR 23H$ , $A_0 = V_{IH} = DEVICE A8H$ #### PRODUCT SELECTION GUIDE | PARAMETER | WS27C64F-90 | WS27C64F-10 | |---------------------------|-------------|-------------| | Address Access Time (Max) | 90 ns | 100 ns | | Chip Select Time (Max) | 90 ns | 100 ns | | Output Enable Time (Max) | 30 ns | 30 ns | ### ABSOLUTE MAXIMUM RATINGS\* | Storage Temperature Voltage on Any Pin with | 65° to +150°C | |---------------------------------------------|---------------| | Respect to GND | 0.6V to +7V | | VPP with respect to GND | 0.6V to +14V | | ESD Protection | >2000/ | \*Notice: Stresses above those listed here may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. ### **OPERATING RANGE** | RANGE | TEMPERATURE | V <sub>cc</sub> | |----------|----------------|-----------------| | Military | -55° to +125°C | +5V ± 10% | ## **DC READ CHARACTERISTICS** Over Operating Range with $V_{PP} = V_{CC}$ . | SYMBOL | PARAMETER | TEST CONDITIONS | MIN | MAX | UNITS | |------------------|----------------------------------------|--------------------------|-----------------------|--------------|-------| | V <sub>OL</sub> | Output Low Voltage | $I_{OL} = 4 \text{ mA}$ | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -1 \text{ mA}$ | 2.4 | | V | | I <sub>S81</sub> | V <sub>CC</sub> Standby Current (CMOS) | Note 1 | | 200 | μΑ | | I <sub>S82</sub> | V <sub>CC</sub> Standby Current (TTL) | Note 2 | | 10 | mA | | I <sub>CC1</sub> | V <sub>CC</sub> Active Current (CMOS) | Notes 1 and 3 | | 25 | mA | | I <sub>CC2</sub> | V <sub>CC</sub> Active Current (TTL) | Notes 2 and 3 | | 35 | mA | | I <sub>PP</sub> | V <sub>PP</sub> Supply Current | $V_{PP} = V_{CC}$ | | 100 | μА | | V <sub>PP</sub> | V <sub>PP</sub> Read Voltage | | V <sub>CC</sub> - 0.4 | $V_{\rm CC}$ | V | | I <sub>L1</sub> | Input Load Current | $V_{IN} = 5.5V$ or Gnd | -10 | 10 | μА | | I <sub>LO</sub> | Output Leakage Current | $V_{OUT} = 5.5V$ or Gnd | -10 | 10 | μА | NOTES: 1. CMOS inputs: GND $\pm$ 0.3V or V<sub>CC</sub> $\pm$ 0.3V. 2. TTL inputs: V<sub>IL</sub> $\leq$ 0.8V. V<sub>IH</sub> $\geqslant$ 2.0V # AC READ CHARACTERISTICS Over Operating Range with $V_{PP} = V_{CC}$ . | 040446750 | CVUROL | WS27 | C64F-90 | WS27 | C64F-10 | UNITS | |--------------------------------|------------------|------|---------|------|---------|-------| | PARAMETER | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | Address to Output Delay | t <sub>AGC</sub> | | 90 | | 100 | | | CE to Output Delay | tos | | 90 | | 100 | ] | | OE to Output Delay | t <sub>OE</sub> | | 30 | | 30 | ns | | Output Disable to Output Float | tor | | 30 | | 30 | | | Address to Output Hold | t <sub>он</sub> | 0 | | 0 | | | <sup>3.</sup> Add 3 mA/MHz for A.C. power component. ### AC READ TIMING DIAGRAM # CAPACITANCE(4) TA = 25°C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(5)</sup> | MAX | UNITS | |------------------|-----------------------------|-----------------------|--------------------|-----|-------| | CIN | Input Capacitance | $V_{IN} = 0V$ | 4 | 6 | pF | | Соот | Output Capacitance | V <sub>OUT</sub> = 0V | 8 | 12 | pF | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | V <sub>PP</sub> = 0V | 18 | 25 | pF | NOTES: 4. This parameter is only sampled and is not 100% tested. 5. Typical values are for $T_A = 25^{\circ}C$ and nominal supply voltages. # TEST LOAD (High Impedance Test Systems) ### TIMING LEVELS #### PROGRAMMING INFORMATION DC CHARACTERISTICS ( $T_A$ = 25 ± 5°C, $V_{CC}$ = 5.5V ± 5%, $V_{PP}$ = 13.5 ± 0.5V) | PARAMETER | SYMBOLS | MIN | MAX | UNIT | |------------------------------------------------------------------------------------------|-----------------|------|----------------------|------| | Input Leakage Current<br>(V <sub>IN</sub> = V <sub>CC</sub> or Gnd) | I <sub>LI</sub> | -10 | 10 | μА | | V <sub>PP</sub> Supply Current During<br>Programming Pulse (ČE = PGM = V <sub>IL</sub> ) | I <sub>PP</sub> | | 60 | mA | | V <sub>CC</sub> Supply Current (Note 3) | icc | | 50 | mA | | Input Low Level | V <sub>IL</sub> | -0.1 | 0.8 | V | | Input High Level | V <sub>iH</sub> | 2.0 | V <sub>CC</sub> +0.3 | V | | Output Low Voltage During Verify (I <sub>OL</sub> = 4 mA) | V <sub>OL</sub> | | 0.45 | V | | Output High Voltage During Verify $(I_{OH} = -1 \text{ mA})$ | V <sub>OH</sub> | 2.4 | | ٧ | NOTES: 6 V<sub>CC</sub> must be applied either coincidentally or before V<sub>PP</sub> and removed either coincidentally or after V<sub>PP</sub> 7. V<sub>PP</sub> must not be greater than 14 volts including overshoot. During $\overline{CE} = \overline{PGM} = V_{IL}$ , V<sub>PP</sub> must not be switched from 5 volts During power up the PGM pin must be brought high (≥V<sub>IH</sub>) either coincident with or before power is applied to V<sub>PP</sub>. # AC CHARACTERISTICS ( $T_A = 25 \pm 5^{\circ}C$ , $V_{CC} = 5.5V \pm 5\%$ , $V_{PP} = 13.5 \pm 0.5V$ ) | PARAMETER | SYMBOLS | MIN | TYP | MAX | UNIT | |------------------------------------|------------------|-----|-----|-----|------| | Address Setup Time | t <sub>AS</sub> | 2 | | | μѕ | | Chip Enable Setup Time | t <sub>CES</sub> | 2 | | | иs | | Output Enable Setup Time | t <sub>OES</sub> | 2 | | | μs | | Data Setup Time | tos | 2 | | | μS | | Address Hold Time | t <sub>AH</sub> | 0 | | | μ\$ | | Data Hold Time | t <sub>OH</sub> | 2 | | | μs | | Chip Disable to Output Float Delay | t <sub>DF</sub> | 0 | | 130 | ns | | Data Valid From Output Enable | t <sub>OE</sub> | | | 130 | ns | | V <sub>PP</sub> Setup Time | t <sub>VS</sub> | 2 | | | μ\$ | | PGM Pulse Width | t <sub>PW</sub> | 1 | 3 | 10 | ms | NOTE: Single pulse programming algorithms should use one 10 ms PGM pulse per byte. #### PROGRAMMING WAVEFORM ### PROGRAMMING/ERASURE/PROGRAMMERS Refer to Section 5. ## ORDERING INFORMATION | PART NUMBER | SPEED<br>(ns) | PACKAGE<br>TYPE | PACKAGE<br>DRAWING | OPERATING<br>TEMPERATURE<br>RANGE | WSI<br>MANUFACTURING<br>PROCEDURE | |----------------|---------------|---------------------|--------------------|-----------------------------------|-----------------------------------| | WS27C64F-90CMB | 90 | 32 Pad CLLCC | C2 | Military | MIL-STD-883C | | WS27C64F-90DMB | 90 | 28 Pin CERDIP, 0.6" | D2 | Military | MIL-STD-883C | | WS27C64F-10CMB | 100 | 32 Pad CLLCC | C2 | Military | MIL-STD-883C | | WS27C64F-10DMB | 100 | 28 Pin CERDIP, 0.6" | D2 | Military | MIL-STD-883C | WAFERSCALE INTEGRATION, INC. # 8K × 8 CMOS EPROM ### **KEY FEATURES** - High Performance CMOS - 90 ns Access Time - Fast Programming - . Drop-In Replacement for 27C64 or 2764 - . 300 Mil Dip or Standard 600 Mil Dip - EPI Processing - Latch-Up Immunity to 200 mA - ESD Protection Exceeds 2000V - Standard JEDEC EPROM Pinout - DESC SMD No. 85102 #### GENERAL DESCRIPTION The WS27C64L is a HIGH PERFORMANCE 64K UV Erasable Electrically Programmable Read Only Memory. It is manufactured in WSI's latest CMOS EPROM technology which enables it to operate at speeds as fast as 90 ns access time over the full operating range. The WS27C64L can directly replace any 8K × 8 EPROM which conforms to the JEDEC standard. Examples of this would be as follows: 2764 or 27C64. It can be easily programmed using standard EPROM programmers or the MagicPro™ IBM PC compatible engineering programmer offered by WSI. The WS27C64L is also available in a 300 mil Dip. The pin configuration remains the same as the 600 mil wide package and the programming algorithms are unchanged. This allows for a simple PCB layout change to take advantage of a 50% reduction in required board space. The WS27C64L provides microprocessor-based systems storage capacity for portions of operating system and application software. Its 90-ns access time provides no-wait-state operation with high-performance CPUs such as the 16-MHz 80186, 16-MHz 68020, or 12-MHz 80386. The WS27C64L offers a single chip solution for the code storage requirements of 100% firmware-based equipment. Frequently-used software routines are quickly executed from EPROM storage, greatly enhancing system utility. The WS27C64L is configured in the standard EPROM pinout which provides an easy upgrade path for systems which are currently using standard EPROMs. The WS27C64L is one member of a high-density EPROM Family which ranges in density from 64K to 4 Megabit. ### PRODUCT SELECTION GUIDE | PARAMETER | 27C64L-90 | 27C64L-12 | 27C64L-15 | 27C64L-20 | |---------------------------|-----------|-----------|-----------|-----------| | Address Access Time (Max) | 90 ns | 120 ns | 150 ns | 200 ns | | Chip Select Time (Max) | 90 ns | 120 ns | 150 ns | 200 ns | | Output Enable Time (Max) | 30 ns | 35 ns | 40 ns | 40 ns | ### ABSOLUTE MAXIMUM RATINGS\* | Storage Temperature | 65°C to +150°C | |-------------------------------------|----------------| | Voltages on Any Pin with | | | Respect to Ground | 0.6V to +7V | | VPP with Respect to Ground . | 0.6V to +14V | | V <sub>CC</sub> Supply Voltage with | | | Respect to Ground | 0.6V to +7V | | ESD Protection | > 2000V | \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. ### **OPERATING RANGE** | RANGE | TEMPERATURE | Vcc | TOLERANCE | |------------|-----------------|-----|-------------| | Commercial | 0°C to +70°C | +5V | ±5% or ±10% | | Industrial | -40°C to +85°C | +5V | ±10% | | Military | -55°C to +125°C | +5V | ±10% | # **DC READ CHARACTERISTICS** Over Operating Range with $V_{PP} = V_{CC}$ . | SYMBOL | PARAMETER | TEST CONI | DITIONS | MIN | MAX | UNITS | |---------------------------------|----------------------------------------|-------------------------------|-----------|----------------------|---------------------|-------| | $V_{IL}$ | Input Low Level | | | -0.5 | 0.8 | V | | V <sub>IH</sub> | Input High Level | | | 2.0 | V <sub>CC</sub> + 1 | V | | VoL | Output Low Voltage | I <sub>OL</sub> = 2.1 mA | | | 0.4 | V | | Voh | Output High Voltage | I <sub>OH</sub> = -400 μA | | 3.5 | | V | | I <sub>SB1</sub> <sup>(3)</sup> | V <sub>CC</sub> Standby Current (CMOS) | CE = V <sub>CC</sub> ± 0 | .3V | | 100 | μА | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current | CE = V <sub>iH</sub> | | | 1 | mA | | . (1) | V Asin Comment | CE = OE = V <sub>IL</sub> | F = 5 MHz | | 40 | J | | lec <sup>(1)</sup> | V <sub>CC</sub> Active Current | CE = OE = V <sub>IL</sub> | F = 8MHz | | 50 | mA | | Ipp | V <sub>PP</sub> Supply Current | $V_{PP} = V_{CC}$ | | | 100 | μA | | V <sub>PP</sub> | V <sub>PP</sub> Read Voltage | | | V <sub>CC</sub> -0.4 | V <sub>cc</sub> | V | | I <sub>L1</sub> | Input Load Current | $V_{IN} = 5.5V \text{ or } C$ | ind | -1 | 1 | μА | | ILO | Output Leakage Current | $V_{OUT} = 5.5V$ or | Gnd | -10 | 10 | μА | ### AC READ CHARACTERISTICS Over Operating Range with VPP = VCO. | avetea: | DADAMETER | 27C64L-90 | | 27C64L-12 | | 27C64L-15 | | 27C64L-20 | | | |--------------------------------|-------------------------------------------------------------------------|-----------|-----|-----------|-----|-----------|-----|-----------|-----|-------| | SYMBOL | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | t <sub>ACC</sub> | Address to Output<br>Delay | | 90 | | 120 | | 150 | | 200 | | | t <sub>CE</sub> | CE to Output Delay | | 90 | | 120 | | 150 | | 200 | | | toE | OE to Output Delay | | 30 | | 35 | | 40 | | 40 | | | t <sub>DF</sub> <sup>(2)</sup> | Output Disable to<br>Output Float | | 30 | | 35 | | 40 | | 40 | пѕ | | t <sub>OH</sub> <sup>(2)</sup> | Output Hold From<br>Addresses, CE or<br>OE, Whichever<br>Occurred First | o | | 0 | | 0 | | 0 | | | #### NOTES: - 1. The supply current is the sum of $I_{CC}$ and $I_{PP}$ . The maximum current value is with Outputs $O_0$ to $O_7$ unloaded. - 2. This parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven—see timing diagram. - 3. CMOS inputs: $V_{IL}$ = GND $\pm$ 0.3V, $V_{IH}$ = $V_{CC}$ $\pm$ 0.3V. ### A.C. WAVEFORMS # CAPACITANCE(4) TA = 25°C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(5)</sup> | MAX | UNITS | |------------------|-----------------------------|-------------------------------|--------------------|-----|-------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | 4 | 6 | pF | | Соџт | Output Capacitance | V <sub>OUT</sub> = <b>0</b> V | 8 | 12 | pF | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | V <sub>PP</sub> = 0V | 18 | 25 | pF | ### NOTES: - 4. This parameter is only sampled and is not 100% tested. - 5. Typical values are for T<sub>A</sub> = 25°C and nominal supply voltages. 6. OE may be delayed up to t<sub>CE</sub>-t<sub>OE</sub> after the falling edge of CE without impact on t<sub>CE</sub>. ### A.C. TESTING INPUT/OUTPUT WAVEFORM ### A.C. TESTING LOAD CIRCUIT ### **MODE SELECTION** The modes of operation of the WS27C64L are listed in Table 1. A single 5V power supply is required in the read mode. Table 1. Modes Selection | PINS | PGM | ČĒ | ŌE | V <sub>PP</sub> | V <sub>cc</sub> | OUTPUTS | |-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------------------| | Read | × | V <sub>IL</sub> | V <sub>IL</sub> | 5.0V | 5.0V | D <sub>OUT</sub> | | Output Disable | X | Х | V <sub>IH</sub> | 5.0V | 5.0V | High Z | | Standby | X | V <sub>IH</sub> | X | 5.0∀ | 5.0V | High Z | | Programming | VIL | VIL | V <sub>IH</sub> | V <sub>PP</sub> | 5.8V | D <sub>IN</sub> | | Program Verify | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>PP</sub> | 5. <b>8</b> V | D <sub>OUT</sub> | | Program Inhibit | Х | V <sub>IH</sub> | Х | V <sub>PP</sub> | 5.0V | High Z | NOTES: ### **DIP PIN CONFIGURATIONS** | 8 Mbit | 4 Mbit | 2 Mbit | 27C010L | 27C256L | | 27C256L | 27C010L | 2 Mbit | 4 Mbit | 8 Mbit | |--------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------------------------------------------------------------| | A 19<br>A 16<br>A 15<br>A 12<br>A 7<br>A 6<br>A 5<br>A 4<br>A 3<br>A 2<br>A 1<br>A 0 | XX/V <sub>PP</sub> A16 A15 A12 A7 A6 A5 A4 A3 A2 A1 | XX/Vpp A16 A15 A12 A7 A6 A5 A4 A3 A2 A1 | XX/Vpp<br>A16<br>A15<br>A12<br>A7<br>A6<br>A5<br>A4<br>A3<br>A2<br>A1<br>A0 | V <sub>PP</sub> A <sub>12</sub> A <sub>7</sub> A <sub>8</sub> A <sub>5</sub> A <sub>4</sub> A <sub>3</sub> A <sub>2</sub> A <sub>1</sub> A <sub>0</sub> | WS27C64L | 27C256L V <sub>CC</sub> A <sub>14</sub> A <sub>13</sub> A <sub>8</sub> A <sub>11</sub> OE A <sub>10</sub> CE/PGM | 27C010L V <sub>CC</sub> XX/PGM XX A <sub>14</sub> A <sub>13</sub> A <sub>8</sub> A <sub>9</sub> A <sub>11</sub> OE A <sub>10</sub> CE O <sub>7</sub> | 2 Mbit V <sub>CC</sub> XX/PGM A <sub>17</sub> A <sub>14</sub> A <sub>13</sub> A <sub>8</sub> A <sub>11</sub> OE OE O <sub>7</sub> | VCC A18 A17 A14 A19 A6 A9 A11 OE CE/PGM O7 | 8 Mbit Voc A18 A17 A14 A13 A8 A9 A11 OE/Vpp A10 CE/PGM O7 | | 0, | 0 <sub>0</sub> | O <sub>0</sub> | O <sub>0</sub> | O <sub>0</sub> | 0 <sub>6</sub> 11 18 0 <sub>6</sub> | O <sub>6</sub> | 0, | 0, | O <sub>6</sub> | 06 | | O <sub>2</sub> | O <sub>2</sub> | O <sub>2</sub><br>GND | O <sub>2</sub> | O <sub>2</sub><br>GND | - O <sub>2</sub> — 13 18 — O <sub>3</sub> — — — — — — — — — — — — — — — — — — — | 0 <sub>5</sub><br>0 <sub>4</sub><br>0 <sub>3</sub> | O₅<br>O₄<br>O₃ | O₅<br>O₄<br>O₃ | O₅<br>O₄<br>O₃ | O₅<br>O₄<br>O₃ | NOTE: 8. Compatible EPROM pin configurations are shown in the blocks adjacent to the WS27C64L pins. ### **PIN NAMES** # LCC PIN CONFIGURATION | A <sub>0</sub> -A <sub>12</sub> | Addresses | |---------------------------------|--------------------------| | CE | Chip Enable | | ŌĒ | Output Enable | | O <sub>0</sub> -O <sub>7</sub> | Outputs | | PGM | Program | | XX | Don't Care (During Read) | <sup>7.</sup> X can be $V_{IL}$ or $V_{IH}$ . ### PROGRAMMING INFORMATION **DC CHARACTERISTICS** ( $T_A$ = 25 $\pm$ 5°C, $V_{CC}$ = 5.8V $\pm$ 0.25V, $V_{PP}$ = 12.75 $\pm$ 0.25V) | PARAMETER | SYMBOLS | MIN | MAX | UNIT | |-----------------------------------------------------------------------------------------|-----------------|------|----------------------|------| | Input Leakage Current<br>(V <sub>IN</sub> = V <sub>CC</sub> or Gnd) | iLi | -10 | 10 | μА | | V <sub>PP</sub> Supply Current During<br>Programming Pulse (CE, PGM = V <sub>IL</sub> ) | Ірр | | 60 | mA | | V <sub>CC</sub> Supply Current, See I <sub>CC2</sub> | Icc | | 40 | mA | | Input Low Level | V <sub>IL</sub> | -0.1 | 0.8 | ٧ | | Input High Level | V <sub>IH</sub> | 2.0 | V <sub>CC</sub> +0.3 | ٧ | | Output Low Voltage During Verify (I <sub>OL</sub> = 2.1 mA) | V <sub>OL</sub> | | 0.4 | ٧ | | Output High Voltage During Verify (I <sub>OH</sub> = -400 μA) | V <sub>OH</sub> | 3.5 | | ٧ | - NOTES: 9. V<sub>CC</sub> must be applied either coincidentally or before V<sub>PP</sub> and removed either coincidentally or after V<sub>PP</sub>. 10. V<sub>PP</sub> must not be greater than 14 volts including overshoot. During <u>CE</u>, <u>PGM</u> = V<sub>tL</sub>, V<sub>PP</sub> must not be switched from 5 volts to 12.75 volts or vice-versa. - 11. During power up the PGM pin must be brought high (≥V<sub>IH</sub>) either coincident with or before power is applied to V<sub>PP</sub>. # AC CHARACTERISTICS ( $T_A$ = 25 $\pm$ 5°C, $V_{CC}$ = 5.8V $\pm$ 0.25V, $V_{PP}$ = 12.75 $\pm$ 0.25V) | PARAMETER | SYMBOLS | MIN | TYP | MAX | UNIT | |------------------------------------|-----------------|-----|-----|-----|------| | Address Setup Time | t <sub>AS</sub> | 2 | | | μS | | Chip Enable Setup Time | tces | 2 | | | μѕ | | Output Enable Setup Time | toes | 2 | | | μs | | Data Setup Time | tos | 2 | | | μs | | Address Hold Time | t <sub>AH</sub> | 0 | | | μs | | Data Hold Time | t <sub>OH</sub> | 2 | | | μs | | Chip Disable to Output Float Delay | t <sub>DF</sub> | 0 | | 130 | ns | | Data Valid From Output Enable | toE | | | 130 | ns | | V <sub>PP</sub> Setup Time | t <sub>VS</sub> | 2 | | | μs | | PGM Pulse Width | t <sub>PW</sub> | 0.1 | | 4 | mş | ### PROGRAMMING WAVEFORM # PROGRAMMING/ERASURE/PROGRAMMERS Refer to Section 5. # ORDERING INFORMATION | PART NUMBER | SPEED | PACKAGE<br>TYPE | PACKAGE<br>DRAWING | OPERATING<br>RANGE | | WSI<br>MANUFACTURING | |----------------|-------|--------------------------|--------------------|--------------------|------|----------------------| | | (ns) | 1775 | DRAWING | TEMPERATURE | Vcc | PROCEDURE | | WS27C64L-90D/5 | 90 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | ±5% | Standard | | WS27C64L-12D | 120 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | ±10% | Standard | | WS27C64L-12DI | 120 | 28 Pin CERDIP, 0.6" | D2 | Industrial | ±10% | Standard | | WS27C64L-12DMB | 120 | 28 Pin CERDIP, 0.6" | D2 | Military | ±10% | MIL-STD-883C | | WS27C64L-12J | 120 | 32 Pin PLDCC | J4 | Comm'l | ±10% | Standard | | WS27C64L-12P | 120 | 28 Pin Plastic DIP, 0.6" | P3 | Commil | ±10% | Standard | | WS27C64L-12T | 120 | 28 Pin CERDIP, 0.3" | T2 | Comm'l : | ±10% | Standard | | WS27C64L-15D | 150 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | ±10% | Standard | | WS27C64L-15DMB | 150 | 28 Pin CERDIP, 0.6" | D2 | Military | ±10% | MIL-STD-883C | | WS27C64L-15J | 150 | 32 Pin PLDCC | J4 | Comm'l | ±10% | Standard | | WS27C64L-20D | 200 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | ±10% | Standard | | WS27C64L-20DMB | 200 | 28 Pin CERDIP, 0.6" | DS | Military | ±10% | MIL-STD-883C | | WS27C64L-20J | 200 | 32 Pin PLDCC | J4 | Comm'l | ±10% | Standard | # HIGH SPEED 8K × 8 CMOS EPROM ### **KEY FEATURES** - Fast Access Time - 55 ns - Low Power Consumption - DESC SMD No. 85102 - EPI Processing - Latch-Up Immunity Up to 200 mA - Standard EPROM Pinout - · Bipolar Speeds #### GENERAL DESCRIPTION The WS57C64F is an extremely HIGH PERFORMANCE 64K UV Erasable Electrically Programmable Read Only Memory. It is manufactured in an advanced CMOS technology which allows it to operate at Bipolar speeds while consuming very little power. Two major features of the WS57C64F are its Low Power and High Speed. These features make it an ideal solution for applications which require fast access times, low power, and non-volatility. Typical applications include systems which do not utilize mass storage devices and/or are board space limited. Examples of these applications are modems, secure telephones, servo controllers, and industrial controllers. The WS57C64F is configured in the standard EPROM pinout which provides an easy upgrade path to higher density EPROMs. ### MODE SELECTION ### PIN CONFIGURATION | Output | | | | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------|-----------------|-----------------|-----------------|-----------------|------------------| | Output X X V <sub>IH</sub> 5.0V 5.0V High Z A <sub>6</sub> | _ | PGM | CE | ÖĒ | $V_{pp}$ | v <sub>cc</sub> | OUTPUTS | | Disable | Read | х | VIL | VIL | 5.0V | 5.0V | D <sub>OUT</sub> | | paramony X V <sub>IH</sub> X 5.0V 5.0V Figh Z A <sub>4</sub> 77 pagramming V <sub>IL</sub> V <sub>IL</sub> V <sub>IH</sub> V <sub>PP</sub> 5.8V D <sub>IN</sub> A <sub>3</sub> 78 pagram V <sub>IH</sub> V <sub>IL</sub> V <sub>IL</sub> V <sub>PP</sub> 5.8V D <sub>OUT</sub> A <sub>4</sub> 78 pagram V <sub>IH</sub> V <sub>IL</sub> V <sub>PP</sub> 5.8V D <sub>OUT</sub> A <sub>6</sub> 79 pagram X V <sub>IH</sub> X V <sub>PP</sub> 5.0V High Z O <sub>6</sub> 71 pagram X V <sub>IH</sub> X V <sub>PP</sub> 5.0V High Z O <sub>6</sub> 71 pagram X V <sub>IH</sub> X V <sub>PP</sub> 5.0V High Z O <sub>6</sub> 71 pagram X V <sub>IH</sub> X V <sub>PP</sub> 5.0V High Z O <sub>6</sub> 71 pagram X V <sub>IH</sub> X V <sub>PP</sub> 5.0V High Z O <sub>6</sub> 71 pagram X V <sub>IH</sub> X V <sub>PP</sub> 5.0V High Z O <sub>6</sub> 71 pagram X V <sub>IH</sub> X V <sub>PP</sub> 5.0V High Z O <sub>6</sub> 71 pagram X V <sub>IH</sub> X V <sub>IH</sub> X V <sub>PP</sub> 5.0V High Z O <sub>6</sub> 71 pagram X V <sub>IH</sub> X V <sub>IH</sub> X V <sub>PP</sub> 5.0V High Z O <sub>6</sub> 71 pagram X V <sub>IH</sub> X V <sub>IH</sub> X X V <sub>IH</sub> X X V <sub>IH</sub> X X V <sub>IH</sub> X X X X X X X X X X X X X X X X X X X | , | х | X | VIH | 5.0V | 5.0V | High Z | | Program V <sub>IH</sub> V <sub>IL</sub> V <sub>IL</sub> V <sub>PP</sub> 5.8V D <sub>OUT</sub> A <sub>2</sub> [] 9 A <sub>1</sub> [] 10 A <sub>2</sub> [] 10 A <sub>3</sub> [] 11 NC [] 11 NC [] 12 O <sub>3</sub> [] 13 NC [] 13 NC [] 13 NC [] 14 15 16 17 18 19 | Standby | Х | $V_{IH}$ | Х | 5.0V | 5.0V | High Z | | Program Verify V <sub>IH</sub> V <sub>IL</sub> V <sub>IP</sub> 5.8V D <sub>OUT</sub> A <sub>1</sub> | Programming | V <sub>IL</sub> | $V_{\text{IL}}$ | V <sub>tH</sub> | VPP | 5.8V | D <sub>IN</sub> | | Frogram X V <sub>101</sub> X V <sub>221</sub> 50V High Z 0 <sub>0</sub> □ 13 | _ | V <sub>IH</sub> | VIL | VIL | V <sub>PP</sub> | 5.8V | D <sub>OUT</sub> | | | | х | VIH | х | V <sub>PP</sub> | 5.0V | High Z | #### PRODUCT SELECTION GUIDE | PARAMETER | WS57C64F-55 | WS57C64F-70 | | |---------------------------|-------------|-------------|--| | Address Access Time (Max) | 55ns | 70ns | | | Chip Select Time (Max) | 55ns | 70ns | | | Output Enable Time (Max) | 20ns | 25ns | | ### ABSOLUTE MAXIMUM RATINGS\* | Storage Temperature65° | to +150°C | |----------------------------------------|-------------| | Voltage on Any Pin with | | | Respect to GND0 | ).6V to +7V | | V <sub>PP</sub> with Respect to GND0.6 | 6V to +14V | | ESD Protection | >2000V | \*Notice: Stresses above those listed here may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. ## **OPERATING RANGE** | RANGE | TEMPERATURE | v <sub>cc</sub> | |------------|----------------|-----------------| | Comm'l | 0° to +70°C | +5V ± 5% | | Industrial | -40° to +85°C | +5V ± 10% | | Military | -55° to +125°C | +5V ± 10% | # DC READ CHARACTERISTICS Over Operating Range with Vpp = Vcc. | SYMBOL | PARAMETER | TEST CON | TEST CONDITIONS | | | UNITS | |------------------|----------------------------------------|-----------------------------|------------------------------------|-----------------------|-----------------|-------| | VoL | Output Low Voltage | I <sub>OL</sub> = 16 mA | | | 0.4 | ν | | VoH | Output High Voltage | $I_{OH} = -4 \text{ mA}$ | | 2.4 | | ٧ | | I <sub>SB1</sub> | V <sub>CC</sub> Standby Current (CMOS) | $CE = V_{CC} \pm 0.3V$ | (Notes 1 & 3) | | 500 | μА | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current (TTL) | CE = V <sub>IH</sub> (Notes | CE = V <sub>IH</sub> (Notes 2 & 3) | | 15 | mA | | lan. | V <sub>CC</sub> Active Current (CMOS) | Notes 1 and 4 | Comm'i | | 20 | mA | | I <sub>OC1</sub> | *CC Active Current (CWICG) | Notes Land 4 | Military | | 30 | | | lana | V <sub>CC</sub> Active Current (TTL) | Notes 2 and 4 | Comm'l | | 25 | mA. | | I <sub>GG2</sub> | VCC Active Ourient (112) | 140les 2 and 4 | Military | | 35 | 11114 | | lpp | V <sub>PP</sub> Supply Current | $V_{PP} = V_{CC}$ | | | 100 | μА | | V <sub>PP</sub> | V <sub>PP</sub> Read Voltage | · | | V <sub>CC</sub> - 0.4 | V <sub>CC</sub> | ٧ | | 14 | Input Load Current | $V_{IN} = 5.5V$ or Gnd | | -10 | 10 | μА | | l <sub>LO</sub> | Output Leakage Current | $V_{OUT} = 5.5V \text{ or}$ | Gnd | -10 | 10 | μΑ | NOTES: 1. CMOS inputs: GND $\pm$ 0.3V or $V_{CC}$ $\pm$ 0.3V. 2. TTL inputs: $V_{\rm H}$ $\leq$ 0.8V, $V_{\rm IH}$ $\geq$ 2.0V. 3. Add 1 mA/MHz for A.C. power component. 4. Add 3 mA/MHz for A.C. power component. # AC READ CHARACTERISTICS Over Operating Range with VPP = VCC. | PARAMETER | evano. | WS57C64F-55 | | WS57C64F-70 | | LINUTO | |--------------------------------|------------------|-------------|-----|---------------------------------------|-----|--------| | PANAMETER | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | Address to Output Delay | t <sub>AGC</sub> | | 55 | } | 70 | | | CE to Output Delay | t <sub>CE</sub> | | 55 | | 70 | 1 | | OE to Output Delay | t <sub>OE</sub> | | 20 | | 25 | ns | | Output Disable to Output Float | t <sub>DF</sub> | · · · · · · | 20 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | 25 | 1 | | Address to Output Hold | t <sub>ОН</sub> | 10 | | 10 | | l<br>L | ## AC READ TIMING DIAGRAM # $CAPACITANCE^{(5)} T_A = 25$ °C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(6)</sup> | MAX | UNITS | |------------------|-----------------------------|-----------------------|--------------------|-----|-------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | 4 | 6 | рF | | Соит | Output Capacitance | V <sub>OUT</sub> = 0V | 8 | 12 | ρF | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | V <sub>PP</sub> = 0V | 18 | 25 | pF | NOTES: 5. This parameter is only sampled and is not 100% tested. 6. Typical values are for T<sub>A</sub> = 25°C and nominal supply voltages. # TEST LOAD (High Impedance Test Systems) ## TIMING LEVELS ## PROGRAMMING INFORMATION **DC CHARACTERISTICS** ( $T_A$ = 25 $\pm$ 5°C, $V_{CC}$ = 5.5V $\pm$ 5%, $V_{PP}$ = 13.5 $\pm$ 0.5V) | PARAMETER | SYMBOLS | MIN | MAX | UNIT | |------------------------------------------------------------------------------------------|-----------------|------|----------------------|------| | Input Leakage Current<br>(V <sub>IN</sub> = V <sub>CC</sub> or Gnd) | lu | -10 | 10 | μА | | V <sub>PP</sub> Supply Current During<br>Programming Pulse (CE = PGM = V <sub>IL</sub> ) | I <sub>PP</sub> | | 60 | mA | | V <sub>CC</sub> Supply Current | Icc | : | 25 | mA | | Input Low Level | V <sub>IL</sub> | -0.1 | 0.8 | V | | Input High Level | V <sub>IH</sub> | 2.0 | V <sub>CC</sub> +0.3 | V | | Output Low Voltage During Verify (I <sub>OL</sub> = 16 mA) | V <sub>OL</sub> | | 0.45 | ٧ | | Output High Voltage During Verify (I <sub>OH</sub> = -4 mA) | V <sub>OH</sub> | 2.4 | | ٧ | NOTES: 7. V<sub>CC</sub> must be applied either coincidentally or before V<sub>PP</sub> and removed either coincidentally or after V<sub>PP</sub>. 8. V<sub>PP</sub> must not be greater than 14 volts including overshoot. During CE = PGM = V<sub>IL</sub>, V<sub>PP</sub> must not be switched from 5 volts to 13.5 volts or vice-versa. 9. During power up the PGM pin must be brought high (≽V<sub>IH</sub>) either coincident with or before power is applied to V<sub>PP</sub>. # AC CHARACTERISTICS ( $T_A = 25 \pm 5^{\circ}C$ , $V_{CC} = 5.5V \pm 5\%$ , $V_{PP} = 13.5 \pm 0.5V$ ) | PARAMETER | SYMBOLS | MIN | TYP | MAX | UNIT | |------------------------------------|------------------|-----|-----|-----|------| | Address Setup Time | t <sub>AS</sub> | 2 | | | μs | | Chip Enable Setup Time | t <sub>CES</sub> | 2 | | | μ5 | | Output Enable Setup Time | toes | 2 | | | μs | | Data Setup Time | tos | 2 | | | μS | | Address Hold Time | t <sub>AH</sub> | 0 | | | μs | | Data Hold Time | tон | 2 | | | μs | | Chip Disable to Output Float Delay | t <sub>DF</sub> | 0 | | 130 | ns | | Data Valid From Output Enable | t <sub>OE</sub> | Ü . | | 130 | ns | | V <sub>PP</sub> Setup Time | t <sub>VS</sub> | 2 | | | μs | | PGM Pulse Width | t <sub>PW</sub> | 1 | 3 | 10 | ms | NOTE: For simple, one pulse only, programming algorithms, use a 10 ms pulse. ### PROGRAMMING WAVEFORM # PROGRAMMING/ERASURE/PROGRAMMERS Refer to Section 5. # ORDERING INFORMATION | PART NUMBER | SPEED<br>(ns) | PACKAGE<br>TYPE | PACKAGE<br>DRAWING | OPERATING<br>TEMPERATURE<br>RANGE | WSI<br>MANUFACTURING<br>PROCEDURE | |----------------|---------------|---------------------|--------------------|-----------------------------------|-----------------------------------| | WS57C64F-55D | 55 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | Standard | | WS57C64F-70CMB | 70 | 32 Pad CLLCC | C2 | Military | MIL-STD-883C | | WS57C64F-70D | 70 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | Standard | | WS57C64F-70DI | 70 | 28 Pin CERDIP, 0.6" | D2 | Industrial | Standard | | WS57C64F-70DMB | 70 | 28 Pin CERDIP, 0.6" | D2 | Military | MIL-STD-883C | | WS57C64F-70J | 70 | 32 Pin PLDCC | J4 | Comm <sup>1</sup> l | Standard | # HIGH SPEED 4K × 16 WORDWIDE CMOS EPROM #### KEY FEATURES - Fast Access Time - 55 ns - Low Power Consumption - · Ideal for 16/32 Bit Processors - -- TMS320, 68000, 80386, etc. - 2 to 1 Package Reduction - 30%+ Space Savings - · Single Chip Solution - . Compatible with JEDEC pinout #### GENERAL DESCRIPTION The WS57C65 is a High Performance EPROM memory with a $4K \times 16$ architecture. It is manufactured in an advanced CMOS process which consumes very little power while operating at speeds which rival that of bipolar PROMs. The major features of the WS57C65 are its $4K \times 16$ architecture and its high speed. This combination makes the WS57C65 an ideal solution for applications which utilize 16/32 bit data paths. Examples include systems which are based on such processors as the TMS320 family of DSP processors as well as high performance general purpose processors such as the MC68000 family and the 80286 and 80386 microprocessors. The word wide architecture of the WS57C65 results in a 2 to 1 savings in EPROM component count and a minimum 30% savings in board space. The pin configuration utilized is upward compatible with the JEDEC standard pinout for word wide EPROMs. This allows an easy upgrade path to higher density memories such as the WS57C257. No board changes or jumper wires are required to complete the upgrade. ## **MODE SELECTION** | PINS<br>MODE | CE | ŌĒ | V <sub>PP</sub> | Vcc | OUTPUTS | |-----------------|-----------------|-------------------|-----------------|-----------------|------------------| | Read | VIL | $\nu_{\text{IL}}$ | $V_{CC}$ | $V_{CC}$ | D <sub>OUT</sub> | | Output Disable | Х | $V_{IH}$ | Vcc | $V_{CC}$ | High Z | | Standby | V <sub>IH</sub> | X | $V_{CC}$ | Vcc | High Z | | Program | VIL | $V_{\rm IH}$ | V <sub>PP</sub> | $V_{CC}$ | D <sub>IN</sub> | | Program Verify | Х | V <sub>IL</sub> | Vpp | V <sub>CC</sub> | D <sub>OUT</sub> | | Program Inhibit | $V_{\rm IH}$ | $V_{\text{IH}}$ | $V_{PP}$ | $V_{CC}$ | High Z | | Signature* | V <sub>IL</sub> | VIL | Voc | V <sub>CC</sub> | Encoded<br>Data | X can be either $V_{IL}$ or $V_{IH}$ . For Signature, $A_0=12V$ , $A_0$ is toggled, and all other addresses are at TTL low. $A_0=V_{IL}=MFGR$ 0023H, $A_0=V_{IH}=DEVICE$ 00B1H. ## PIN CONFIGURATION ## PRODUCT SELECTION GUIDE | PARAMETER | WS57C65-55 | WS57C65-70 | |---------------------|------------|------------| | Address Access Time | 55 ns | 70 ns | | Chip Select Time | 55 ns | 70 ns | | Output Enable Time | 25 ns | 30 ns | #### ABSOLUTE MAXIMUM RATINGS\* | Storage Temperature65° to +150°C | |------------------------------------------| | Voltage on Any Pin with | | Respect to GND0.6V to +7V | | $V_{PP}$ with Respect to GND0.6V to +14V | | ESD Protection >2000V | \*Notice: Stresses above those listed here may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. ## OPERATING RANGE | RANGE | TEMPERATURE | V <sub>cc</sub> | |------------|---------------|-----------------| | Comm'l | 0° to +70°C | +5V ± 5% | | Industrial | -40° to +85°C | +5V ± 10% | # DC READ CHARACTERISTICS Over Operating Range. (See Above) | SYMBOL | PARAMETER | TEST CO | ONDITIONS | MIN | MAX | UNITS | |------------------|----------------------------------------|------------------------|-------------------|-----------------------|-----------------|-------| | V <sub>OŁ</sub> | Output Low Voltage | f <sub>OL</sub> = 8 m | ıA | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | l <sub>OH</sub> = -2 | mA | 2.4 | | V | | I <sub>SB1</sub> | V <sub>CC</sub> Standby Current (CMOS) | Notes 1 a | nd 3 | | 500 | μА | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current (TTL) | Notes 2 a | nd 3 | | 20 | mA | | _ | Active Current (CMOS) | Active Current (CMOS) | Comm'! | | 35 | - mA | | I <sub>CC1</sub> | | | Military | | 45 | ] "'' | | 1 | V. Astivo Current (TTL) | Notes | Comm'l | | 45 | - mA | | lcc2 | V <sub>CC</sub> Active Current (TTL) | 2 and 4 Military | | | 55 | "" | | I <sub>PP</sub> | V <sub>PP</sub> Supply Current | $V_{PP} = V_{C}$ | $V_{PP} = V_{CC}$ | | 100 | μΑ | | V <sub>PP</sub> | V <sub>PP</sub> Read Voltage | | | V <sub>CC</sub> - 0.4 | V <sub>CC</sub> | V | | l <sub>LI</sub> | input Load Current | $V_{IN} = 5.5V$ or Gnd | | -10 | 10 | μА | | I <sub>LO</sub> | Output Leakage Current | $V_{OUT} = 5$ | 5V or Gnd | 10 | 10 | μА | NOTES: 1. CMOS inputs: GND ± 0.3V or V<sub>CC</sub> ± 0.3V 2. TTL inputs: V<sub>IL</sub> ≤ 0.8V, V<sub>IH</sub> ≥ 2.0V. 3. Add 1 mA/MHz for A.C. power component. 4. Add 3 mA/MHz for A.C. power component # AC READ CHARACTERISTICS Over Operating Range. (See Above) | PARAMETER | SYMBOL | WS57C65-55 | | WS57 | UNITS | | |--------------------------------|------------------|------------|-----|------|-------|-------| | PAHAMETER | STMBOL | MIN | MAX | MIN | MAX | UNITS | | Address to Output Delay | † <sub>ACC</sub> | | 55 | | 70 | | | CE to Output Delay | t <sub>CE</sub> | | 55 | | 70 | ] | | ÕĒ to Output Delay | <sup>†</sup> o€ | | 25 | | 30 | ns | | Output Disable to Output Float | t <sub>DF</sub> | Ü | 25 | | 30 | | | Address to Output Hold | t <sub>OH</sub> | 0 | | 0 | | | ## AC READ TIMING DIAGRAM CAPACITANCE(5) TA = 25°C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(6)</sup> | MAX | UNITS | |------------------|-----------------------------|----------------------|--------------------|-----|-------| | C <sub>IN</sub> | Input Capacitance | $V_{1N} = 0V$ | 4 | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{OUT} = 0V$ | 8 | 12 | pF l | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | V <sub>PP</sub> = 0V | 18 | 25 | pF | NOTES: 5 This parameter is only sampled and is not 100% tested. 6. Typical values are for $T_A = 25^{\circ}C$ and nominal supply voltages. # TEST LOAD (High Impedance Test Systems) ## TIMING LEVELS ## PROGRAMMING INFORMATION **DC CHARACTERISTICS** ( $T_A$ = 25 $\pm$ 5°C, $V_{CC}$ = 5.5V $\pm$ 5%, $V_{PP}$ = 13.5 $\pm$ 0.5V) | PARAMETER | SYMBOLS | MIN | MAX | UNIT | |------------------------------------------------------------------------------------------|-----------------|------|----------------------|------| | Input Leakage Current (V <sub>IN</sub> = V <sub>CC</sub> or Gnd) | l <sub>Li</sub> | -10 | 10 | μА | | V <sub>PP</sub> Supply Current During<br>Programming Pulse (CE = PGM = V <sub>IL</sub> ) | Ірр | | 50 | mA | | V <sub>CC</sub> Supply Current (Note 4) | lcc | | 35 | mA | | Input Low Level | V <sub>IL</sub> | -0.1 | 0.8 | ٧ | | Input High Level | V <sub>IH</sub> | 2.0 | V <sub>CC</sub> +0.3 | V | | Output Low Voltage During Verify (I <sub>OL</sub> = 8 mA) | V <sub>OL</sub> | | 0.45 | ٧ | | Output High Voltage During Verify (I <sub>OH</sub> = -2 mA) | V <sub>OH</sub> | 2.4 | | ٧ | NOTES: 7. V<sub>CC</sub> must be applied either coincidentally or before V<sub>PP</sub> and removed either coincidentally or after V<sub>PP</sub>. 8. V<sub>PP</sub> must not be greater than 14 volts including overshoot. During CE = PGM = V<sub>IL</sub>, V<sub>PP</sub> must not be switched from 5 volts to 13.5 volts or vice-versa. 9. During power up the PGM pin must be brought high (≥V<sub>IH</sub>) either coincident with or before power is applied to V<sub>PP</sub>. # AC CHARACTERISTICS ( $T_A$ = 25 $\pm$ 5°C, $V_{CC}$ = 5.5V $\pm$ 5%, $V_{PP}$ = 13.5 $\pm$ 0.5V) | PARAMETER | SYMBOLS | MIN | TYP | MAX | UNIT | |------------------------------------|------------------|-----|-----|-----|------| | Address Setup Time | tas | 2 | | | μs | | Chip Enable Setup Time | t <sub>CES</sub> | 2 | | | μS | | Output Enable Setup Time | t <sub>OES</sub> | 2 | | | μs | | Data Setup Time | tos | 2 | | | μS | | Address Hold Time | t <sub>AH</sub> | 0 | | | μs | | Data Hold Time | t <sub>OH</sub> | 2 | | | µs | | Chip Disable to Output Float Delay | t <sub>DF</sub> | 0 | | 130 | ns | | Data Valid From Output Enable | to≡ | | | 130 | ns | | V <sub>PP</sub> Setup Time | t <sub>VS</sub> | 2 | | | μѕ | | PGM Pulse Width | t <sub>PW</sub> | 1 | 3 | 10 | ms | NOTE: Single shot programming algorithms should use a single 10 ms pulse. ## PROGRAMMING WAVEFORM # PROGRAMMING/ERASURE/PROGRAMMERS Refer to Section 5. # ORDERING INFORMATION | PART NUMBER | SPEED<br>(ns) | PACKAGE<br>TYPE | PACKAGE<br>DRAWING | OPERATING<br>TEMPERATURE<br>RANGE | WSI<br>MANUFACTURING<br>PROCEDURE | |-------------|---------------|---------------------|--------------------|-----------------------------------|-----------------------------------| | WS57C65-55C | 55 | 44 Pad CLLCC | C3 | Comm'l | Standard | | WS57C65-55D | 55 | 40 Pin CERDIP, 0.6" | D3 | Comm'l | Standard | | WS57C65-70D | 70 | 40 Pin CERDIP, 0.6" | D3 | Comm'l | Standard | # 128K EPROM SELECTION GUIDE # MILITARY 16K × 8 CMOS EPROM #### **KEY FEATURES** - Fast Access Time 90 ns (Military) - Low Power Consumption - DESC SMD No. 5962-87661 - EPI Processing - Latch-Up Immunity Up to 200 mA - Standard EPROM Pinout - Industrial/Military Operating Range #### GENERAL DESCRIPTION The WS27C128F is an extremely HIGH PERFORMANCE 128K UV Erasable Electrically Programmable Read Only Memory. It is manufactured in an advanced CMOS technology which enables it to operate at high speeds and very low power over the full industrial and military temperature operating range. The WS27C128F was specifically designed to replace standard EPROMs in industrial and military environments. No hardware or software changes are required to replace standard military 27128 EPROMs with the WSI WS27C128F. The WS27C128F is configured in the standard EPROM pinout which provides an easy upgrade path for the WS27C64F and the 256K bit WS27C256F. ### MODE SELECTION ## PIN CONFIGURATION | PINS | CE | ŌE. | v | v | OUTPUTS | TOP VIE | |---------------------------------------------------------------------------|---------------------|-----------------|-----------------|-----------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MODE | ÇE | VE. | Vpp | Vcc | 0011013 | Chip Carrier | | Read | VIL | VIL | Vcc | $V_{CC}$ | D <sub>OUT</sub> | - a a E _ | | Output Disable | Х | V <sub>IH</sub> | Vcc | Vcc | High Z | A A Y V C C C C C C C C C C C C C C C C C C | | Standby | V <sub>IH</sub> | Х | Vcc | $V_{CC}$ | High Z | 4 3 2 323130 | | Program | V <sub>IL</sub> | V <sub>IH</sub> | $V_{PP}$ | Vcc | D <sub>IN</sub> | A <sub>6</sub> [1] 5 29 (1] A <sub>8</sub> A <sub>5</sub> [1] 6 28 (1] A <sub>9</sub> | | Program Verify | Х | VIL | V <sub>PP</sub> | V <sub>CC</sub> | D <sub>OUT</sub> | A <sub>4</sub> □ 7 27 □ A <sub>11</sub> A <sub>2</sub> 1 | | Program Inhibit | $V_{\text{IH}}$ | V <sub>IH</sub> | $V_{PP}$ | Vcc | High Z | A₂ □ 9 25 □ <b>OE</b> | | Signature* | V <sub>IL</sub> | VIL | V <sub>CC</sub> | V <sub>cc</sub> | Encoded<br>Data | A <sub>0</sub> 11 23 11 CE NC 112 22 11 O <sub>7</sub> | | Coan be either $V_{IL}$ of For Signature, $A_9 =$ are at TTL low. $A_0 =$ | 12V, A <sub>0</sub> | | | | | 0 <sub>0</sub> 1113 21 11 0 <sub>6</sub><br>14 15 16 17 18 19 20<br>11 11 11 11 10 10 10 10<br>0 <sub>1</sub> 0 <sub>2</sub> NC 0 <sub>3</sub> 0 <sub>4</sub> 0 <sub>5</sub><br>GND | #### PRODUCT SELECTION GUIDE | PARAMETER | WS27C128F-90 | |---------------------------|--------------| | Address Access Time (Max) | 90 ns | | Chip Select Time (Max) | 90 ns | | Output Enable Time (Max) | 30 ns | ### ABSOLUTE MAXIMUM RATINGS | Storage Temperature | 65° to +150°C | |-------------------------------------|---------------| | Voltage on Any Pin with | | | Respect to GND, | 0.6V to +7V | | V <sub>PP</sub> with respect to GND | 0.6V to +14V | | ESD Protection | >2000V | \*Notice: Stresses above those listed here may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. # **OPERATING RANGE** | RANGE | RANGE TEMPERATURE | | | | | |----------|-------------------|-----------|--|--|--| | Military | -55°C to +125°C | +5V ± 10% | | | | # DC READ CHARACTERISTICS Over Operating Range with VPP = VCC. | SYMBOL | PARAMETER | TEST CONDITIONS | MIN | MAX | UNITS | |------------------|----------------------------------------|-------------------------------|---------------------|-----------------|-------| | V <sub>OL</sub> | Output Low Voltage | $I_{OL} = 4 \text{ mA}$ | | 0.4 | ٧ | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -1 mA | 2.4 | | ٧ | | I <sub>SB1</sub> | V <sub>CC</sub> Standby Current (CMOS) | Note 1 | | 200 | μA | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current (TTL) | Note 2 | | 10 | mA | | l <sub>CC1</sub> | V <sub>CC</sub> Active Current (CMOS) | Notes 1 and 3 | | 25 | mA | | I <sub>CC2</sub> | V <sub>CC</sub> Active Current (TTL) | Notes 2 and 3 | | 35 | mA | | l <sub>PP</sub> | V <sub>PP</sub> Supply Current | $V_{PP} = V_{CC}$ | | 100 | μА | | V <sub>PP</sub> | V <sub>PP</sub> Read Voltage | | V <sub>CC</sub> 0.4 | V <sub>cc</sub> | ٧ | | I <sub>LI</sub> | Input Load Current | V <sub>IN</sub> = 5.5V or Gnd | -10 | 10 | μΑ | | lro | Output Leakage Current | $V_{OUT} = 5.5V$ or Gnd | -10 | 10 | μА | **NOTES:** 1. CMOS inputs: GND $\pm$ 0.3V or $V_{CC}$ $\pm$ 0.3V. 2. TTL inputs: $V_{IL} \le 0.8V$ , $V_{IH} \ge 2.0V$ . 3. Add 3 mA/MHz for A.C. power component. # AC READ CHARACTERISTICS Over Operating Range with VPP = VCC. | DADAMETED | CVMBO | WS270 | UNITS | | |--------------------------------|-----------------|-------|-------|-------| | PARAMETER | SYMBOL | MIN | MAX | פוואט | | Address to Output Delay | tacc | | 90 | | | CE to Output Delay | t <sub>CE</sub> | | 90 | | | OE to Output Delay | t <sub>OE</sub> | | 30 | ns | | Output Disable to Output Float | t <sub>DF</sub> | | 30 | 1 | | Address to Output Hold | t <sub>OH</sub> | 0 | | ] | NOTE: Single shot programming algorithms should use one 10 ms PGM pulse per word. ## AC READ TIMING DIAGRAM # CAPACITANCE(4) TA = 25°C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(5)</sup> | MAX | UNITS | |------------------|-----------------------------|----------------|--------------------|-----|-------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | 4 | 6 | pΕ | | C <sub>OUT</sub> | Output Capacitance | $V_{OUT} = 0V$ | 8 | 12 | pF | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | $V_{PP} = 0V$ | 18 | 25 | pF | NOTES: 4. This parameter is only sampled and is not 100% tested. 5. Typical values are for $T_A=25^{\circ}\text{C}$ and nominal supply voltages # TEST LOAD (High Impedance Test Systems) # TIMING LEVELS # PROGRAMMING INFORMATION **DC CHARACTERISTICS** ( $T_A$ = 25 $\pm$ 5°C, $V_{CC}$ = 5.5V $\pm$ 5%, $V_{PP}$ = 12.5 $\pm$ 0.5V) | PARAMETER | SYMBOLS | MIN | MAX | UNIT | |-----------------------------------------------------------------------------------------------------------|-----------------|------|----------------------|------| | Input Leakage Current<br>(V <sub>IN</sub> = V <sub>CC</sub> or Gnd) | l <sub>Li</sub> | -10 | 10 | μΑ | | V <sub>PP</sub> Supply Current <u>During</u><br>Programming Pulse ( <del>CE = PGM = V<sub>II</sub>)</del> | Ірр | | 30 | mA | | V <sub>CC</sub> Supply Current | lcc | | 50 | mA | | Input Low Level | V <sub>IL</sub> | -0.1 | 0.8 | V | | Input High Level | V <sub>IH</sub> | 2.0 | V <sub>CC</sub> +0.3 | ٧ | | Output Low Voltage During Verify (IoL = 4 mA) | VoL | | 0.45 | v | | Output High Voltage During Verify (I <sub>OH</sub> = -1 mA) | V <sub>OH</sub> | 2.4 | | V | NOTES: 6. V<sub>CC</sub> must be applied either coincidentally or before V<sub>PP</sub> and removed either coincidentally or after V<sub>PP</sub>. 7. V<sub>PP</sub> must not be greater than 14 volts including overshoot. During CE = PGM = V<sub>IL</sub>, V<sub>PP</sub> must not be switched from 5 volts to 12.5 volts or vice-versa 8. During power up the PGM pin must be brought high (≥V<sub>IR</sub>) either coincident with or before power is applied to V<sub>PP</sub>. # AC CHARACTERISTICS ( $T_A = 25 \pm 5^{\circ}\text{C}$ , $V_{CC} = 5.5\text{V} \pm 5^{\circ}\text{M}$ , $V_{PP} = 12.5 \pm 0.5\text{V}$ ) | PARAMETER | SYMBOLS | MIN | TYP | MAX | דומט | |------------------------------------|------------------|-----|-----|-----|------| | Address Setup Time | t <sub>AS</sub> | 2 | | | μS | | Chip Enable Setup Time | toes | 2 | | | μs | | Output Enable Setup Time | t <sub>OES</sub> | 2 | | | μs | | Data Setup Time | tos | 2 | | | μs | | Address Hold Time | t <sub>AH</sub> | 0 | | | μS | | Data Hold Time | t <sub>OH</sub> | 2 | | | μs | | Chip Disable to Output Float Delay | t <sub>DF</sub> | 0 | | 130 | ns | | Data Valid From Output Enable | to∈ | | | 130 | ns | | V <sub>PP</sub> Setup Time | t <sub>vs</sub> | 2 | | | μs | | PGM Pulse Width (Note 9) | t <sub>PW</sub> | 1 | 5 | | ms | NOTE: 9. For single pulse programming algorithms, use one 10 ms pulse. ### PROGRAMMING WAVEFORM # PROGRAMMING/ERASURE/PROGRAMMERS Refer to Section 5. # ORDERING INFORMATION | PART NUMBER | SPEED<br>(ns) | | | | | OPERATING<br>TEMPERATURE<br>RANGE | WSI<br>MANUFACTURING<br>PROCEDURE | | |-----------------|---------------|---------------------|----|----------|--------------|-----------------------------------|-----------------------------------|--| | WS27C128F-90CMB | 90 | 32 Pad CLLCC | C2 | Military | MIL-STD-883C | | | | | WS27C128F-90DMB | 90 | 28 Pin CERDIP, 0.6" | D2 | Military | MIL-STD-883C | | | | *-WSi -* # 16K × 8 CMOS EPROM #### **KEY FEATURES** - High Performance CMOS - 90 ns Access Time - Fast Programming - Drop-In Replacement for 27C128 or 27128 - DESC SMD No. 5962-87661 - 300 Mil Dip or Standard 600 Mil Dip - EPI Processing - Latch-Up Immunity to 200 mA - ESD Protection Exceeds 2000V - Standard JEDEC EPROM Pinout #### GENERAL DESCRIPTION The WS27C128L is a HIGH PERFORMANCE 128K UV Erasable Electrically Programmable Read Only Memory. It is manufactured in WSI's latest CMOS EPROM technology which enables it to operate at speeds as fast as 90 ns access time over the full operating range. (If faster speeds are required, contact your WSI sales representative.) The WS27C128L can directly replace any 16K × 8 EPROM which conforms to the JEDEC standard. Examples of this would be as follows: 27128 or 27C128. It can be easily programmed using standard EPROM programmers or the MagicPro™ IBM PC compatible engineering programmer offered by WSt. The WS27C128L is also available in a 300 mil Dip. The pin configuration remains the same as the 600 mil wide package and the programming algorithms are unchanged. This allows for a simple PCB layout change to take advantage of a 50% reduction in required board space. The WS27C128L provides microprocessor-based systems storage capacity for portions of operating system and application software. Its 90-ns access time provides no-wait-state operation with high-performance CPUs such as the 16-MHz 80186, 16-MHz 68020, or 12-MHz 80386. The WS27C128L offers a single chip solution for the code storage requirements of 100% firmware-based equipment. Frequently-used software routines are quickly executed from EPROM storage, greatly enhancing system utility. The WS27C128L is configured in the standard EPROM pinout which provides an easy upgrade path for systems which are currently using standard EPROMs. The WS27C128L is one member of a high density EPROM Family which ranges in density from 64K to 4 Megabit. #### PRODUCT SELECTION GUIDE | PARAMETER | 27C128L-90 | 27C128L-12 | 27C128L-15 | 27C128L-20 | |---------------------------|------------|------------|------------|------------| | Address Access Time (Max) | 90 ns | 120 ns | 150 ns | 200 ns | | Chip Select Time (Max) | 90 ns | 120 ns | 150 ns | 200 ns | | Output Enable Time (Max) | 30 ns | 35 ns | 40 ns | 40 ns | ## ABSOLUTE MAXIMUM RATINGS\* | Storage Temperature65°C to +150°C | |----------------------------------------------------| | Voltages on Any Pin with | | Respect to Ground0.6V to +7V | | V <sub>PP</sub> with Respect to Ground0.6V to +14V | | V <sub>CC</sub> Supply Voltage with | | Respect to Ground ,0.6V to +7V | | ESD Protection | \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. ### **OPERATING RANGE** | RANGE | TEMPERATURE | V <sub>cc</sub> | TOLERANCE | |------------|-----------------|-----------------|--------------| | Commercial | 0°C to +70°C | +5V | ±5% or ±10% | | Industrial | -40°C to +85°C | +5V | <u>+</u> 10% | | Military | -55°C to +125°C | +5V | ±10% | # **DC READ CHARACTERISTICS** Over Operating Range with $V_{PP} = V_{CC}$ . | SYMBOL | PARAMETER | TEST CONDITIONS | | MIN | MAX | UNITS | |---------------------------------|----------------------------------------|-----------------------------------|-----------|----------------------|---------------------|-------| | V <sub>IL</sub> | Input Low Level | | | -0.5 | 0.8 | V | | V <sub>IH</sub> | Input High Level | | | 2.0 | V <sub>CC</sub> + 1 | V | | V <sub>OL</sub> | Output Low Voltage | $I_{QL} = 2.1 \text{ mA}$ | | | 0.4 | ٧ | | $V_{OH}$ | Output High Voltage | I <sub>OH</sub> = -400 μA | | 3.5 | | V | | I <sub>SB1</sub> <sup>(3)</sup> | V <sub>CC</sub> Standby Current (CMOS) | $\overline{CE} = V_{CC} \pm 0.3V$ | | | 100 | μА | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current | CE = V <sub>IH</sub> | | | 1 | mA | | ( (0) | V <sub>CC</sub> Active Current | CĖ OF V | F = 5 MHz | | 40 | | | lcc <sup>(1)</sup> | | CE = OE = VIL | £ = 8 MHz | | 50 | mA | | Ipp | V <sub>PP</sub> Supply Current | $V_{PP} = V_{CC}$ | | | 100 | μА | | V <sub>PP</sub> | V <sub>PP</sub> Read Voltage | | | V <sub>CC</sub> -0.4 | Vcc | ٧ | | ارا | Input Load Current | V <sub>IN</sub> = 5.5V or Gnd | | -1 | 1 | μА | | ILO | Output Leakage Current | $V_{OUT} = 5.5V$ or | Gnd | -10 | 10 | μА | # AC READ CHARACTERISTICS Over Operating Range with VPP = VCC. | SYMBOL | PARAMETER | 27C1 | 28L-90 | 27C1 | 28L-12 | 27C1: | 28L-15 | 27C12 | 28L-20 | LINUTO | |--------------------------------|-------------------------------------------------------------------------|------|--------|------|--------|-------|--------|-------|--------|--------| | STWIBOL | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | t <sub>ACC</sub> | Address to Output<br>Delay | | 90 | | 120 | | 150 | | 200 | | | t <sub>CE</sub> | CE to Output Delay | | 90 | | 120 | | 150 | | 200 | | | t <sub>OE</sub> | OE to Output Delay | | 30 | | 35 | | 40 | | 40 | | | t <sub>OF</sub> <sup>(2)</sup> | Output Disable to<br>Output Float | | 30 | | 35 | | 40 | | 40 | пs | | t <sub>OH</sub> <sup>(2)</sup> | Output Hold From<br>Addresses, CE or<br>OE, Whichever<br>Occurred First | 0 | | 0 | | 0 | | 0 | | | #### NOTES - 1. The supply current is the sum of $I_{CC}$ and $I_{PP}$ . The maximum current value is with Outputs $O_0$ to $O_7$ unloaded. - 2. This parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven—see timing diagram. - 3. CMOS inputs: $V_{IL}$ = GND $\pm$ 0.3V, $V_{IH}$ = $V_{CC}$ $\pm$ 0.3V. ### A.C. WAVEFORMS # CAPACITANCE(4) TA = 25°C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(5)</sup> | MAX | UNITS | |------------------|-----------------------------|----------------|--------------------|-----|-------| | C <sub>IN</sub> | Input Capacitance | $V_{iN} = 0V$ | 4 | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{OUT} = 0V$ | 8 | 12 | pF | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | $V_{PP} = 0V$ | 18 | 25 | pF | #### NOTES: - 4. This parameter is only sampled and is not 100% tested. - Typical values are for T<sub>A</sub> = 25°C and nominal supply voltages. OE may be delayed up to t<sub>CE</sub>-t<sub>OE</sub> after the falling edge of CE without impact on t<sub>CE</sub>. # A.C. TESTING INPUT/OUTPUT WAVEFORM # A.C. TESTING LOAD CIRCUIT ### **MODE SELECTION** The modes of operation of the WS27C128L are listed in Table 1. A single 5V power supply is required in the read mode. Table 1. Modes Selection | PINS | PGM | CE | ŌĒ | V <sub>PP</sub> | V <sub>cc</sub> | OUTPUTS | |-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------------------| | Read | Х | V <sub>IL</sub> | V <sub>IL</sub> | 5.0V | 5.0V | D <sub>OUT</sub> | | Output Disable | Х | Х | V <sub>IH</sub> | 5.0V | 5.0V | High Z | | Standby | Х | V <sub>IH</sub> | Х | 5.0V | 5.0V | High Z | | Programming | $V_{\rm IL}$ | V <sub>IL</sub> | V <sub>IH</sub> | $V_{PP}$ | 5.8V | D <sub>IN</sub> | | Program Verify | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>PP</sub> | 5.8V | D <sub>OUT</sub> | | Program Inhibit | Х | V <sub>IH</sub> | Х | V <sub>PP</sub> | 5.0V | High Z | NOTES: 7. X can be $V_{\rm IL}$ or $V_{\rm IH}$ . ## **DIP PIN CONFIGURATIONS** | 8 Mbit | 4 Mbit | 2 Mbit | 27C010L | 27C512L | | 27C512L | 27C010L | 2 Mbit | 4 Mbit | 8 Mbit | |------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|----------------------------------------------------------| | A <sub>19</sub><br>A <sub>16</sub> | XX/V <sub>PP</sub> | XX/V <sub>PP</sub> | XX/V <sub>PP</sub> | | WS27C128L | | V <sub>CC</sub><br>XX/PGM | V <sub>CC</sub><br>XX/PGM | V <sub>CC</sub><br>A <sub>16</sub> | V <sub>CC</sub><br>A <sub>18</sub> | | A <sub>15</sub><br>A <sub>12</sub><br>A <sub>7</sub> | A <sub>15</sub><br>A <sub>12</sub><br>A <sub>7</sub> | A <sub>15</sub><br>A <sub>12</sub><br>A <sub>7</sub> | A <sub>15</sub><br>A <sub>12</sub><br>A <sub>7</sub> | A <sub>15</sub><br>A <sub>12</sub><br>A <sub>7</sub> | V <sub>PP</sub> □ 1 28 □ V <sub>CC</sub> ——<br>□ A <sub>12</sub> □ 2 27 □ <del>PGM</del> ——<br>□ A <sub>7</sub> □ 3 26 □ A <sub>13</sub> —— | V <sub>CC</sub><br>A <sub>14</sub><br>A <sub>13</sub> | XX<br>A <sub>14</sub><br>: A <sub>13</sub> | A <sub>17</sub><br>A <sub>14</sub><br>A <sub>13</sub> | A <sub>17</sub><br>A <sub>14</sub><br>A <sub>13</sub> | A <sub>17</sub><br>A <sub>14</sub><br>A <sub>13</sub> | | A <sub>6</sub><br>A <sub>5</sub> | A <sub>6</sub><br>A <sub>5</sub> | A <sub>6</sub><br>A <sub>5</sub> | A <sub>6</sub><br>A <sub>5</sub> | A <sub>6</sub><br>A <sub>5</sub> | | A' <sub>B</sub><br>A <sub>9</sub> | A <sub>8</sub><br>A <sub>9</sub> | A <sub>5</sub><br>A <sub>9</sub> | A <sub>B</sub> | A <sub>8</sub> | | A <sub>4</sub><br>A <sub>3</sub><br>A <sub>2</sub> | A <sub>4</sub><br>A <sub>3</sub><br>A <sub>2</sub> | A <sub>4</sub><br>A <sub>3</sub><br>A <sub>2</sub> | A <sub>4</sub><br>A <sub>3</sub><br>A <sub>2</sub> | A <sub>4</sub><br>A <sub>3</sub><br>A <sub>2</sub> | A <sub>4</sub> □ 6 | A <sub>11</sub><br>OE/V <sub>PP</sub> | A <sub>11</sub><br>OE<br>A <sub>16</sub> | A <sub>11</sub><br>OE<br>A <sub>10</sub> | A <sub>11</sub><br>OE<br>A <sub>10</sub> | A <sub>11</sub><br>OE/V <sub>PP</sub><br>A <sub>10</sub> | | A <sub>1</sub><br>A <sub>0</sub> | A <sub>1</sub><br>A <sub>0</sub> | A <sub>1</sub><br>A <sub>0</sub> | A <sub>1</sub> | A <sub>1</sub><br>A <sub>0</sub> | A1 C 9 20 CE | CE/PGM | CE<br>O <sub>7</sub> | CE<br>O <sub>7</sub> | CE/PGM | CE/PGM | | 0,<br>0, | 0 <sub>0</sub><br>0,<br>0, | 0 <sub>0</sub><br>0 <sub>1</sub><br>0 <sub>2</sub> | 0 <sub>0</sub><br>0 <sub>1</sub><br>0 <sub>2</sub> | O <sub>1</sub><br>O <sub>1</sub><br>O <sub>2</sub> | - 0 <sub>0</sub> - 1 <sub>1</sub> 18 - 0 <sub>6</sub> | 0 <sub>6</sub><br>0 <sub>5</sub> | 0 <sub>6</sub><br>0 <sub>5</sub> | O <sub>6</sub> | O <sub>6</sub> | 0 <sub>6</sub><br>0 <sub>5</sub> | | GND | GND | GND | GND | GND | O <sub>2</sub> O 13 18 O <sub>4</sub> | 0 <sub>4</sub><br>0 <sub>3</sub> | O <sub>4</sub><br>O <sub>3</sub> | O <sub>4</sub><br>O <sub>3</sub> | O <sub>4</sub><br>O <sub>3</sub> | O₄<br>O₃ | NOTE: 8. Compatible EPROM pin configurations are shown in the blocks adjacent to the WS27C128L pins, ## PIN NAMES # LCC PIN CONFIGURATION | A <sub>0</sub> -A <sub>13</sub> | Addresses | |---------------------------------|--------------------------| | CE | Chip Enable | | ŌĒ | Output Enable | | O <sub>0</sub> -O <sub>7</sub> | Outputs | | PGM | Program | | XX | Don't Care (During Read) | ### PROGRAMMING INFORMATION **DC CHARACTERISTICS** ( $T_A$ = 25 ± 5°C, $V_{CC}$ = 5.8V ± 0.25V, $V_{PP}$ = 12.75 ± 0.25V) | PARAMETER | SYMBOLS | MIN | MAX | UNIT | |-----------------------------------------------------------------------------------------|-----------------|------|----------------------|------| | Input Leakage Current (V <sub>IN</sub> = V <sub>CC</sub> or Gnd) | 1 <sub>U</sub> | -10 | 10 | μА | | V <sub>PP</sub> Supply Current During<br>Programming Pulse (CE, PGM = V <sub>IL</sub> ) | I <sub>PP</sub> | | 60 | mA | | V <sub>CC</sub> Supply Current | Icc | | 40 | mA | | Input Low Level | V <sub>IL</sub> | -0.1 | 0.8 | V | | Input High Level | V <sub>IH</sub> | 2.0 | V <sub>CC</sub> +0.3 | ٧ | | Output Low Voltage During Verify (I <sub>OL</sub> = 2.1 mA) | V <sub>OL</sub> | | 0.4 | ٧ | | Output High Voltage During Verify (I <sub>OH</sub> = -400 μA) | V <sub>он</sub> | 3.5 | | ٧ | NOTES: 9. V<sub>CC</sub> must be applied either coincidentally or before V<sub>PP</sub> and removed either coincidentally or after V<sub>PP</sub>. # **AC CHARACTERISTICS** $(T_A = 25 \pm 5^{\circ}C, V_{CC} = 5.8V \pm 0.25V, V_{PP} = 12.75 \pm 0.25V)$ | PARAMETER | SYMBOLS | MIN | TYP | MAX | UNIT | |------------------------------------|-----------------|-----|-----|-----|------| | Address Setup Time | tas | 2 | | | μS | | Chip Enable Setup Time | toes | 2 | | | μS | | Output Enable Setup Time | toes | 2 | | | μs | | Data Setup Time | tos | 2 | | | μs | | Address Hold Time | t <sub>AH</sub> | 0 | | | μs | | Data Hold Time | t <sub>OH</sub> | 2 | | | μS | | Chip Disable to Output Float Delay | t <sub>DF</sub> | 0 | | 130 | ns | | Data Valid From Output Enable | t <sub>OE</sub> | | | 130 | ns | | V <sub>PP</sub> Setup Time | t <sub>VS</sub> | 2 | T | | μS | | PGM Pulse Width | tpw | 0.1 | | 4 | ms | ### PROGRAMMING WAVEFORM V<sub>PP</sub> must not be greater than 14 volts including overshoot. During CE, PGM = V<sub>IL</sub>, V<sub>PP</sub> must not be switched from 5 volts to 12.75 volts or vice-versa. <sup>11.</sup> During power up the PGM pin must be brought high (≥V<sub>IH</sub>) either coincident with or before power is applied to V<sub>PP</sub>. # PROGRAMMING/ERASURE/PROGRAMMERS Refer to Section 5. # ORDERING INFORMATION | PART NUMBER | SPEED | | | OPERATING<br>RANGE | WSI<br>MANUFACTURING | | |------------------|-------|--------------------------|--------------|--------------------|----------------------|--------------| | | (115) | | TYPE DRAWING | | ν <sub>c</sub> c | PROCEDURE | | WS27C128L-90D/5 | 90 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | ±5% | Standard | | WS27C128L-12D | 120 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | ±10% | Standard | | WS27C128L-12DI | 120 | 28 Pin CERDIP, 0.6" | D2 | Industrial | ±10% | Standard ' | | WS27C128L-12DMB | 120 | 28 Pin CERDIP, 0.6" | D2 | Military | ±10% | MIL-STD-883C | | WS27C128L-12J | 120 | 32 Pin PLDCC | J4 | Comm'l | ±10% | Standard | | WS27C128L-12P | 120 | 28 Pin Plastic DIP, 0.6" | P3 | Comm'i | ±10% | Standard | | WS27C128L-12T | 120 | 28 Pin CERDIP, 0.3" | T2 | Comm'l | ±10% | Standard | | WS27C128L-12TI | 120 | 28 Pin CERDIP, 0.3" | T2 | Industrial | ±10% | Standard | | WS27C128L-12TMB | 120 | 28 Pin CERDIP, 0.3" | T2 | Military | ±10% | MIL-STD-883C | | WS27C128L-15D | 150 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | ±10% | Standard | | WS27C128L-15DMB | 150 | 28 Pin CERDIP, 0.6" | D2 | Military | ±10% | MIL-STD-883C | | WS27C128L-15TMB | 150 | 28 Pin CERDIP, 0.3" | T2 | Military | ±10% | Mil-STD-883C | | W\$27C128L-20DMB | 200 | 28 Pin CERDIP, 0.6" | D2 | Military | ±10% | MIL-STD-883C | | WS27C128L-20TMB | 200 | 28 Pin CERDIP, 0.3" | T2 | Military | ±10% | MIL-STD-883C | # HIGH SPEED 16K × 8 CMOS EPROM ### **KEY FEATURES** - Fast Access Time - 55 ns - Low Power Consumption - DESC SMD No. 5962-87661 - EPI Processing - Latch-Up Immunity Up to 200 mA - Standard EPROM Pinout - Bipolar Speeds #### GENERAL DESCRIPTION The WS57C128F is an extremely HIGH PERFORMANCE 128K UV Erasable Electrically Programmable Read Only Memory. It is manufactured in an advanced CMOS technology which allows it to operate at Bipolar speeds while consuming only 60mA. Two major features of the WS57C128F are its Low Power and High Speed. These features make it an ideal solution for applications which require fast access times, low power, and non-volatility. Typical applications include systems which do not utilize mass storage devices and/or are board space limited. Examples of these applications are modems, secure telephones, servo controllers, and industrial controllers. The WS57C128F is configured in the standard EPROM pinout which provides an easy upgrade path for systems which are currently using standard EPROMs. #### MODE SELECTION ### PIN CONFIGURATION | | | | | | | | TOP VIE | w | |------------------------------|-------------------|-----------------|-------------------|-----------------|-----------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------| | PINS<br>MODE | PGM | CE | ŌĒ | V <sub>PP</sub> | v <sub>cc</sub> | OUTPUTS | Chip Carrier | CERDIP | | Read | Х | V <sub>IL</sub> | V <sub>IL</sub> | 5.0V | 5.0V | D <sub>OUT</sub> | A 47<br>Ver<br>Ver<br>Ver<br>PGM | | | Output<br>Disable | х | х | V <sub>IH</sub> į | 5.0V | 5.0V | High Z | A <sub>6</sub> = 5 1 29 [ ] A <sub>8</sub> | V <sub>PP</sub> | | Standby | Х | $V_{\text{IH}}$ | Х | 5.0V | 5.0V | High Z | A <sub>5</sub> [] 6 28 [] A <sub>9</sub> 27 [] A <sub>11</sub> | A <sub>6</sub> 4 25 3<br>A <sub>5</sub> 5 24 3 | | Programming | V <sub>IL</sub> | V <sub>IL</sub> | VIH | V <sub>PP</sub> | 5.8V | D <sub>IN</sub> | A <sub>3</sub> [] 8 / 26 [] NC | A <sub>4</sub> 6 23 | | Program<br>Verify | V <sub>iH</sub> | V <sub>IL</sub> | VIL | V <sub>PP</sub> | 5.8V | D <sub>OUT</sub> | A <sub>2</sub> [1] 9<br>A <sub>1</sub> [1] 10<br>A <sub>0</sub> [1] 11<br>23 [1] <del>OE</del><br>24 [1] A <sub>10</sub><br>23 [1] <del>OE</del> | A <sub>3</sub> 7 22 24 21 22 21 21 22 21 21 | | Program<br>Inhibit | х | V <sub>IH</sub> | Х | V <sub>PP</sub> | 5.0V | High Z | NC 13 12 22 11 07 05 14 15 16 17 18 19 20 05 | A <sub>0</sub> ☐ 10 19 ☐<br>O <sub>0</sub> ☐ 11 18 ☐<br>O <sub>1</sub> ☐ 12 17 ☐ | | Coan be V <sub>IL</sub> or V | / <sub>IH</sub> , | · | | | | | 0,02 NC 030405 | O <sub>2</sub> 13 16<br>GND 14 15 | ### **PRODUCT SELECTION GUIDE** | PARAMETER | WS57C128F-55 | WS57C128F-70 | |---------------------------|--------------|--------------| | Address Access Time (Max) | 55ns | 70ns | | Chip Select Time (Max) | 55ns | 70ns | | Output Enable Time (Max) | 25ns | 25ns | ## ABSOLUTE MAXIMUM RATINGS\* | Storage Temperature | 65° to +150°C | |-------------------------------------|---------------| | Voltage on Any Pin with | | | Respect to GND | ~0.6V to +7V | | V <sub>PP</sub> with Respect to GND | 0.6V to +14V | | ESD Protection | >2000V | \*Notice: Stresses above those listed here may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. ### OPERATING RANGE | RANGE TEMPERATURE | | Vcc | |-------------------|----------------|-----------| | Comm'l | 0° to +70°C | +5V ± 5% | | Industrial | -40° to +85°C | +5V ± 10% | | Military | -55° to +125°C | +5V ± 10% | **DC READ CHARACTERISTICS** Over Operating Range with $V_{pp} = V_{CC}$ . | SYMBOL | PARAMETER | TEST CONDITIONS | | MiN | MAX | UNITS | |------------------|----------------------------------------|-------------------------------|----------|-----------------------|-----------------|-------| | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 16 mA | | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -4 mA | | 2.4 | | V | | I <sub>SB1</sub> | V <sub>CC</sub> Standby Current (CMOS) | Notes 1 and 3 | | | 500 | μΑ | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current (TTL) | Notes 2 and 3 | | | 20 | mA | | 1. | Active Current (CMOS) | Notes 1 and 4 | Comm' | | 25 | mA | | I <sub>CC1</sub> | | | Military | i " | 30 | | | 1 | V <sub>CC</sub> Active Current (TTL) | Notes 2 and 4 | Comm't | | 35 | | | I <sub>CC2</sub> | | Notes 2 and 4 | | 40 | mA | | | Ipp | V <sub>PP</sub> Suppty Current | $V_{PP} = V_{CC}$ | | | 100 | μА | | V <sub>PP</sub> | V <sub>PP</sub> Read Voltage | | | V <sub>CC</sub> - 0.4 | V <sub>cc</sub> | V | | ارر | Input Load Current | V <sub>IN</sub> = 5.5V or Gnd | | -10 | 10 | μА | | ILO | Output Leakage Current | $V_{OUT} = 5.5V$ or | Gnd | -10 | 10 | μА | NOTES: 1. CMOS inputs: GND $\pm$ 0.3V or V<sub>CC</sub> $\pm$ 0.3V. 2. TTL inputs: V<sub>IL</sub> $\leq$ 0.8V, V<sub>IH</sub> $\geqslant$ 2.0V. Add 1 mA/MHz for A.C. power component. Add 3 mA/MHz for A.C. power component. AC READ CHARACTERISTICS Over Operating Range with V<sub>PP</sub> = V<sub>CC</sub>. | PARAMETER | SYMBOL | WS57C128F-55 | | WS57C128F-70 | | UNITS | |--------------------------------|------------------|--------------|-----|--------------|-----|-------| | | | MIN | MAX | MIN | MAX | UNITS | | Address to Output Delay | t <sub>ACC</sub> | | 55 | | 70 | | | CE to Output Delay | t <sub>CE</sub> | | 55 | | 70 | ] | | OE to Output Delay | t <sub>OE</sub> | | 25 | | 25 | пѕ | | Output Disable to Output Float | t <sub>DF</sub> | | 25 | 0 | 25 | | | Address to Output Hold | t <sub>OH</sub> | 10 | | 10 | | | ## AC READ TIMING DIAGRAM # CAPACITANCE(5) TA = 25°C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(6)</sup> | MAX | UNITS | |------------------|-----------------------------|-----------------------|--------------------|-----|-------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | 4 | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 8 | 12 | pF | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | V <sub>PP</sub> = 0V | 18 | 25 | pF | NOTES: 5. This parameter is only sampled and is not 100% tested. 6. Typical values are for $T_A = 25^{\circ}\text{C}$ and nominal supply voltages. # TEST LOAD (High Impedance Test Systems) # TIMING LEVELS ## PROGRAMMING INFORMATION **DC CHARACTERISTICS** ( $T_A = 25 \pm 5$ °C, $V_{CC} = 5.5$ V $\pm 5$ %, $V_{PP} = 13.5 \pm 0.5$ V) | PARAMETER | SYMBOLS | MIN | MAX | UNIT | |------------------------------------------------------------------------------------------------------------------------|-----------------|------|----------------------|------| | Input Leakage Current $(V_{IN} = V_{CC})$ or Gnd) | l <sub>Li</sub> | -10 | 10 | μА | | V <sub>PP</sub> Supply Current <u>During</u><br>Programming Pulse ( <del>CE</del> = <del>PGM</del> = V <sub>IL</sub> ) | l <sub>PP</sub> | | 60 | mA | | V <sub>CC</sub> Supply Current | Icc | | 30 | mA | | Input Low Level | V <sub>IL</sub> | -0.1 | 0.8 | V | | Input High Level | V <sub>IH</sub> | 2.0 | V <sub>CC</sub> +0.3 | V | | Output Low Voltage During Verify (I <sub>OL</sub> = 16 mA) | V <sub>OL</sub> | | 0.45 | V | | Output High Voltage During Verify $(i_{OH} = -4 \text{ mA})$ | VoH | 2.4 | | v | NOTES: 7 V<sub>CC</sub> must be applied either coincidentally or before V<sub>PP</sub> and removed either coincidentally or after V<sub>PP</sub>. 8. V<sub>PP</sub> must not be greater than 14 volts including overshoot. During CE = PGM = V<sub>IL</sub>, V<sub>PP</sub> must not be switched from 5 volts to 13.5 volts or vice-versa. 9. During power up the PGM pin must be brought high (≥V<sub>IH</sub>) either coincident with or before power is applied to V<sub>PP</sub>. # AC CHARACTERISTICS ( $T_A$ = 25 $\pm$ 5°C, $V_{CC}$ = 5.5V $\pm$ 5%, $V_{PP}$ = 13.5 $\pm$ 0.5V) | PARAMETER | SYMBOLS MIN | | TYP | MAX | UNIT | |------------------------------------|------------------|---|-----|-----|------| | Address Setup Time | t <sub>AS</sub> | 2 | | | μs | | Chip Enable Setup Time | t <sub>CES</sub> | 2 | | | μ\$ | | Output Enable Setup Time | toes | 2 | | | μs | | Data Setup Time | tos | 2 | | | μs | | Address Hold Time | t <sub>AH</sub> | 0 | I | | μs | | Data Hold Time | t <sub>OH</sub> | 2 | | | μS | | Chip Disable to Output Float Delay | t <sub>DF</sub> | 0 | | 130 | ns | | Data Valid From Output Enable | toE | | | 130 | пѕ | | V <sub>PP</sub> Setup Time | tvs | 2 | | | μs | | PGM Pulse Width | t <sub>PW</sub> | 1 | 3 | 10 | ms | NOTE: Single shot programming algorithms should use a single 10 ms pulse. # PROGRAMMING WAVEFORM # PROGRAMMING/ERASURE/PROGRAMMERS Refer to Section 5. # ORDERING INFORMATION | PART NUMBER | SPEED<br>(ns) | PACKAGE<br>TYPE | PACKAGE<br>DRAWING | OPERATING<br>TEMPERATURE<br>RANGE | WSI<br>MANUFACTURING<br>PROCEDURE | |-----------------|---------------|---------------------|--------------------|-----------------------------------|-----------------------------------| | WS57C128F-55D | 55 | 28 Pin CERDIP, 0.6" | <b>D</b> 2 | Comm'l | Standard | | WS57C128F-70CI | 70 | 32 Pad CLLCC | C2 | Industrial | Standard | | WS57C128F-70CMB | 70 | 32 Pad CLLCC | C2 | Military | MIL-STD-883C | | WS57C128F-70D | 70 | 28 Pin CERDIP, 0.6" | D2 | Comm¹l | Standard | | WS57C128F-70D1 | 70 | 28 Pin CERDIP, 0.6" | D2 | Industrial | Standard | | WS57C128F-70DMB | 70 | 28 Pin CERDIP, 0.6" | DS | Military | MIL-STD-883C | # 256K EPROM SELECTION GUIDE # HIGH SPEED 32K × 8 CMOS EPROM ## **KEY FEATURES** - Fast Access Time - 45 ns - Low Power Consumption - DESC SMD No. 5962-86063 - EPI Processing - Latch-Up Immunity Up to 200 mA - ESD Protection Exceeds 2000V - Standard EPROM Pinout #### GENERAL DESCRIPTION The WS27C256F is a $32K \times 8$ CMOS EPROM which has been speed-enhanced to 45 ns. It is based upon WaferScale's patented CMOS Split Gate EPROM technology. The 45 ns access time of the WS27C256F is a key parameter. Traditionally, as memory densities increase, memory access times become slower. This forces microprocessors to insert Wait States which negatively impact system throughput. Real Time applications cannot afford Wait States regardless of memory density. WSI's unique memories can keep pace with the fastest microprocessors. The combination of speed and density available in the WS27C256F enables the use of more complex and comprehensive afgorithms in real time applications. WSI's patented CMOS Split-Gate EPROM technology not only enables the development of fast and dense memory products, it also provides a higher level of Quality and Reliability. Tests have proven that WSI EPROM products program very efficiently and quickly. Also, the WSI EPROM retains its data an order of magnitude better than traditional EPROM technologies. This combination of speed, density, quality and reliability make WSI the obvious choice when selecting a non-volatile memory supplier. The WS27C256F is configured in the JEDEC standard EPROM pin configuration. It is also easily programmed on popular EPROM programmers as well as the MagicPro™ IBM PC compatible engineering programmer offered by WSI. #### **MODE SELECTION** | PINS<br>MODE | CE/<br>PGM | ŌĒ | V <sub>PP</sub> | Vcc | OUTPUTS | |-----------------|-----------------|-----------------|-----------------|-----------------|------------------| | Read | ۶ | V <sub>IL</sub> | V <sub>cc</sub> | $V_{CC}$ | D <sub>OUT</sub> | | Output Disable | Х | $V_{\rm IR}$ | $V_{CC}$ | $V_{CC}$ | High Z | | Standby | ٧ | X | V <sub>CC</sub> | V <sub>CC</sub> | High Z | | Program | $V_{IL}$ | $V_{1H}$ | $V_{PP}$ | Vcc | D <sub>IN</sub> | | Program Verify | X | $V_{\rm IL}$ | $V_{PP}$ | V <sub>CC</sub> | D <sub>OUT</sub> | | Program Inhibit | V <sub>IH</sub> | $V_{\rm BH}$ | $V_{PP}$ | V <sub>CC</sub> | High Z | | Signature* | V <sub>IL</sub> | VIL | V <sub>CC</sub> | V <sub>CC</sub> | Encoded<br>Data | X can be either $V_{IL}$ or $V_{IH}$ . #### PIN CONFIGURATION # PRODUCT SELECTION GUIDE | PARAMETER | WS27C256F-45 | WS27C256F-55 | WS27C256F-70 | WS27C256F-90 | |---------------------------|--------------|--------------|--------------|--------------| | Address Access Time (Max) | 45 ns | 55 ns | 70 ns | 90 ns | | Chip Select Time (Max) | 45 ns | 55 ns | 70 ns | 90 ns | | Output Enable Time (Max) | 25 ns | 25 ns | 30 ns | 30 ns | <sup>\*</sup>For Signature, $A_9=12V_1$ , $A_9$ is toggled, and all other addresses are at TTL low. $A_0=V_{1L}=MFGR$ 23H, $A_0=V_{1H}=DEVICE$ E0H. ### ABSOLUTE MAXIMUM RATINGS | Storage Temperature | 65° to +150°C | |-------------------------|---------------| | Voltage on Any Pin with | | | Respect to GND | 0.6V to +7V | | VPP with respect to GND | 0.6V to +13V | | ESD Protection | >2000V | \*Notice: Stresses above those listed here may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. ### **OPERATING RANGE** | RANGE | TEMPERATURE | V <sub>cc</sub> | |----------|-----------------|-----------------| | Comm'l | 0°C to +70°C | +5V ± 5% | | Military | -55°C to +125°C | +5V ± 10% | DC READ CHARACTERISTICS Over Operating Range with VPP = VCC. | SYMBOL | PARAMETER | TEST CONDITIONS | MiN | MAX | UNITS | |------------------|-----------------------------------------------|--------------------------------------------|-----------------------|-----|-------| | VoL | Output Low Voltage | $I_{OL} = 2.1 \text{ mA}$ | | 0,4 | ٧ | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -400 µA | 2.4 | | V | | I <sub>SB1</sub> | V <sub>CC</sub> Standby Current CMOS | $\overline{CE} = V_{CC} \pm 0.3V$ (Note 1) | | 500 | μА | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current TTL | CE = V <sub>IH</sub> (Note 2) | | 5 | mA | | , 1 | (3) | Commercial | | 30 | mA | | I <sub>CC1</sub> | V <sub>CC</sub> Active Current <sup>(3)</sup> | Military | | 40 | mA | | IPP | V <sub>PP</sub> Supply Current | $V_{PP} = V_{CC}$ | | 100 | μА | | Vpp | V <sub>PP</sub> Read Voltage | | V <sub>CC</sub> - 0.4 | Vcc | V | | ازا | Input Load Current | V <sub>IN</sub> ≈ 5.5V or Gnd | -10 | 10 | μА | | lo | Output Leakage Current | V <sub>OUT</sub> = 5.5V or Gnd | -10 | 10 | μА | **NOTES:** 1. CMOS inputs: GND $\pm$ 0.3V or V<sub>CG</sub> $\pm$ 0.3V. 2. T7L inputs: V<sub>IL</sub> $\leq$ 0.8V, V<sub>IH</sub> $\geq$ 2.0V. AC READ CHARACTERISTICS Over Operating Range with VPP = VCC. | PARAMETER | CVMDO | 27C2 | 56F-45 | 27C2 | 56F-55 | 27C2 | 56F-70 | 27C2 | 56F-90 | LIMITO | |--------------------------------|------------------|------|--------|------|--------|------|--------|------|--------|--------| | | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | Address to Output Delay | t <sub>ACC</sub> | | 45 | | 55 | | 70 | | 90 | | | CE to Output Delay | tc∈ | | 45 | | 55 | | 70 | | 90 | | | OE to Output Delay | to∈ | | 25 | | 25 | | 30 | | 30 | ns | | Output Disable to Output Float | t <sub>DF</sub> | | 25 | | 25 | | 30 | | 30 | | | Address to Output Hold | t <sub>он</sub> | 0 | | 0 | | 0 | | 0 | | | <sup>3.</sup> Add 3 mA/MHz for A.C. power component. ### AC READ TIMING DIAGRAM # CAPACITANCE(4) TA = 25°C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(5)</sup> | MAX | UNITS | |------------------|-----------------------------|----------------------|--------------------|-----|-------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0V | 4 | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{OUT} = 0V$ | 8 | 12 | pF | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | $V_{PP} = 0V$ | 18 | 25 | pF | NOTES: 4. This parameter is only sampled and is not 100% tested. 5. Typical values are for $T_A = 25$ °C and nominal supply voltages. ### TEST LOAD (High Impedance Test Systems) ### **TIMING LEVELS** #### PROGRAMMING INFORMATION DC CHARACTERISTICS ( $T_A$ = 25 $\pm$ 5°C, $V_{CC}$ = 5.5V $\pm$ 5%, $V_{PP}$ = 12.5 $\pm$ 0.5V) | PARAMETER | SYMBOLS | MIN | MAX | UNIT | |-------------------------------------------------------------------------------------|-----------------|------|-----------------------|------| | Input Leakage Current<br>(V <sub>IN</sub> = V <sub>CC</sub> or Gnd) | l <sub>Ll</sub> | -10 | 10 | μА | | V <sub>CC</sub> Supply Current During Programming Pulse (CE/PGM = V <sub>IL</sub> ) | fcc | | 60 | mA | | V <sub>CC</sub> Supply Current | t <sub>cc</sub> | | 35 | mA | | Input Low Level | V <sub>IL</sub> | -0.1 | 0.8 | V | | Input High Level | VIH | 2.0 | V <sub>CC</sub> + 0.3 | V | | Output Low Voltage During Verify (lot = 16 mA) | VoL | | 0.45 | V | | Output High Voltage During Verify $(I_{OH} = -4 \text{ mA})$ | V <sub>OH</sub> | 2.4 | | V | - NOTES: 6. V<sub>CC</sub> must be applied either coincidentally or before V<sub>PP</sub> and removed either coincidentally or after V<sub>PP</sub>. 7. V<sub>PP</sub> must not be greater than 14 volts including overshoot. During CE/PGM = V<sub>IL</sub>, V<sub>PP</sub> must not be switched from 5 volts to 12.5 volts or vice-versa. 8. During power up the CE/PGM pin must be brought high (≥V<sub>H</sub>) either coincident with or before power is applied to V<sub>PP</sub>. # AC CHARACTERISTICS ( $T_A$ = 25 ± 5°C, $V_{CC}$ = 5.5V ± 5%, $V_{PP}$ = 12.5 ± 0.5V) | PARAMETER | SYMBOLS | MIN | TYP | MAX | UNIT | |------------------------------------------|-----------------------------------|-----|-----|-----|------| | Address Setup Time | t <sub>AS</sub> | 2 | | | μs | | CE High to OE High | t <sub>coH</sub> | 2 | | | μs | | Output Enable Setup Time | t <sub>OES</sub> | 2 | | | μ\$ | | Data Setup Time | tos | 2 | | | μѕ | | Address Hold Time | t <sub>AH</sub> | 0 | | | μS | | Data Hold Time | tон | 2 | | | μs | | Chip Disable to Output Float Delay | t <sub>DF</sub> | 0 | | 130 | ns | | Data Valid From Output Enable | t <sub>OE</sub> | | | 130 | ns | | V <sub>PP</sub> Setup Time/CE Setup Time | t <sub>VS</sub> /t <sub>CES</sub> | 2 | | | μs | | PGM Pulse Width | t <sub>PW</sub> | , 1 | 3 | 10 | ms | | OE Low to CE "Don't Care" | tocx | 2 | | | μs | NOTE: These values are for standard programming — actual programming algorithm may use different limitations. ### PROGRAMMING WAVEFORM # PROGRAMMING/ERASURE/PROGRAMMERS Refer to Section 5. # **ORDERING INFORMATION** | PART NUMBER | SPEED<br>(ns) | PACKAGE<br>TYPE | PACKAGE<br>DRAWING | OPERATING<br>TEMPERATURE<br>RANGE | WSI<br>MANUFACTURING<br>PROCEDURE | |-----------------|---------------|---------------------|--------------------|-----------------------------------|-----------------------------------| | WS27C256F-45D* | 45 | 28 Pin CERDIP, 0.6" | D2 | Commil | Standard | | W\$27C256F-55D | 55 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | Standard | | WS27C256F-70D | 70 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | Standard | | WS27C256F-70DMB | 70 | 28 Pin CERDIP, 0.6" | D2 | Military | MIL-STD-883C | | WS27C256F-90CMB | 90 | 32 Pad CLLCC | C2 | Military | MIL-STD-883C | | WS27C256F-90DMB | 90 | 28 Pin CERDIP, 0.6" | D2 | Military | MIL-STD-883C | | WS27C256F-90LMB | 90 | 32 Pin CLDCC | L3 | Military | MIL-STD-883C | <sup>\*</sup>This product is Advance Information. WAFERSCALE INTEGRATION, INC. # 32K × 8 CMOS EPROM ### KEY FEATURES - High Performance CMOS - 90 ns Access Time - · Fast Programming - Drop-In Replacement for 27C256 or 27256 - DESC SMD No. 5962-86063 - 300 Mil Dip or Standard 600 Mil Dip - EPI Processing - Latch-Up Immunity to 200 mA - ESD Protection Exceeds 2000V - Standard JEDEC EPROM Pinout #### GENERAL DESCRIPTION The WS27C256L is a HIGH PERFORMANCE 256K UV Erasable Electrically Programmable Read Only Memory. It is manufactured in WSI's latest CMOS EPROM technology which enables it to operate at speeds as fast as 90 ns access time over the full operating range. (If faster speeds are required, contact your WSI sales representative.) The WS27C256L can directly replace any 32K × 8 EPROM which conforms to the JEDEC standard. Examples of this would be as follows: 27256, 27C256, or 27C256F. It can be easily programmed using standard EPROM programmers or the MagicPro™ IBM PC compatible engineering programmer offered by WSI. The WS27C256L is also available in a 300 mil Dip. The pin configuration remains the same as the 600 mil wide package and the programming algorithms are unchanged. This allows for a simple PCB layout change to take advantage of a 50% reduction in required board space. An upgrade path to a 512K product (WS27C512L) is provided. The WS27C256L provides microprocessor-based systems extensive storage capacity for large portions of operating system and application software. Its 90-ns access time provides no-wait-state operation with high-performance CPUs such as the 16-MHz 80186, 16-MHz 68020, or 12-MHz 80386. The WS27C256L offers a single chip solution for the code storage requirements of 100% firmware-based equipment. Frequently-used software routines are quickly executed from EPROM storage, greatly enhancing system utility. The WS27C256L is configured in the standard EPROM pinout which provides an easy upgrade path for systems which are currently using standard EPROMs. The WS27C256L is one member of a high-density EPROM Family which ranges in density from 64K to 4 Megabit, #### PRODUCT SELECTION GUIDE | PARAMETER | 27C256L-90 | 27C256L-12 | 27C256L-15 | 27C256L-20 | |---------------------------|------------|------------|------------|------------| | Address Access Time (Max) | 90 ns | 120 ns | 150 ns | 200 ns | | Chip Select Time (Max) | 90 ns | 120 ns | 150 ns | 200 ns | | Output Enable Time (Max) | 30 ns | 35 ns | 40 ns | 40 ns | #### ABSOLUTE MAXIMUM RATINGS\* | Storage Temperature | -65°C to +150°C | |-------------------------------------|-----------------| | Voltages on Any Pin with | | | Respect to Ground | 0.6V to +7V | | VPP with Respect to Ground | 0.6V to +14V | | V <sub>CC</sub> Supply Voltage with | | | Respect to Ground | 0.6V to +7V | | ESD Protection | ,> 2000V | \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. #### OPERATING RANGE | RANGE | TEMPERATURE | V <sub>cc</sub> | TOLERANCE | |------------|-----------------|-----------------|-------------| | Commercial | 0°C to +70°C | +5V | ±5% or ±10% | | Industrial | -40°C to +85°C | +5V | ±10% | | Military | -55°C to +125°C | +5V | ±10% | ### DC READ CHARACTERISTICS Over Operating Range with Vpp = Vcc. | SYMBOL | PARAMETER | TEST CONDITIONS | | MIN | MAX | UNITS | |----------------------|----------------------------------------|-------------------------------|-----------|----------------------|---------------------|-------| | $V_{ L}$ | Input Low Level | | | -0.5 | 0.8 | V | | V <sub>iH</sub> | Input High Level | | | 2.0 | V <sub>CC</sub> + 1 | V | | VoL | Output Low Voltage | I <sub>OL</sub> = 2.1 mA | | | 0.4 | V | | VoH | Output High Voltage | I <sub>OH</sub> =400 μA | | 3.5 | | V | | I <sub>SB1</sub> (3) | V <sub>CC</sub> Standby Current (CMOS) | CE = V <sub>CC</sub> ± 0.3V | | | 100 | μА | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current | CE = V <sub>IH</sub> | | | 1 | mA | | lcc <sup>(1)</sup> | V Antina Commant | ~= ~= · | F = 5 MHz | _ | 40 | J | | 1CC,., | V <sub>CC</sub> Active Current | CE = OE = V <sub>IL</sub> | F = 8 MHz | | 50 | mA | | ipp | V <sub>PP</sub> Supply Current | $V_{PP} = V_{CC}$ | | | 100 | μΑ | | V <sub>PP</sub> | V <sub>PP</sub> Read Voltage | | | V <sub>CC</sub> -0.4 | Vcc | V | | I <sub>LI</sub> | Input Load Current | V <sub>IN</sub> = 5.5V or Gnd | | -1 | 1 | μA | | I <sub>LO</sub> | Output Leakage Current | $V_{OUT} = 5.5V$ or | Gnd | -10 | 10 | μА | ### AC READ CHARACTERISTICS Over Operating Range with VPP = VCC. | CVMDOL | DAGAMETED | 27C2 | 6L-90 | 27C2 | 56L-12 | 27C2 | 56L-15 | 27C2 | 56L-20 | LINUTE | |--------------------------------|-------------------------------------------------------------------------|------|-------|------|--------|------|--------|------|--------|--------| | SYMBOL | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | t <sub>ACC</sub> | Address to Output<br>Delay | | 90 | | 120 | | 150 | | 200 | | | t <sub>CE</sub> | CE to Output Delay | | 90 | | 120 | | 150 | | 200 | | | toE | OE to Output Delay | | 30 | | 35 | | 40 | | 40 | | | t <sub>DF</sub> <sup>(2)</sup> | Output Disable to<br>Output Float | | 30 | | 35 | | 40 | | 40 | ns | | t <sub>OH</sub> <sup>(2)</sup> | Output Hold From<br>Addresses, CE or<br>OE, Whichever<br>Occurred First | 0 | | 0 | | 0 | | 0 | | | - The supply current is the sum of I<sub>CC</sub> and I<sub>PP</sub>. The maximum current value is with Outputs O<sub>0</sub> to O<sub>7</sub> unloaded. This parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven—see timing diagram. 3. CMOS inputs: $V_{IL} = GND \pm 0.3V$ , $V_{IH} = V_{CC} \pm 0.3V$ . ### A.C. WAVEFORMS # $CAPACITANCE^{(4)} T_A = 25$ °C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(5)</sup> | MAX | UNITS | |-----------------|-----------------------------|----------------------|--------------------|-----|-------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0V | 4 | 6 | ρF | | Cout | Output Capacitance | $V_{OUT} = 0V$ | 8 | 12 | pF | | CVPP | V <sub>PP</sub> Capacitance | $V_{PP} = 0V$ | 18 | 25 | pF | #### NOTES: - 4 This parameter is only sampled and is not 100% tested. - 5. Typical values are for T<sub>A</sub> = 25°C and nominal supply voltages - 6. OE may be delayed up to toe-toe after the failing edge of CE without impact on toe- ### A.C. TESTING INPUT/OUTPUT WAVEFORM ### A.C. TESTING LOAD CIRCUIT ### **MODE SELECTION** The modes of operation of the WS27C256L are listed in Table 1. A single 5V power supply is required in the read mode. All inputs are TTL levels except for $V_{PP}$ and $A_{Q}$ for device signature. Table 1. Modes Selection | MODE | PINS | CE/PGM | ŌĒ | Ag | A <sub>0</sub> | V <sub>PP</sub> | V <sub>CC</sub> | OUTPUTS | |--------------|-----------------------------|-----------------|-----------------|-------------------------------|-----------------|--------------------------------|-----------------|------------------| | Read | | V <sub>IL</sub> | VIL | Х | х | V <sub>CC</sub> | 5.0V | D <sub>OUT</sub> | | Output Disak | ole | Х | V <sub>IH</sub> | X | Х | Vcc | 5.0V | High Z | | Standby | | V <sub>IH</sub> | Х | Х | Х | V <sub>cc</sub> | 5.0V | High Z | | Programming | ) | V <sub>IL</sub> | V <sub>IH</sub> | Х | Х | V <sub>PP</sub> <sup>(8)</sup> | 5.8V | D <sub>IN</sub> | | Program Ver | ify | Х | V <sub>IL</sub> | X | X | V <sub>PP</sub> <sup>(8)</sup> | 5.8V | D <sub>OUT</sub> | | Program Inh | bit | V <sub>IH</sub> | V <sub>IH</sub> | Х | Х | V <sub>PP</sub> <sup>(8)</sup> | 5.0V | High Z | | Signature | Manufacturer <sup>(9)</sup> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>H</sub> <sup>(8)</sup> | VIL | V <sub>CC</sub> | 5.0V | 23 H | | Signature | Device <sup>(9)</sup> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>H</sub> <sup>(8)</sup> | V <sub>IH</sub> | V <sub>CC</sub> | 5. <b>0</b> V | C0 H | #### NOTES: X can be V<sub>III</sub> or V<sub>IH</sub>. 8. $V_H = V_{PP} = 12.75 \pm 0.25 V$ . 9. $A_1-A_8$ , $A_{10}-A_{14} = V_{1L}$ . ### **DIP PIN CONFIGURATIONS** NOTE: 10. Compatible EPROM pin configurations are shown in the blocks adjacent to the WS27C256L pins. #### PIN NAMES ### LCC PIN CONFIGURATION | A <sub>0</sub> A <sub>14</sub> | Addresses | |--------------------------------|--------------------------| | CE | Chìp Enable | | ÖE | Output Enable | | O <sub>0</sub> -O <sub>7</sub> | Outputs | | PGM | Program | | XX | Don't Care (During Read) | ### PROGRAMMING INFORMATION DC CHARACTERISTICS (T<sub>A</sub> = 25 $\pm$ 5°C, $V_{CC}$ = 5.8V $\pm$ 0.25V, $V_{PP}$ = 12.75 $\pm$ 0.25V) | PARAMETER | SYMBOLS | MIN | MAX | UNIT | |----------------------------------------------------------------------------------------|-------------------------------------|-----|----------------------|------| | Input Leakage Current $(V_{IN} = V_{CC} \text{ or Gnd})$ | ·- ·- ·- ·- ·- ·- ·- ·- ·- ·- ·- ·- | -10 | 10 | μА | | V <sub>PP</sub> Supply Current During<br>Programming Pulse (CE/PGM = V <sub>IL</sub> ) | I <sub>PP</sub> | | 60 | mA | | V <sub>CC</sub> Supply Current | lcc | | 40 | mA | | Input Low Level | V <sub>IL</sub> | 0.1 | 0.8 | V | | Input High Level | V <sub>IH</sub> | 2.0 | V <sub>CC</sub> +0.3 | ٧ | | Output Low Voltage During Verify (I <sub>OL</sub> = 2.1 mA) | V <sub>OL</sub> | | 0.4 | V | | Output High Voltage During Verify (I <sub>OH</sub> = -400 μA) | V <sub>OH</sub> | 3.5 | | V | NOTES: 11. V<sub>CC</sub> must be applied either coincidentally or before V<sub>PP</sub> and removed either coincidentally or after V<sub>PP</sub>. 12. V<sub>PP</sub> must not be greater than 14 volts including overshoot. During CE/PGM = V<sub>IL</sub>, V<sub>PP</sub> must not be switched from 5 volts to 12.75 volts or vice-versa 13. During power up the CE/PGM pin must be brought high (≥V<sub>IH</sub>) either coincident with or before power is applied to V<sub>PP</sub>. AC CHARACTERISTICS (T<sub>A</sub> = 25 + 5°C, $V_{CC}$ = 5.8V + 0.25V, $V_{CR}$ = 12.75 + 0.25V) | PARAMETER | SYMBOLS | MIN | TYP | MAX | UNIT | |------------------------------------|-----------------|-----|-----|-----|------| | Address Setup Time | t <sub>AS</sub> | 2 | | | μs | | CE High to OE High | tсон | 2 | | | μs | | Output Enable Setup Time | toes | 2 | | | μs | | Data Setup Time | tos | 2 | | | μs | | Address Hold Time | t <sub>AH</sub> | 0 | | | μs | | Data Hold Time | tон | 2 | L | | μs | | Chip Disable to Output Float Delay | tor | 0 | | 55 | กร | | Data Valid From Output Enable | t <sub>OE</sub> | | | 55 | ns | | V <sub>PP</sub> Setup Time | t <sub>VS</sub> | 2 | | | μS | | PGM Pulse Width | t <sub>PW</sub> | 0.1 | l" | 4 | ms | | OE Low to CE "Don't Care" | tocx | 2 | | | μs | #### PROGRAMMING WAVEFORM # PROGRAMMING/ERASURE/PROGRAMMERS Refer to Section 5. ### ORDERING INFORMATION | PART NUMBER | SPEED (ns) | PACKAGE<br>TYPE | PACKAGE<br>DRAWING | OPERATING<br>RANGE | WSI<br>MANUFACTURING | | |-----------------|------------|--------------------------|--------------------|---------------------|----------------------|--------------| | | (115) | 1176 | DRAWING | TEMPERATURE | V <sub>cc</sub> | PROCEDURE | | WS27C256L-90D/5 | 90 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | <u>+</u> 5% | Standard | | WS27C256L-90T/5 | 90 | 28 Pin CERDIP, 0.3" | T2 | Comm'l | ±5% | Standard | | WS27C256L-12CI | 120 | 32 Pad CLLCC | C2 | Industrial | ±10% | Standard | | WS27C256L-12CMB | 120 | 32 Pad CLLCC | C2 | Military | ±10% | MIL-STD-883C | | WS27C256L-12D | 120 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | ±10% | Standard | | WS27C256L-12DI | 120 | 28 Pin CERDIP, 0.6" | D2 | Industrial | ±10% | Standard | | WS27C256L-12DM | 120 | 28 Pin CERDIP, 0.6" | D2 | Military | ±10% | Standard | | WS27C256L-12DMB | 120 | 28 Pin CERDIP, 0.6" | D2 | Military | ±10% | MIL-STD-883C | | WS27C256L-12J | 120 | 32 Pin PLDCC | J4 | Comm'l | ±10% | Standard | | WS27C256L-12L | 120 | 32 Pin CLDCC | L3 | Comm'l | ±10% | Standard | | WS27C256L-12LMB | 120 | 32 Pin CLDCC | L3 , | Military | ±10% | MIL-STD-883C | | WS27C256L-12P | 120 | 28 Pin Plastic DIP, 0.6" | P3 | Comm'l | ±10% | Standard | | WS27C256L-12T | 120 | 28 Pin CERDIP, 0.3" | T2 | Comm'l | ±10% | Standard | | WS27C256L-12TI | 120 | 28 Pin CERDIP, 0.3" | T2 | Industrial | ±10% | Standard | | WS27C256L-12TMB | 120 | 28 Pin CERDIP, 0,3" | T2 | Military | ±10% | MIL-STD-883C | | WS27C256L-15CI | 150 | 32 Pad CLLCC | Ç2 | Industrial | ±10% | Standard | | WS27C256L-15CMB | 150 | 32 Pad CLLCC | C2 | Military | ±10% | MIL-STD-883C | | WS27C256L-15D | 150 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | ±10% | Standard | | WS27C256L-15DMB | 150 | 28 Pin CERDIP, 0.6" | D2 | Military | ±10% | MIL-STD-883C | | WS27C256L-15J | 150 | 32 Pin PLDCC | J4 | Comm <sup>1</sup> l | ±10% | Standard | | WS27C256L-15L | 150 | 32 Pin CLDCC | L3 | Comm'l | ±10% | Standard | | WS27C256L-15LI | 150 | 32 Pin CLDCC | L3 | Industrial | ±10% | Standard | | WS27C256L-15LMB | 150 | 32 Pin CLDCC | L3 | Military | ±10% | MIL-STD-883C | | WS27C256L-15P | 150 | 28 Pin Plastic Dip, 0.6" | P3 | Comm'l | ±10% | Standard | | WS27C256L-20CMB | 200 | 32 Pad CLLCC | C2 | Military | ±10% | MIL-STD-883C | | WS27C256L-20DMB | 200 | 28 Pin CERDIP, 0.6" | D2 | Military | ±10% | MIL-STD-883C | # HIGH SPEED 32K $\times$ 8 CMOS EPROM ### KEY FEATURES - Fast Access Time - 40 ns - Low Power Consumption - DESC SMD No. 5962-86063 - EPI Processing - Latch-Up immunity Up to 200 mA - Standard EPROM Pinout - Bipolar Speeds ### GENERAL DESCRIPTION The WS57C256F is a HIGH PERFORMANCE 256K UV Erasable Electrically Programmable Read Only Memory. It is manufactured in an advanced CMOS technology which allows it to operate at speeds as fast as 40 ns Access Time. Two major features of the WS57C256F are its Low Power and High Speed. While operating in a TTL environment it consumes only 110 mA while cycling at full speed. Additionally, the WS57C256F can be placed in a standby mode which drops operating current below 15 mA in a TTL environment and 500 μA in a CMOS environment. The WS57C256F also has exceptional output drive capability. It can source 4 mA and sink 16 mA per output. The WS57C256F is configured in the standard EPROM pinout which provides an easy upgrade path for systems which are currently using standard EPROMs. ### MODE SELECTION | PINS | CE/<br>PGM | Œ | Ag | Ao | V <sub>pp</sub> | V <sub>cc</sub> | OUTPUTS | |------------------------|-----------------|-------------------|-------------|-------------------|------------------------------|-----------------|-------------------| | Read | VIL | $V_{\rm IL}$ | X | Х | Vcc | 5.0V | D <sub>OUT</sub> | | Output<br>Disable | х | VIH | х | х | Vcc | 5.0V | High Z | | Standby | $V_{\text{IH}}$ | Х | Х | Х | V <sub>CC</sub> | 5.0V | Hìgh Z | | Programming | $V_{\rm IL}$ | $\nu_{\text{IH}}$ | Х | Х | $V_{PP}^2$ | 5.8V | D <sub>IN</sub> | | Program<br>Verify | х | VIL | Х | х | V <sub>PP</sub> <sup>2</sup> | 5.8V | D <sub>OUT</sub> | | Program<br>Inhibit | V <sub>IH</sub> | $v_{\text{IH}}$ | Х | х | V <sub>PP</sub> <sup>2</sup> | 5.0V | High Z | | 0:3 | V <sub>(L</sub> | VIL | $V_{H}^{2}$ | $V_{\rm IL}$ | V <sub>CC</sub> | 5.0V | 23 H <sup>4</sup> | | Signature <sup>3</sup> | V <sub>IL</sub> | V <sub>IL</sub> | $V_H^2$ | $V_{\mathrm{IH}}$ | Vcc | 5.0V | A8 H <sup>5</sup> | #### NOTES: - 1. X can be $V_{IL}$ or $V_{IH}$ . - 2. $V_H = V_{PP} = 12.75 \pm 0.25 V$ . - 3. $A_1 A_8$ , $A_{10} A_{14} = V_{IL}$ . - 4. Manufacturer - 5. Device ### PRODUCT SELECTION GUIDE | PARAMETER | 57C256F-40 | 57C256F-45 | 57C256F-55 | 57C256F-70 | 57C256F-90 | |---------------------------|------------|------------|------------|------------|------------| | Address Access Time (Max) | 40 ns | 45 ns | 55 ns | 70 ns | 90 ns | | Chip Select Time (Max) | 40 ns | 45 ns | 55 ns | 70 ns | 90 ns | | Output Enable Time (Max) | 20 ns | 20 ns | 25 ns | 30 ns | 30 ns | ### PIN CONFIGURATION ### ABSOLUTE MAXIMUM RATINGS | Storage Temperature | 65° to +150°C | |-------------------------|---------------| | Voltage on Any Pin with | | | Respect to GND | 0.6V to +7V | | VPP with respect to GND | 0.6V to +13V | | ESD Protection | >2000V | \*Notice: Stresses above those listed here may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. ### **OPERATING RANGE** | RANGE | TEMPERATURE | V <sub>cc</sub> | |------------|----------------|------------------| | Comm'l | 0° to +70°C | +5V ± 5% | | industrial | ~40° to +85°C | +5V <u>+</u> 10% | | Military | -55° to +125°C | +5V ± 10% | # DC READ CHARACTERISTICS Over Operating Range with VPP = VCC. | SYMBOL | PARAMETER | TEST CON | NDITIONS | MIN | MAX | UNITS | |------------------|---------------------------------------|----------------------------------|--------------------------------------|-----|-----|-------| | VoL | Output Low Voltage | I <sub>OL</sub> = 16 mA | | 0.4 | ٧ | | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -4 mA | I <sub>OH</sub> = -4 mA | | | ٧ | | I <sub>SB1</sub> | V <sub>CC</sub> Standby Current CMOS | $\overline{CE} = V_{CC} \pm 0.3$ | / (Notes 1 and 3) | | 500 | μΑ | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current TTL | CE = V <sub>IH</sub> (Notes | CE = V <sub>IH</sub> (Notes 2 and 3) | | | mA | | , | V Active Current (CMOS) | Notes 1 and 4 | Comm'i | | 30 | m A | | I <sub>CC1</sub> | V <sub>CC</sub> Active Current (CMOS) | Notes and 4 | Military | | 40 | mA | | 1 | V. Antina Commant (TTI) | Notes 2 and 4 | Comm'l | | 35 | A | | I <sub>CC2</sub> | V <sub>CC</sub> Active Current (TTL) | Notes 2 and 4 | Military | | 45 | mA | | Ipp | V <sub>PP</sub> Supply Current | $V_{PP} = V_{CC}$ | | | 100 | μА | | V <sub>PP</sub> | V <sub>PP</sub> Read Voltage | | V <sub>CC</sub> - 0.4 | Vcc | V | | | I <sub>LI</sub> | Input Load Current | V <sub>IN</sub> = 5.5V or G | -10 | 10 | μА | | | J <sub>LO</sub> | Output Leakage Current | $V_{OUT} = 5.5V$ or | Gnd | -10 | 10 | μА | NOTES: 1. CMOS inputs: GND ± 0.3V or V<sub>CC</sub> ± 0.3V. 3. Add 1 mA/MHz for A.C. power component. 2. TTL inputs: $V_{\rm IL} \le$ 0.8V, $V_{\rm IH} \ge$ 2.0V. 4. Add 3 mA/MHz for A.C. power component. ### AC READ CHARACTERISTICS Over Operating Range with VPP = VCC. | PARAMETER | SYMBOL | - | 40 | -4 | 45 | | 55 | | 70 | | 90 | LINUTO | |--------------------------------|------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|--------| | | STMBOL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | Address to Output Delay | t <sub>ACC</sub> | | 40 | | 45 | | 55 | | 70 | | 90 | | | CE to Output Delay | t <sub>CE</sub> | | 40 | | 45 | | 55 | | 70 | | 90 | | | OE to Output Delay | toe | | 20 | | 20 | | 25 | | 30 | | 30 | ns | | Output Disable to Output Float | | | 20 | | 20 | | 25 | | 30 | | 30 | | | Address to Output Hold | t <sub>OH</sub> | 0 | | 0 | | 0 | | 0 | | 0 | | | ### AC READ TIMING DIAGRAM # CAPACITANCE(5) TA = 25°C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(6)</sup> | MAX | UNITS | |------------------|-----------------------------|----------------|--------------------|-----|-------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | 4 | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{OUT} = 0V$ | 8 | 12 | pF | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | $V_{PP} = 0V$ | 18 | 25 | pF | NOTES: 5. This parameter is only sampled and Is not 100% tested. 6. Typical values are for T<sub>A</sub> = 25°C and nominal supply voltages. # TEST LOAD (High Impedance Test Systems) ### TIMING LEVELS ### PROGRAMMING INFORMATION DC CHARACTERISTICS (T<sub>A</sub> = 25 $\pm$ 5°C, $V_{CC}$ = 5.50V $\pm$ 5%, $V_{PP}$ = 12.5 $\pm$ 0.5V) | PARAMETER | SYMBOLS | MIN | MAX | UNIT | |----------------------------------------------------------------------------------------|-----------------|------|----------------------|------| | Input Leakage Current $(V_{IN} = V_{CC} \text{ or Gnd})$ | l <sub>U</sub> | -10 | 10 | μА | | V <sub>CC</sub> Supply Current During<br>Programming Pulse (CE/PGM = V <sub>IL</sub> ) | loc | | 60 | mA | | V <sub>CC</sub> Supply Current (Note 4) | lcc | | 35 | mA | | Input Low Level | V <sub>IL</sub> | -0.1 | 0.8 | V | | Input High Level | V <sub>iH</sub> | 2.0 | V <sub>CC</sub> +0.3 | V | | Output Low Voltage During Verify (I <sub>OL</sub> = 16 mA) | V <sub>OL</sub> | | 0.45 | ٧ | | Output High Voltage During Verify (I <sub>OH</sub> = -4 mA) | V <sub>OH</sub> | 2.4 | | ٧ | NOTES: 7. V<sub>CC</sub> must be applied either coincidentally or before V<sub>PP</sub> and removed either coincidentally or after V<sub>PP</sub>. 8. V<sub>PP</sub> must not be greater than 14 volts including overshoot. During CE/PGM = V<sub>IL</sub>, V<sub>PP</sub> must not be switched from 5 volts to 12.5 volts or vice-versa. During power up the PGM pln must be brought high (≥V<sub>IP</sub>) either coincident with or before power is applied to V<sub>PP</sub>. # AC CHARACTERISTICS (T<sub>A</sub> = 25 $\pm$ 5°C, V<sub>CC</sub> = 5.50V $\pm$ 5%, V<sub>PP</sub> = 12.5 $\pm$ 0.5V) | PARAMETER | SYMBOLS | MIN | TYP | MAX | UNIT | |------------------------------------------|-----------------------------------|-----|-----|-----|------| | Address Setup Time | t <sub>AS</sub> | 2 | | | μs | | CE High to OE High | t <sub>сон</sub> | 2 | | | μS | | Output Enable Setup Time | t <sub>oes.</sub> | 2 | | Ī | μS | | Data Setup Time | tos | 2 | | I | μs | | Address Hold Time | t <sub>AH</sub> | 0 | | | μS | | Data Hold Time | tон | 2 | | | μ8 | | Chip Disable to Output Float Defay | t <sub>DF</sub> | 0 | | 130 | ns | | Data Valid From Output Enable | toe | | | 130 | ns | | V <sub>PP</sub> Setup Time/CE Setup Time | t <sub>VS</sub> /t <sub>CES</sub> | 2 | | | μS | | PGM Pulse Width | t <sub>PW</sub> | 1 | 3 | 10 | ms | | OE Low to CE "Don't Care" | tocx | 2 | | | μs | NOTE: A single shot programming algorithm should use one 10 ms pulse. ### PROGRAMMING WAVEFORM ### PROGRAMMING/ERASURE/PROGRAMMERS Refer to Section 5. ### **ORDERING INFORMATION** | PART NUMBER | SPEED<br>(ns) | PACKAGE<br>TYPE | PACKAGE<br>DRAWING | OPERATING<br>TEMPERATURE<br>RANGE | WSI<br>MANUFACTURING<br>PROCEDURE | |-------------------|---------------|---------------------|--------------------|-----------------------------------|-----------------------------------| | W\$57C256F-40D* | 40 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | Standard | | W\$57C256F-45D* | 45 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | Standard | | W\$57C256F-55CMB* | 55 | 32 Pad CLLCC | C2 | Military | MIL-STD-883C | | WS57C256F-55D | 55 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | Standard | | WS57C256F-55DI* | 55 | 28 Pin CERDIP, 0.6" | D2 | Industrial | Standard | | WS57C256F-55DMB* | 55 | 28 Pin CERDIP, 0.6" | D2 | Military | MIL-STD-883C | | W\$57C256F-55LI* | 55 | 32 Pin CLDCC | L3 | Industrial | Standard | | WS57C256F-55LMB* | 55 | 32 Pin CLDCC | L3 | Military | MIL-STD-883C | | WS57C256F-70CI | 70 | 32 Pad CLLCC | C2 | Industrial | Standard | | WS57C256F-70CMB | 70 | 32 Pad CLLCC | C2 | Military | MIL-STD-883C | | WS57C256F-70D | 70 | 28 Pin CERDIP, 0.6" | D2 : | Comm'l | Standard | | WS57C256F-70DMB | 70 | 28 Pin CERDIP, 0.6" | D2 : | Military | MIL-STD-883C | | WS57C256F-70LMB | 70 | 32 Pin CLDCC | L3 | Military | MIL-STD-883C | | WS57C256F-90CI | 90 | 32 Pad CLLCC | C2 | Industrial | Standard | | WS57C256F-90CM | 90 | 32 Pad CLLCC | C2 | Military | Standard | | WS57C256F-90CMB | 90 | 32 Pad CLLCC | C2 | Military | MIL-STD-883C | | WS57C256F-90D | 90 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | Standard | | WS57C256F-90DI | 90 | 28 Pin CERDIP, 0.6" | D2 | Industrial | Standard | | WS57C256F-90DM | 90 | 28 Pin CERDIP, 0.6" | D2 | Military | Standard | | WS57C256F-90DMB | 90 | 28 Pin CERDIP, 0.6" | D2 | Military | MIL-STD-883C | <sup>\*</sup>These products are Advance Information. WAFERSCALE INTEGRATION, INC. # HIGH SPEED 16K × 16 CMOS EPROM ### **KEY FEATURES** - Fast Access Time - -- 55 ns - Low Power Consumption - Ideal for 16/32 Bit Processors - TMS320, 68000, 80386, etc. - 16-Bit Data Bus - Simplifies Board Routing - Single Chip Solution - Compatible with JEDEC Pinout ### GENERAL DESCRIPTION The WS57C257 is an extremely High Performance EPROM based memory with a 16K x 16 architecture. It is manufactured in an advanced CMOS process which consumes very little power while operating at speeds which rival that of bipolar PROMs. The major features of the WS57C257 are its $16K \times 16$ architecture and its high speed. This combination makes the WS57C257 an ideal solution for applications which utilize 16/32 bit data paths. Examples include systems which are based on such processors as the TMS320 family of DSP processors as well as high performance general purpose processors such as the MC68000 family and the 80286 and 80386 microprocessors. The wordwide architecture of the WS57C257 results in a 4 to 1 savings in EPROM component count and a minimum 60% savings in board space. The pin configuration utilized is upward compatible with the JEDEC standard pinout for word wide EPROMs. This allows an easy upgrade path from lower density memories such as the WS57C65. No board changes or jumper wires are required to complete the upgrade. #### MODE SELECTION | PINS | Œ | ŌĒ | PGM | Vpp | V <sub>cc</sub> | OUTPUTS | |--------------------|-----------------|-----------------|-----------------|-----------------|-----------------|------------------| | Read | VIL | VIL | Х | Vcc | $v_{cc}$ | D <sub>OUT</sub> | | Output<br>Disable | × | VIH | х | V <sub>CC</sub> | Vcc | High Z | | Standby | V <sub>tH</sub> | х | х | Vcc | Vcc | High Z | | Program | VIL | V <sub>IH</sub> | V <sub>IL</sub> | ۷ер | Vcc | D <sub>IN</sub> | | Program<br>Verify | X | V <sub>IL</sub> | х | V <sub>PP</sub> | V <sub>GC</sub> | D <sub>OUT</sub> | | Program<br>Inhibit | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>PP</sub> | Vcc | High Z | | Signature* | V <sub>IL</sub> | ٧ <sub>IL</sub> | х | V <sub>CC</sub> | ν <sub>cc</sub> | Encoded<br>Data | X can be $V_{\rm IL}$ or $V_{\rm IH}$ . ### PIN CONFIGURATION ### PRODUCT SELECTION GUIDE | PARAMETER | WS57C257-55 | WS57C257-70 | WS57C257-90 | |---------------------|-------------|-------------|-------------| | Address Access Time | 55 ns | 70 ns | 90 ns | | Chip Select Time | 55 ns | 70 ns | 90 ns | | Output Enable Time | 25 ns | 30 ns | 30 ns | <sup>\*</sup>For signature, $A_9=12V$ , $A_0$ is toggled, and all other addresses are at TTL low, $A_0=V_{1L}=MFGR$ 0023H, $A_0=V_{1H}=DEVICE$ 00B2H. ### ABSOLUTE MAXIMUM RATINGS\* | Storage Temperature | 65° to +15 | 0°C | |-------------------------------------|------------|-----| | Voltage on Any Pin with | | | | Respect to GND | 0.6V to | +7V | | V <sub>PP</sub> with respect to GND | 0.6V to + | 14V | | ESD Protection | >20 | OOM | \*Notice; Stresses above those listed here may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. ### **OPERATING RANGE** | RANGE | TEMPERATURE | V <sub>cc</sub> | |------------|-----------------|-----------------| | Comm'l | 0° to +70°C | +5V ± 5% | | Industrial | -40° to +85°C | +5V ± 10% | | Military | -55°C to +125°C | +5V ± 10% | # DC READ CHARACTERISTICS Over Operating Range with VPP = VCC. | SYMBOL | PARAMETER | TEST C | ONDITIONS | MIN | MAX | UNITS | |------------------|----------------------------------------|-------------------------------|------------|-----------------------|-----------------|-------| | VaL | Output Low Voltage | I <sub>OL</sub> = 8 n | n <b>A</b> | | 0.4 | ٧ | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -2 | : mA | 2.4 | | ٧ | | I <sub>SB1</sub> | V <sub>CC</sub> Standby Current (CMOS) | Notes 1 a | nd 3 | | 500 | μА | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current (TTL) | Notes 2 a | nd 3 | | 20 | mA | | 1 | Active Current (CMOS) | Notes | Comm'l | | 40 | m A | | l <sub>CC1</sub> | Active Outlett (OMOS) | 1 and 4 | Military | | 50 | mA | | laar | V <sub>CC</sub> Active Current (TTL) | Notes | Commil | | 50 | mΑ | | ICC2 | VCC ACTIVE CONTENT (1 12) | 2 and 4 | Military | | 60 | IDA. | | lpp | V <sub>PP</sub> Supply Current | $V_{PP} = V_{C}$ | c | | 100 | μΑ | | V <sub>PP</sub> | V <sub>PP</sub> Read Voltage | | | V <sub>CC</sub> - 0.4 | ν <sub>çc</sub> | V | | ILI | Input Load Current | V <sub>IN</sub> = 5.5V or Gnd | | -10 | 10 | μА | | l <sub>LO</sub> | Output Leakage Current | V <sub>OUT</sub> = 5 | .5V or Gnd | -10 | 10 | μΑ | NOTES: 1. CMOS inputs: GND $\pm$ 0.3V or V<sub>CC</sub> $\pm$ 0.3V. 3. Add 1 mA/MHz for A.C power component. 2. TTL inputs. $V_{IL} \leq$ 0.8V, $V_{IH} \geqslant$ 2.0V 4. Add 3 mA/MHz for A.C. power component. ### AC READ CHARACTERISTICS Over Operating Range with VPP = VCC. | PARAMETER | SYMBOL | WS576 | C257-55 | W\$570 | 2257-70 | WS570 | 257-90 | UNITO | |--------------------------------|------------------|-------|---------|--------|---------|-------|--------|-------| | FARAMETER | STMBUL | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | Address to Output Delay | t <sub>ACC</sub> | | 55 | | 70 | | 90 | | | CE to Output Delay | t <sub>ÇE</sub> | | 55 | | 70 | | 90 | | | OE to Output Delay | toe | | 25 | | 30 | | 30 | ns | | Output Disable to Output Float | t <sub>DF</sub> | | 25 | | 30 | | 30 | | | Address to Output Hold | tон | 0 | | 0 | | 0 | | | ### AC READ TIMING DIAGRAM # $CAPACITANCE^{(5)} T_A = 25$ °C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(6)</sup> | MAX | UNITS | |------------------|-----------------------------|-----------------------|--------------------|-----|-------| | C <sub>IN</sub> | Input Capacitance | $V_{1N} = 0V$ | 4 | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 8 | 12 | pF | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | V <sub>PP</sub> = 0V | 18 | 25 | pF | NOTES: 5. This parameter is only sampled and is not 100% tested. Typical values are for T<sub>A</sub> = 25°C and nominal supply voltages. # TEST LOAD (High Impedance Test Systems) ### **TIMING LEVELS** ### PROGRAMMING INFORMATION **DC CHARACTERISTICS** ( $T_A$ = 25 $\pm$ 5°C, $V_{CC}$ = 5.5V $\pm$ 5%, $V_{PP}$ = 12.5 $\pm$ 0.5V) | PARAMETER | SYMBOLS | MIN | MAX | UNIT | |-------------------------------------------------------------------------------------------------|-----------------|------|----------------------|------| | Input Leakage Current<br>(V <sub>IN</sub> = V <sub>CC</sub> or Gnd) | f <sub>Li</sub> | -10 | 10 | μА | | V <sub>PP</sub> Supply Current <u>During</u><br>Programming Pulse (CE = PGM = V <sub>IL</sub> ) | lpp | | 60 | mA | | V <sub>CC</sub> Supply Current | lcc | 1 | 35 | mA | | Input Low Level | V <sub>IL</sub> | -0.1 | 0.8 | V | | Input High Level | V <sub>IH</sub> | 2.0 | V <sub>CC</sub> +0.3 | V | | Output Low Voltage During Verify (I <sub>OL</sub> = 16 mA) | V <sub>OL</sub> | | 0.45 | V | | Output High Voltage During Verify (IOH = -4 mA) | V <sub>OH</sub> | 2.4 | | ٧ | NOTES: 7. V<sub>CC</sub> must be applied either coincidentally or before V<sub>PP</sub> and removed either coincidentally or after V<sub>PP</sub>. 8. V<sub>PP</sub> must not be greater than 14 volts including overshoot. During CE = PGM = V<sub>IL</sub>, V<sub>PP</sub> must not be switched from 5 volts to 12.5 volts or vice-versa. During power up the PGM pin must be brought high (≥V<sub>IH</sub>) either coincident with or before power is applied to V<sub>PP</sub>. ### AC CHARACTERISTICS ( $T_A = 25 \pm 5^{\circ}\text{C}$ , $V_{CC} = 5.5\text{V} \pm 5^{\circ}\text{M}$ , $V_{DC} = 12.5 \pm 0.5\text{V}$ ) | PARAMETER | SYMBOLS | MIN | TYP | MAX | UNIT | |------------------------------------|-----------------|-----|-----|-----|------| | Address Setup Time | t <sub>AS</sub> | 2 | | | μs | | Chip Enable Setup Time | toes | 2 | | | μS | | Output Enable Setup Time | toes | 2 | | | μs | | Data Setup Time | tos | 2 | | | μѕ | | Address Hold Time | <sup>‡</sup> AH | 0 | | | μs | | Data Hold Time | toн | 2 | | | μs | | Chip Disable to Output Float Delay | t <sub>DF</sub> | 0 | | 130 | ns | | Data Valid From Output Enable | t <sub>OE</sub> | 1 | | 130 | ns | | V <sub>PP</sub> Setup Time | t <sub>VS</sub> | 2 | | | μs | | PGM Pulse Width | t <sub>PW</sub> | 1 | 3 | 10 | ms | NOTE: Single shot programming algorithms should use one 10 ms pulse per word. ### PROGRAMMING WAVEFORM # PROGRAMMING/ERASURE/PROGRAMMERS Refer to Section 5. # ORDERING INFORMATION | PART NUMBER | SPEED<br>(ns) | PACKAGE<br>TYPE | PACKAGE<br>DRAWING | OPERATING<br>TEMPERATURE<br>RANGE | WSI<br>MANUFACTURING<br>PROCEDURE | |-----------------|---------------|---------------------|--------------------|-----------------------------------|-----------------------------------| | WS57C257-55D | 55 | 40 Pin CERDIP, 0.6" | D3 | Comm'l | Standard | | WS57C257-70CI | 70 | 44 Pad CLLCC | СЗ | Industrial | Standard | | WS57C257-70CMB | 70 | 44 Pad CLLCC | C3 | Military | MIL-STD-883C | | WS57C257-70D | 70 | 40 Pin CERDIP, 0.6" | D3 | Comm'l | Standard | | WS57C257-70DI | 70 | 40 Pin CERDIP, 0.6" | D3 | Industrial | Standard | | WS57C257-70DMB | 70 | 40 Pin CERDIP, 0.6" | D3 | Military | MIL-STD-883C | | W\$57C257-70LMB | 70 | 44 Pin CLDCC | L4 | Military | MIL-STD-883C | | WS57C257-90CMB | 90 | 44 Pad CLLCC | C3 | Military | MIL-STD-883C | | WS57C257-90DI | 90 | 40 Pin CERDIP, 0.6" | D3 . | Industrial | Standard | | WS57C257-90DMB | 90 | 40 Pin CERDIP, 0.6" | D3 | Military | MIL-STD-883C | WAFERSCALE INTEGRATION, INC. # 512K EPROM SELECTION GUIDE WAFERSCALE INTEGRATION, INC. # HIGH SPEED $64K \times 8$ CMOS EPROM ### **KEY FEATURES** - Fast Access Time - 90 ns - EPI Processing - Latch-Up Immunity Up to 200 mA - Low Power Consumption - Standard EPROM Pinout - Bipolar Speeds ### **GENERAL DESCRIPTION** The WS27C512F is a High Performance 512K UV Erasable Electrically Programmable Read Only Memory. It is manufactured in an advanced CMOS technology which enables it to operate at speeds as fast as 90 ns Access Time. Two major features of the WS27C512F are its Low Power and High Speed. While operating in a TTL environment it consumes only 64 mA while cycling at full speed. Additionally, the WS27C512F can be placed in a standby mode which drops operating current below 2 mA in a TTL environment and 200 µA in a CMOS environment. The WS27C512F also has exceptional output drive capability. It can source 1 mA and sink 4 mA per output. The WS27C512F is configured in the standard EPROM pinout which provides an easy upgrade path for systems which are currently using standard EPROMs. #### MODE SELECTION | PINS<br>MODE | CE/<br>PGM | ŌĒ/<br>V <sub>PP</sub> | Ag | A <sub>0</sub> | V <sub>cc</sub> | OUTPUTS | |------------------------|-----------------|------------------------------|-----------------------------|----------------|-----------------|-------------------| | Read | V <sub>IL</sub> | VIL | Х | Х | 5.0V | D <sub>OUT</sub> | | Output<br>Disable | х | ViH | х | х | 5.0V | High Z | | Standby | V <sub>tH</sub> | Х | Х | х | 5.0V | High Z | | Programming | VIL | V <sub>PP</sub> <sup>2</sup> | х | Х | 5.8V | D <sub>IN</sub> | | Program<br>Verify | VIL | VIL | Х | х | 5.8V | D <sub>OUT</sub> | | Program<br>Inhibit | V <sub>IH</sub> | V <sub>PP</sub> <sup>2</sup> | х | х | 5.0V | High Z | | Signature <sup>3</sup> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>H</sub> <sup>2</sup> | VιL | 5.0V | 23 H <sup>4</sup> | | Oignatoro | VIL | $V_{\rm IL}$ | $V_{H}^{2}$ | $V_{IH}$ | 5.0V | AA H <sup>5</sup> | #### NOTES: - 1. X can be $V_{iL}$ or $V_{iH}$ . - 2. $V_H = V_{PP} = 12.75 \pm 0.25 V$ . - 3. $A_1 A_8$ , $A_{10} A_{15} = V_{11}$ . - 5. Device #### 4 Manufacturer # PIN CONFIGURATION ### PRODUCT SELECTION GUIDE | PARAMETER | WS27C512F-90 | WS27C512F-12 | |---------------------------|--------------|--------------| | Address Access Time (Max) | 90 ns | 120 ns | | Chip Select Time (Max) | 90 กร | 120 ns | | Output Enable Time (Max) | 30 ns | 30 ns | ### ABSOLUTE MAXIMUM RATINGS\* | Storage Temperature Voltage on Any Pin with | 65° to +150°C | |---------------------------------------------|---------------| | Respect to GND | 0.6V to +7V | | VPP with respect to GND | 0.6V to +13V | | ESD Protection | >2000\ | \*Notice: Stresses above those listed here may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. ### **OPERATING RANGE** | RANGE | TEMPERATURE | ν <sub>cc</sub> | |----------|----------------|-----------------| | Comm't | 0° to +70°C | +5V ± 5% | | Military | ~55° to +125°C | +5V ± 10% | # DC READ CHARACTERISTICS Over Operating Range with VPP = VCC. | SYMBOL | PARAMETER | TEST COND | TEST CONDITIONS | | | UNITS | |-------------------|----------------------------------------|-----------------------------------|-------------------------------|-----------------------|-----------------|-------| | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 16 mA | I <sub>OL</sub> = 16 mA | | 0.4 | V | | Vон | Output High Voltage | I <sub>OH</sub> = -4 mA | | 2.4 | | V | | I <sub>\$B1</sub> | V <sub>CC</sub> Standby Current (CMOS) | $CE = V_{CC} \pm 0.0$ | 3V (Note 1) | | 200 | μΑ | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current (TTL) | CE = V <sub>IH</sub> (Note | CE = V <sub>IH</sub> (Note 2) | | 2 | mA | | , | V <sub>CC</sub> Active Current (CMOS) | Notes 1 and 3 Comm'l Military | | 30 | 30 | ₩.A | | I <sub>CC1</sub> | VCC Active Current (CNOS) | | | | 40 | ] "'A | | 1 | V <sub>CC</sub> Active Current (TTL) | Notes 2 and 3 | Comm'l | | 35 | mA | | I <sub>CC2</sub> | ACC Active Childrif (115) | NOTES 2 and 3 | Military | | 45 | | | Ipp | V <sub>PP</sub> Supply Current | $V_{PP} = V_{CC}$ | | | 100 | μА | | V <sub>PP</sub> | V <sub>PP</sub> Read Voltage | | | V <sub>CC</sub> - 0.4 | V <sub>CC</sub> | | | I <sub>LI</sub> | Input Load Current | $V_{IN} = 5.5V$ or Gnd | | -10 | 10 | μА | | اره | Output Leakage Current | $V_{OUT} = 5.5V \text{ or}$ | Gnd | -10 | 10 | μА | NOTES: 1. CMOS inputs: GND ± 0.3V or V<sub>CC</sub> ± 0.3V. 3. Add 3 mA/MHz for A.C. power component. # AC READ CHARACTERISTICS Over Operating Range with VPP = VCC. | PARAMETER | SYMBOL | WS27C512F-90 | | W\$27C512F-12 | | UNITS | |--------------------------------|------------------|--------------|-----|---------------|-----|-------| | - AILANETER | STMBOL | MIN | MAX | MIN | MAX | UNITS | | Address to Output Delay | t <sub>ACC</sub> | | 90 | | 120 | | | CE to Output Delay | tGE | | 90 | | 120 | | | OE to Output Delay | t <sub>OE</sub> | | 30 | | 30 | ns | | Output Disable to Output Float | t <sub>DF</sub> | | 30 | | 30 | | | Address to Output Hold | t <sub>OH</sub> | 0 | | 0 | | ] | <sup>2.</sup> TTL inputs: $V_{IL} \le 0.8V$ , $V_{IH} \ge 2.0V$ . ### AC READ TIMING DIAGRAM # CAPACITANCE(4) TA = 25°C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(5)</sup> | MAX | UNITS | |------------------|-----------------------------|-----------------------|--------------------|-----|-------| | CIN | Input Capacitance | $V_{ N} = 0V$ | 4 | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 8 | 12 | pF | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | V <sub>PP</sub> = 0V | 18 | 25 | pF | NOTES: 4. This parameter is only sampled and is not 100% tested. 5. Typical values are for T<sub>A</sub> = 25°C and nominal supply voltages # TEST LOAD (High Impedance Test Systems) # TIMING LEVELS Input Levels: 0.4 and 2.4V Reference Levels: 0.8 and 2.0V ### PROGRAMMING INFORMATION DC CHARACTERISTICS (T<sub>A</sub> = 25 $\pm$ 5°C, V<sub>CC</sub> = 5.5V $\pm$ 5%, V<sub>PP</sub> = 12.5 $\pm$ 0.5V) | PARAMETER | SYMBOLS | MIN | MAX | UNIT | |----------------------------------------------------------------------------------------|-----------------|------|----------------------|------| | Input Leakage Current (V <sub>IN</sub> = V <sub>CC</sub> or Gnd) | l <sub>Ll</sub> | -10 | 10 | μΑ | | V <sub>CC</sub> Supply Current During<br>Programming Pulse (CE/PGM = V <sub>IL</sub> ) | lcc | | 60 | mA | | V <sub>CC</sub> Supply Current | lcc | | 25 | mA | | Input Low Level | V <sub>IL</sub> | -0.1 | 0.8 | ٧ | | Input High Level | V <sub>IH</sub> | 2.0 | V <sub>CC</sub> +0.3 | V | | Output Low Voltage During Verify (I <sub>OL</sub> = 16 mA) | V <sub>OL</sub> | | 0.45 | v | | Output High Voltage During Verify (I <sub>OH</sub> = -4 mA) | V <sub>OH</sub> | 2.4 | | V | NOTES: 6. V<sub>CC</sub> must be applied either coincidentally or before V<sub>PP</sub> and removed either coincidentally or after V<sub>PP</sub>. 7. V<sub>PP</sub> must not be greater than 14 volts including overshoot. During CE/PGM = V<sub>IL</sub>, V<sub>PP</sub> must not be switched from 5 volts to 12.5 volts or vice-versa. 8. During power up the CE/PGM pin must be brought high (≽V<sub>IH</sub>) either coincident with or before power is applied to V<sub>PP</sub>. AC CHARACTERISTICS ( $T_A$ = 25 $\pm$ 5°C, $V_{CC}$ = 5.5V $\pm$ 5%, $V_{PP}$ = 12.5 $\pm$ 0.5V) | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | |------------------------------------|-----------------|-----|-----|-----|------| | Address Setup Time | t <sub>AS</sub> | 2 | | | μs | | V <sub>PP</sub> Hold Time | t <sub>VH</sub> | 2 | | | μ\$ | | Data Setup Time | tos | 2 | | | μ\$ | | Address Hold Time | t <sub>AH</sub> | 0 | | | μŝ | | Data Hold Time | t <sub>OH</sub> | 2 | | | μѕ | | Chip Disable to Output Float Delay | t <sub>DF</sub> | 0 | | 70 | ns | | Data Valid From Chip Enable | t <sub>ČE</sub> | - | ] | 70 | ns | | V <sub>PP</sub> Setup Time | t <sub>VS</sub> | 2 | | | μS | | PGM Pulse Width | t <sub>PW</sub> | 1 | | 10 | ms | NOTES: A single shot programming algorithm should use one 10 ms pulse. ### PROGRAMMING WAVEFORM # PROGRAMMING/ERASURE/PROGRAMMERS Refer to Section 5. # ORDERING INFORMATION | PART NUMBER | SPEED<br>(ns) | PACKAGE<br>TYPE | PACKAGE<br>DRAWING | OPERATING<br>TEMPERATURE<br>RANGE | WSI<br>MANUFACTURING<br>PROCEDURE | |-----------------|---------------|---------------------|--------------------|-----------------------------------|-----------------------------------| | WS27C512F-90CMB | 90 | 32 Pad CLLCC | C2 | Military | MIL-STD-883C | | WS27C512F-90D | 90 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | Standard | | WS27C512F-90DMB | 90 | 28 Pin CERDIP, 0.6" | D2 | Military | MIL-STD-883C | | WS27C512F-12CMB | 120 | 32 Pad CLLCC | C2 | Miltary | MIL-STD-883C | | WS27C512F-12DMB | 120 | 28 Pin CERDIP, 0.6" | D2 | Military | MIL-STD-883C | # HIGH SPEED 64K × 8 CMOS EPROM #### **KEY FEATURES** - Fast Access Time - 55 ns - EPI Processing - Latch-Up Immunity Up to 200 mA - Standard EPROM Pinout - · Bipolar Speeds - Low Power Consumption #### GENERAL DESCRIPTION The WS57C512F is a HIGH PERFORMANCE 512K UV Erasable Electrically Programmable Read Only Memory. It is manufactured in an advanced CMOS technology which enables it to operate at speeds as fast as 55 ns Access Time. Two major features of the WS57C512F are its Low Power and High Speed. While operating in a TTL environment it consumes only 90 mA while cycling at full speed. Additionally, the WS57C512F can be placed in a standby mode which drops operating current below 2 mA in a TTL environment and 500 μA in a CMOS environment. The WS57C512F also has exceptional output drive capability. It can source 4 mA and sink 16 mA per output. The WS57C512F is configured in the standard EPROM pinout which provides an easy upgrade path for systems which are currently using standard EPROMs. #### MODE SELECTION #### PIN CONFIGURATION | PINS<br>MODE | Œ | OE/<br>V <sub>PP</sub> | v <sub>cc</sub> | OUTPUTS | |-----------------|-----------------|------------------------|-----------------|------------------| | Read | V <sub>IL</sub> | VIL | Vcc | D <sub>OUT</sub> | | Output Disable | X | V <sub>IH</sub> | Vcc | High Z | | Standby | $V_{\text{IH}}$ | Х | Vcc | High Z | | Program | VIL | V <sub>PP</sub> | Voc | D <sub>IN</sub> | | Program Verify | $V_{iL}$ | $V_{\rm IL}$ | Vcc | D <sub>OUT</sub> | | Program Inhibit | V <sub>IH</sub> | $V_{iH}$ | Vçc | High Z | | Signature* | V <sub>IL</sub> | V <sub>IL</sub> | Vcc | Encoded<br>Data | X can be either $V_{\rm IL}$ or $V_{\rm IH}$ . "For Signature, $A_0$ = 12V. $A_0$ is toggled, and all other addresses are at TTL low. $A_0$ = $V_{\rm IL}$ = MFGR 23H, $A_0$ = $V_{\rm IH}$ = DEVICE AAH. #### PRODUCT SELECTION GUIDE | PARAMETER | WS57C512F-55 | WS57C512F-70 | WS57C512F-90 | |---------------------------|--------------|--------------|--------------| | Address Access Time (Max) | 55 ns | 70 ns | 90 ns | | Chip Select Time (Max) | 55 ns | 70 ns | 90 ns | | Output Enable Time (Max) | 25 ns | 30 ns | 30 ns | ### ABSOLUTE MAXIMUM RATINGS\* | Storage Temperature – Voltages on Any Pin with | 65°C to +150°C | |------------------------------------------------|----------------| | Respect to Ground | 0.6V to +7V | | VPP with Respect to Ground | | | ESD Protection | | \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. ### **OPERATING RANGE** | RANGE | TEMPERATURE | V <sub>cc</sub> | |------------|----------------|-----------------| | Comm'l | 0° to +70°C | +5V ± 5% | | Industrial | -40° to +85°C | +5V ± 10% | | Military | -55° to +125°C | +5V ± 10% | DC READ CHARACTERISTICS Over Operating Range with VPP = VCC. | SYMBOL | PARAMETER | TEST CO | MIN | MAX | UNITS | | |------------------|----------------------------------------|-------------------------------|--------------------------------------|-----------------------|-------|------| | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 16 mA | | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -4 \text{ mA}$ | | 2.4 | | V | | I <sub>SB1</sub> | V <sub>CC</sub> Standby Current (CMOS) | CE = V <sub>CC</sub> ± 0 | CE = V <sub>CC</sub> ± 0.3V (Note 1) | | 500 | μΑ | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current (TTL) | CE = V <sub>IH</sub> (Note 2) | | | 2 | mA | | | V <sub>CC</sub> Active Current (CMOS) | Notes 1 and 3 | Comm'i | | 30 | mA | | I <sub>CC1</sub> | VCC Active Current (CIVIOS) | | Military | | 40 | | | 1 | V <sub>CC</sub> Active Current (TTL) | Notes 2 and 3 | Comm'! | | 35 | mA | | lcc2 | V <sub>CC</sub> Active Current (71E) | Notes 2 and 3 | Military | | 45 | IIIA | | l <sub>PP</sub> | V <sub>PP</sub> Supply Current | $V_{PP} = V_{CC}$ | $V_{PP} = V_{CC}$ | | 100 | μA | | V <sub>PP</sub> | V <sub>PP</sub> Read Voltage | | | V <sub>CC</sub> - 0.4 | Vcc | ٧ | | l <sub>Lt</sub> | Input Load Current | V <sub>IN</sub> = 5.5V or Gnd | | -10 | 10 | μА | | ł <sub>LO</sub> | Output Leakage Current | $V_{OUT} = 5.5V$ or | Gnd | -10 | 10 | μА | NOTES: 1. CMOS Inputs: GND $\pm$ 0.3V or V<sub>CC</sub> $\pm$ 0.3V. 2. TTL inputs: V<sub>IL</sub> $\leq$ 0.8V, V<sub>IH</sub> $\geq$ 2.0V. 3. Add 3 mA/MHz for A.C. power component. # AC READ CHARACTERISTICS Over Operating Range with $V_{PP} = V_{CC}$ . | 0101117770 | SYMBOL | W\$570 | 512F-55 | WS570 | 512F-70 | WS570 | 512F-90 | UNITS | |-----------------------------------|------------------|--------|---------|-------|---------|-------|---------|-------| | PARAMETER | SIMBUL | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | Address to Output Delay | t <sub>ACC</sub> | | 55 | | 70 | | 90 | | | CE to Output Delay | t <sub>CE</sub> | | 55 | | 70 | | 90 | | | OE to Output Delay | t <sub>OE</sub> | Ĭ | 25 | | 30 | | 30 | ns | | Output Disable to<br>Output Float | tor | | 25 | | 30 | | 30 | | | Address to Output Hold | t <sub>OH</sub> | 0 | | 0 | | 0 | | | ### AC READ TIMING DIAGRAM # CAPACITANCE(4) TA = 25°C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(5)</sup> | MAX | UNITS | |------------------|-----------------------------|-----------------------|--------------------|-----|-------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | 4 | 6 | ρF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 8 | 12 | pF | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | $V_{PP} = 0V$ | 18 | 25 | pF | NOTES: 4. This parameter is only sampled and is not 100% tested. 5. Typical values are for $T_A = 25^{\circ}$ C and nominal supply voltages. ### TEST LOAD (High Impedance Test Systems) ### TIMING LEVELS ### PROGRAMMING INFORMATION **DC CHARACTERISTICS** ( $T_A$ = 25 $\pm$ 5°C, $V_{CC}$ = 5.5V $\pm$ 5%, $V_{PP}$ = 12.5 $\pm$ 0.5V) | PARAMETER | SYMBOLS | MiN | MAX | UNIT | |----------------------------------------------------------------------------------------|-------------------|-----|----------------------|------| | Input Leakage Current (V <sub>IN</sub> = V <sub>CC</sub> or Gnd) | j <sup>ri</sup> l | -10 | 10 | μА | | V <sub>PP</sub> Supply Current During<br>Programming Pulse (CE/PGM = V <sub>IL</sub> ) | IPP | | 60 | mA | | V <sub>CC</sub> Supply Current | lcc | | 25 | mA | | Input Low Level | V <sub>IL</sub> | 0.1 | 0.8 | V | | Input High Level | V <sub>IH</sub> | 2.0 | V <sub>CC</sub> +0.3 | V | | Output Low Voltage During Verify (I <sub>OL</sub> = 16 mA) | V <sub>OL</sub> | | 0.45 | V | | Output High Voltage During Verify (IOH = -4 mA) | V <sub>OH</sub> | 2.4 | | V | NOTES: 6. V<sub>CC</sub> must be applied either coincidentally or before V<sub>PP</sub> and removed either coincidentally or after V<sub>PP</sub>. 7. V<sub>PP</sub> must not be greater than 14 volts including overshoot. During CE/PGM = V<sub>IL</sub>, V<sub>PP</sub> must not be switched from 5 volts to 12.5 volts or vice-versa. During power up the CE/PGM pin must be brought high (≥V<sub>IH</sub>) either coincident with or before power is applied to V<sub>PP</sub>. # AC CHARACTERISTICS ( $T_A$ = 25 $\pm$ 5°C, $V_{CC}$ = 5.5V $\pm$ 5%, $V_{PP}$ = 12.5 $\pm$ 0.5V) | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | |------------------------------------|-----------------|-----|-----|-----|------| | Address Setup Time | t <sub>AS</sub> | 2 | | | μs | | V <sub>PP</sub> Hold Time | t <sub>VH</sub> | 2 | | | μS | | Data Setup Time | tos | 2 | | | μs | | Address Hold Time | t <sub>AH</sub> | 0 | | | μS | | Data Hold Time | t <sub>OH</sub> | 2 | | | μS | | Chip Disable to Output Float Delay | t <sub>DF</sub> | 0 | | 70 | ns | | Data Valid From Chip Enable | t <sub>CE</sub> | | | 70 | ns | | V <sub>PP</sub> Setup Time | t <sub>VS</sub> | 2 | ] | T | μs | | PGM Pulse Width | t <sub>PW</sub> | 1 | | 10 | ms | NOTE: A single shot programming algorithm should use one 10 ms pulse. #### PROGRAMMING WAVEFORM WAFERSCALE INTEGRATION, INC. # 64K × 8 CMOS EPROM #### KEY FEATURES - High Performance CMOS - 100 ns Access Time - · Fast Programming - Drop-In Replacement for 27C512 or 27512 - DESC SMD #5962-87648 - 300 Mil Dip or Standard 600 Mil Dip - EPI Processing - Latch-Up Immunity to 200 mA - ESD Protection Exceeds 2000V - Standard JEDEC EPROM Pinout #### GENERAL DESCRIPTION The WS27C512L is a HIGH PERFORMANCE 512K UV Erasable Electrically Programmable Read Only Memory. It is manufactured in WSI's latest CMOS EPROM technology which enables it to operate at speeds as fast as 100 ns access time over the full operating range. The WS27C512L can directly replace any 64K × 8 EPROM which conforms to the JEDEC standard. Examples of this would be as follows: 27512, 27C512, or 27C512F. It can be easily programmed using standard EPROM programmers or the MagicPro™ IBM PC compatible engineering programmer offered by WSI. The WS27C512L is also available in a 300 mil Dip. The pin configuration remains the same as the 600 mil wide package and the programming algorithms are unchanged. This enables a simple PCB layout change to take advantage of a 50% reduction in required board space. The WS27C512L provides microprocessor-based systems storage capacity for portions of operating system and application software. Its 100-ns access time provides no-wait-state operation with high-performance CPUs such as the 16-MHz 80186, 16-MHz 68020, or 12-MHz 80386. The WS27C512L offers a single chip solution for the code storage requirements of 100% firmware-based equipment. Frequently-used software routines are quickly executed from EPROM storage, greatly enhancing system utility. The WS27C512L is configured in the standard JEDEC EPROM pinout which provides an easy upgrade path for systems which are currently using standard EPROMs. The WS27C512L is one member of a high density EPROM Family which ranges in density from 64K to 4 Megabit. #### PRODUCT SELECTION GUIDE | PARAMETER | WS27C512L-10 | WS27C512L-12 | WS27C512L-15 | WS27C512L-20 | |---------------------------|--------------|--------------|--------------|--------------| | Address Access Time (Max) | 100 ns | 120 ns | 150 ns | 200 ns | | Chip Select Time (Max) | 100 ns | 120 ns | 150 ns | 200 ns | | Output Enable Time (Max) | 30 ns | 35 ns | 40 ns | 40 ns | #### ABSOLUTE MAXIMUM RATINGS\* | Storage Temperature65°C to +150 | °C | |--------------------------------------------------|----| | Voltages on Any Pin with | | | Respect to Ground0.6V to + | 7V | | V <sub>PP</sub> with Respect to Ground0.6V to +1 | 4V | | V <sub>CC</sub> Supply Voltage with | | | Respect to Ground0.6V to + | 7٧ | | ESD Protection | οV | \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. #### OPERATING RANGE | RANGE | TEMPERATURE | V <sub>CC</sub> | TOLERANCE | |------------|-----------------|-----------------|-------------| | Commercial | 0°C to +70°C | +5V | ±5% or ±10% | | Military | -55°C to +125°C | +5V | ±10% | # DC READ CHARACTERISTICS Over Operating Range with Vpp = Vcc. | SYMBOL | PARAMETER | TEST CONE | SITIONS | MIN | MAX | UNITS | |--------------------|----------------------------------------|------------------------------------------------------|-----------|----------------------|---------------------|-------| | V <sub>IL</sub> | Input Low Level | | • | 0.5 | 0.8 | ν | | V <sub>IH</sub> | Input High Level | | | 2.0 | V <sub>CC</sub> + 1 | ٧ | | Vol | Output Low Voltage | I <sub>QL</sub> = 2.1 mA | · | | 0,4 | V | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -400 \mu A$ | | 3.5 | | V | | (3) | V <sub>CC</sub> Standby Current (CMOS) | $\overline{CE} = V_{CC} \pm 0.$ | 3V | | 100 | μА | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current | CE = V <sub>IH</sub> | | | 1 | mA | | ( 70) | V Astiva Overset | OF OF V | F = 5 MHz | | 40 | J | | lcc <sup>(1)</sup> | V <sub>CC</sub> Active Current | $\overline{CE} = \overline{OE} = V_{IL} $ $F = 8MHz$ | | | 50 | mA | | lpp : | V <sub>PP</sub> Supply Current | $V_{PP} = V_{CC}$ | | | 100 | μA | | V <sub>PP</sub> | V <sub>PP</sub> Read Voltage | | | V <sub>CC</sub> -0.4 | V <sub>CC</sub> | V | | I <sub>LJ</sub> | Input Load Current | $V_{IN} = 5.5V \text{ or } G$ | ind | -1 | 1 | μA | | ΙLO | Output Leakage Current | $V_{OUT} = 5.5V$ or | Gnd | -10 | 10 | μA | # AC READ CHARACTERISTICS Over Operating Range with VPP = VCC. | SYMBOL | PARAMETER | 27C5 | 12L-10 | 27C5 | 12L-12 | 27C5 | 12L-15 | 27C5 | 12L-20 | UNITS | |--------------------------------|-------------------------------------------------------------------------|------|--------|------|--------|------|--------|------|--------|-------| | STIVIBOL | PANAMETEN | | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | t <sub>ACC</sub> | Address to Output<br>Delay | | 100 | | 120 | - | 150 | | 200 | | | t <sub>CE</sub> | CE to Output Delay | | 100 | | 120 | | 150 | | 500 | | | t <sub>OE</sub> | OE to Output Delay | | 30 | | 35 | | 40 | | 40 | | | t <sub>DF</sub> <sup>(2)</sup> | Output Disable to<br>Output Float | | 30 | | 35 | | 40 | | 40 | ns | | t <sub>OH</sub> <sup>(2)</sup> | Output Hold From<br>Addresses, CE or<br>OE, Whichever<br>Occurred First | 0 | | 0 | | 0 | | 0 | | | - The supply current is the sum of I<sub>CC</sub> and I<sub>PP</sub>. The maximum current value is with Outputs O<sub>0</sub> to O<sub>7</sub> unloaded. This parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven—see timing diagram. - 3. CMOS inputs: $V_{\rm IL}$ = GND $\pm$ 0.3V, $V_{\rm HH}$ = $V_{\rm CC}$ $\pm$ 0.3V. #### A.C. WAVEFORMS # CAPACITANCE(4) TA = 25°C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(5)</sup> | MAX | UNITS | |------------------|-----------------------------|------------------------------|--------------------|-----|-------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | 4 | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{OUT} = 0V$ | 8 | 12 | ρF | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | V <sub>PP</sub> = <b>0</b> V | 18 | 25 | ρF | #### NOTES: - 4. This parameter is only sampled and is not 100% tested. - Typical values are for T<sub>A</sub> = 25°C and nominal supply voltages OE may be delayed up to t<sub>CE</sub>-t<sub>OE</sub> after the falling edge of CE without impact on t<sub>CE</sub>. # A.C. TESTING INPUT/OUTPUT WAVEFORM # A.C. TESTING LOAD CIRCUIT #### **MODE SELECTION** The modes of operation of the WS27C512L are listed in Table 1. A single 5V power supply is required in the read mode. All inputs are TTL levels except for $V_{PP}$ and $A_g$ for device signature. Table 1. Modes Selection | MODE | PINS | CE/PGM | OE/V <sub>PP</sub> | A <sub>9</sub> | A <sub>0</sub> | V <sub>cc</sub> | OUTPUTS | |--------------|-----------------------------|-----------------|--------------------------------|----------------|-----------------|-----------------|------------------| | Read | | VIL | V <sub>IL</sub> | х | x | 5.0V | D <sub>OUT</sub> | | Output Disal | ble | х | V <sub>IH</sub> | Х | X | 5.0V | High Z | | Standby | Standby | | Х | Х | Х | 5.0V | High Z | | Programmin | 9 | V <sub>IL</sub> | V <sub>PP</sub> (8) | Х | Х | 5.8V | D <sub>IN</sub> | | Program Ver | ify | V <sub>IL</sub> | VIL | X | X. | 5.8V | Đ <sub>OUT</sub> | | Program Inh | ibit | V <sub>IH</sub> | V <sub>PP</sub> <sup>(8)</sup> | Х | Х | 5.0V | High Z | | Signature | Manufacturer <sup>(9)</sup> | V <sub>IL</sub> | VIL | VH(8) | V <sub>IL</sub> | 5.0V | 23 H | | Signature | Device <sup>(9)</sup> | V <sub>IL</sub> | V <sub>IL</sub> | VH(8) | V <sub>IH</sub> | 5.0V | С3 Н | NOTES: 7. X can be $V_{IL}$ or $V_{IH}$ . 8. $V_{H} = V_{PP} = 12.75 \pm 0.25 V$ . 9. $A_1-A_8$ , $A_{10}-A_{15} = V_{1L}$ . # **DIP PIN CONFIGURATIONS** | 8 Mbit | 4 Mbit | 2 Mbit | 27C010L | 27C256L | | 27C256L | 27C010L | 2 Mbit | 4 Mbit | 8 Mbit | |----------------------------------------------------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------------------------------------------------------------| | 8 Mbit A 19 A 16 A 15 A 12 A 7 A 6 A 5 A 4 A 3 A 2 A 1 A 0 O 0 | 4 Mbit XX/VPP A18 A16 A12 A7 A6 A5 A4 A3 A2 A1 A0 O0 | 2 Mbit XX/Vpp A <sub>16</sub> A <sub>15</sub> A <sub>17</sub> A <sub>6</sub> A <sub>5</sub> A <sub>4</sub> A <sub>3</sub> A <sub>2</sub> A <sub>1</sub> A <sub>D</sub> O <sub>0</sub> | 27C010L XX/Vpp A16 A15 A12 A7 A6 A5 A4 A3 A2 A1 | 27C256L<br>VPP<br>A12<br>A7<br>A6<br>A5<br>A4<br>A3<br>A2<br>A1<br>A0<br>O8 | WS27C512L -A <sub>15</sub> 1 | VCC<br>A14<br>A13<br>A8<br>A9<br>A11<br>OE<br>A10<br>CE/PGM<br>O7 | 27C010L V <sub>CC</sub> XX/PGM XX A14 A13 A8 A9 A11 ÖE A10 CE O7 O6 | 2 Mbit V <sub>CC</sub> XX/PGM A <sub>17</sub> A <sub>14</sub> A <sub>19</sub> A <sub>9</sub> A <sub>10</sub> CE O <sub>7</sub> O <sub>6</sub> | 4 Mbit Vcc A18 A17 A14 A13 A8 A9 A11 ÖE A10 CE/PGM O7 | 8 Mbit Vcc A18 A17 A14 A13 A8 A9 A11 ÖE/Vpp A10 CE/PGM O7 | | O <sub>1</sub><br>O <sub>2</sub><br>GND | O <sub>1</sub><br>O <sub>2</sub><br>GND | O <sub>1</sub><br>O <sub>2</sub><br>GND | O <sub>t</sub><br>O <sub>2</sub><br>GND | O <sub>1</sub><br>O <sub>2</sub><br>GND | O <sub>1</sub> C <sub>12</sub> 17 O <sub>5</sub> O <sub>2</sub> C <sub>13</sub> 16 O <sub>4</sub> O <sub>4</sub> O <sub>5</sub> O <sub>7</sub> O <sub>8</sub> | O <sub>5</sub><br>O <sub>4</sub><br>O <sub>3</sub> | O <sub>5</sub><br>O <sub>4</sub><br>O <sub>3</sub> | O <sub>5</sub><br>O <sub>4</sub><br>O <sub>3</sub> | O <sub>5</sub><br>O₄<br>O₃ | O <sub>5</sub><br>O <sub>4</sub><br>O <sub>3</sub> | NOTE: 10. Compatible EPROM pin configurations are shown in the blocks adjacent to the WS27C512L pins. # PIN NAMES | A <sub>0</sub> -A <sub>15</sub> | Addresses | |---------------------------------|--------------------------| | CE | Chip Enable | | ÖĒ | Output Enable | | O <sub>0</sub> -O <sub>7</sub> | Outputs | | PGM | Program | | xx | Don't Care (During Read) | # LCC PIN CONFIGURATION #### PROGRAMMING INFORMATION **DC CHARACTERISTICS** ( $T_A$ = 25 $\pm$ 5°C, $V_{CC}$ = 5.8V $\pm$ 0.25V, $V_{PP}$ = 12.75 $\pm$ 0.25V) | PARAMETER | SYMBOLS | MIN | MAX | UNIT | |----------------------------------------------------------------------------------------|-----------------|-----|----------------------|------| | Input Leakage Current (V <sub>IN</sub> = V <sub>CC</sub> or Gnd) | l <sub>Lj</sub> | -10 | 10 | , μΑ | | V <sub>PP</sub> Supply Current During<br>Programming Pulse (CE/PGM = V <sub>IL</sub> ) | I <sub>PP</sub> | | 60 | mA | | V <sub>CC</sub> Supply Current, See I <sub>CC2</sub> | Icc | | 40 | mA | | Input Low Level | V <sub>iL</sub> | 0.1 | 0.8 | V | | Input High Level | V <sub>IH</sub> | 2.0 | V <sub>CC</sub> +0.3 | V | | Output Low Voltage During Verify (I <sub>OL</sub> = 2.1 mA) | V <sub>OL</sub> | | 0.4 | V | | Output High Voltage During Verify (I <sub>OH</sub> = -400 μA) | V <sub>OH</sub> | 3.5 | | V | NOTES: 11. V<sub>CC</sub> must be applied either coincidentally or before V<sub>PP</sub> and removed either coincidentally or after V<sub>PP</sub>. 12. V<sub>PP</sub> must not be greater than 14 volts including overshoot. During CE/FGM = V<sub>IL</sub>, V<sub>PP</sub> must not be switched from 5 volts to 12.75 volts or vice-versa. 13. During power up the CE/FGM pin must be brought high (≥V<sub>IH</sub>) either coincident with or before power is applied to V<sub>PP</sub>. # AC CHARACTERISTICS ( $T_A = 25 \pm 5^{\circ}\text{C}$ , $V_{CC} = 5.8V \pm 0.25V$ , $V_{PP} = 12.75 \pm 0.25V$ ) | PARAMETER | SYMBOLS | MIN | TYP | MAX | ŲNIT | |------------------------------------|-----------------|-----|-----|-----|------| | Address Setup Time | t <sub>AS</sub> | 2 | | | μS | | V <sub>PP</sub> Hold Time | t <sub>VH</sub> | 2 | Ţ | | μs | | Data Setup Time | tos | 2 | | | μs | | Address Hold Time | t <sub>AH</sub> | 0 | | | με | | Data Hold Time | t <sub>OH</sub> | 2 | | | μ8 | | Chip Disable to Output Float Delay | t <sub>DF</sub> | 0 | | 55 | ns | | Data Valid From Chip Enable | t <sub>ÇE</sub> | " | | 55 | ns | | V <sub>PP</sub> Setup Time | t <sub>VS</sub> | 2 | | | μs | | PGM Pulse Width | tpw | 0.1 | • | 4 | ms | #### PROGRAMMING WAVEFORM # PROGRAMMING/ERASURE/PROGRAMMERS Refer to Section 5. # ORDERING INFORMATION | PART NUMBER | SPEED | PACKAGE<br>TYPE | PACKAGE<br>DRAWING | OPERATING<br>RANGE | G | WSI<br>MANUFACTURING | |-----------------|-------|---------------------|--------------------|--------------------|-----------------|----------------------| | | (ns) | ITPE | DUMMING | TEMPERATURE | V <sub>CC</sub> | PROCEDURE | | WS27C512L-10D/5 | 100 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | ±5% | Standard | | WS27C512L-12D | 120 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | ±10% | Standard | | WS27C512L-12J | 120 | 32 Pin PLDCC | J4 | Comm'l | ±10% | Standard | | WS27C512L-15CMB | 150 | 32 Pad CLLCC | C2 | Military | ±10% | MIL-STD-883C | | WS27C512L-15D | 150 | 28 Pin CERDIP, 0.6" | D2 | Comm'l | ±10% | Standard | | WS27C512L-15DMB | 150 | 28 Pin CERDIP, 0.6" | D2 | Military | ±10% | MIL-STD-883C | | WS27C512L-15J | 150 | 32 Pin PLDCC | J4 | Comm'l | ±10% | Standard | | WS27C512L-15LMB | 150 | 32 Pin CLDCC | L3 | Military | ±10% | MIL-STD-883C | | WS27C512L-20CMB | 200 | 32 Pad CLLCC | C2 | Military | ±10% | MIL-STD-883C | | WS27C512L-20DMB | 200 | 28 Pin CERDIP, 0.6" | D2 | Military | ±10% | MIL-STD-883C | WAFERSCALE INTEGRATION, INC. # 1 MEG EPROM SELECTION GUIDE -*!!!!* - WAFERSCALE INTEGRATION, INC. # 128K × 8 CMOS EPROM #### **KEY FEATURES** - High Performance CMOS - 100 ns Access Time - Fast Programming - EPI Processing - Latch-Up Immunity to 200 mA - ESD Protection Exceeds 2000 Volts - DESC SMD No. 5962-89614 - Simplified Upgrade Path - V<sub>PP</sub> and PGM Are "Don't Care" During Normal Read Operation - Compatible with JEDEC 27010 and 27C010 EPROMs - JEDEC Standard Pin Configuration - 32 Pin Dip Package - 32 Pin Chip Carrier #### GENERAL DESCRIPTION The WS27C010L is a high performance, 1,048,576-bit Electrically Programmable UV Erasable Read Only Memory. It is organized as 128 K-words of 8 bits each. Its pin-compatibility with byte-wide JEDEC EPROMs enables upgrades through 8 Mbit EPROMs. The "Don't Care" feature during read operations allows memory expansions from 1M to 8M bits with no printed circuit board changes. The WS27C010L can directly replace lower density 28-pin EPROMs by adding an $A_{16}$ address line and $V_{CC}$ jumper. During the normal read operation PGM and $V_{PP}$ are in a "don't care" state which allows higher order addresses, such as $A_{17}$ , $A_{18}$ , and $A_{19}$ to be connected without affecting the normal read operation. This allows memory upgrades to 8M bits without hardware changes. The WS27C010L will also be offered in a 32-pin plastic Dip with the same upgrade path. The WS27C010L provides microprocessor-based systems extensive storage capacity for large portions of operating system and application software. Its 100-ns access time provides no-wait-state operation with high-performance CPUs such as the 16-MHz 80186, 16-MHz 68020, or 12-MHz 80386. The WS27C010L offers a single chip solution for the code storage requirements of 100% firmware-based equipment. Frequently-used software routines are quickly executed from EPROM storage, greatly enhancing system utility. The WS27C010L is one of an eight product megabit EPROM family. Other byte-wide family members are the faster WS27C010F, the faster WS57C010F with high bus drive and the WS57C010M EPROM module. Word-wide ( $64K \times 16$ ) family members are the WS27C210L, the faster WS27C210F, the faster WS57C210F with high bus drive and the WS57C210M EPROM module. The WS27C010L is manufactured using WSI's advanced CMOS technology. The WS27C010L is one member of a high density EPROM Family which ranges in density from 64K to 4 Megabit. #### PRODUCT SELECTION GUIDE | PARAMETER | 27C010L-10 | 27C010L-12 | 27C010L-13 | 27C010L-15 | 27C010L-20 | |---------------------------|------------|------------|------------|------------|------------| | Address Access Time (Max) | 100 ns | 120 ns | 130 ns | 150 ns | 200 ns | | Chip Select Time (Max) | 100 ns | 120 ns | 130 ns | 150 ns | 200 ns | | Output Enable Time (Max) | 30 ns | 35 ns | 35 ns | 40 ns | 40 ns | #### ABSOLUTE MAXIMUM RATINGS\* | Storage Temperature65°C to +125°C | |----------------------------------------| | Voltages on Any Pin with | | Respect to Ground 0.6V to +7V | | VPP with Respect to Ground0.6V to +14V | | V <sub>CC</sub> Supply Voltage with | | Respect to Ground0.6V to +7V | | ESD Protection | \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. #### **OPERATING RANGE** | RANGE | TEMPERATURE | Vcc | TOLERANCE | |------------|-----------------|-----|-------------| | Commercial | 0°C to +70°C | +5V | ±5% or ±10% | | Industrial | -40°C to +85°C | +5V | ±10% | | Military | -55°C to +125°C | +5\ | ±10% | # DC READ CHARACTERISTICS Over Operating Range with VPP = VCC. | SYMBOL | PARAMETER | TEST COND | ITIONS | MIN | MAX | UNITS | |----------------------------------|----------------------------------------|---------------------------------|-----------|----------------------|---------------------|-------| | V <sub>IL</sub> | Input Low Level | | | -0.5 | 0.8 | ٧ | | V <sub>IH</sub> | Input High Level | | | 2.0 | V <sub>CC</sub> + 1 | V | | VoL | Output Low Voltage | $I_{OL} = 2.1 \text{ mA}$ | | | 0.4 | V | | $V_{\mathrm{OH}}$ | Output High Voltage | $I_{OH} = -400 \mu A$ | | 3.5 | | ٧ | | I <sub>\$B1</sub> <sup>(3)</sup> | V <sub>CC</sub> Standby Current (CMOS) | $\overline{CE} = V_{CC} \pm 0.$ | 3∨ | | 100 | μА | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current | ČË = V <sub>IH</sub> | | | 1 | mA | | 1(0) | V. Active Current | CE = OE = V <sub>IL</sub> | F = 5 MHz | | 50 | mA | | loc <sup>(1)</sup> | V <sub>CC</sub> Active Current | CE = OE = V <sub>IL</sub> | F = 8 MHz | | 60 | IIIA | | lpp | V <sub>PP</sub> Supply Current | $V_{PP} = V_{CC}$ | | | 100 | μА | | V <sub>PP</sub> | V <sub>PP</sub> Read Voltage | | | V <sub>CC</sub> -0.4 | V <sub>CC</sub> | V | | ַ וְנֵן | Input Load Current | $V_{IN} = 5.5V \text{ or } G$ | ind | -1 | 1 | μА | | Ι <sub>L</sub> Ο | Output Leakage Current | $V_{OUT} = 5.5V$ or | Gnd | -10 | 10 | μA | # AC READ CHARACTERISTICS Over Operating Range with VPP = VCC. | SYMBOL | PARAMETER | - | 10 | | 12 | - | 13 | | 15 | -: | 20 | | |--------------------------------|-------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------| | STIMBOL | PANAMETEN | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | t <sub>ACC</sub> | Address to Output<br>Delay | | 100 | | 120 | | 130 | | 150 | | 200 | | | t <sub>CE</sub> | CE to Output Delay | | 100 | | 120 | | 130 | | 150 | | 200 | | | t <sub>OE</sub> | OE to Output Delay | | 30 | | 35 | | 35 | | 40 | | 40 | | | t <sub>DF</sub> <sup>(2)</sup> | Output Disable to<br>Output Float | | 30 | | 35 | | 35 | | 40 | | 40 | ns | | t <sub>OH</sub> <sup>(2)</sup> | Output Hold From<br>Addresses, CE or<br>OE, Whichever<br>Occurred First | 0 | | 0 | | 0 | | 0 | | 0 | | | #### NOTES: - 1. The supply current is the sum of I<sub>CC</sub> and I<sub>PP</sub>. The maximum current value is with Outputs O<sub>0</sub> to O<sub>7</sub> unloaded. - 2. This parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven—see timing diagram. - 3. CMOS inputs: $V_{IL}$ = GND $\pm$ 0.3V, $V_{IH}$ = $V_{CC}$ $\pm$ 0.3V. # A.C. WAVEFORMS # CAPACITANCE(4) TA = 25°C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(5)</sup> | MAX | UNITS | |------------------|-----------------------------|-----------------------|--------------------|-----|------------| | C <sub>IN</sub> | Input Capacitance | $V_{ N} = 0V$ | 4 | 6 | p <b>f</b> | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 8 | 12 | рF | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | V <sub>PP</sub> = 0V | 18 | 25 | рF | #### NOTES: - 4. This parameter is only sampled and is not 100% tested. - Typical values are for T<sub>A</sub> = 25°C and nominal supply voltages. OE may be delayed up to t<sub>CE</sub>-t<sub>OE</sub> after the falling edge of CE without impact on t<sub>CE</sub>. #### A.C. TESTING INPUT/OUTPUT WAVEFORM # A.C. TESTING LOAD CIRCUIT #### **MODE SELECTION** The modes of operation of the WS27C010L are listed in Table 1. A single 5V power supply is required in the read mode. All inputs are TTL levels except for $V_{PP}$ and $A_g$ for device signature. Table 1. Modes Selection | MODE | PINS | CE | ŌĒ | PGM | A <sub>9</sub> | Ao | V <sub>PP</sub> | V <sub>cc</sub> | OUTPUTS | |-------------|-----------------------------|-----------------|-----------------|------------------|-------------------------------|-----------------|--------------------------------|-----------------|------------------| | Read | | V <sub>IL</sub> | V <sub>IL</sub> | X <sup>(1)</sup> | × | Х | х | 5.0V | D <sub>out</sub> | | Output Disa | able | Х | V <sub>IH</sub> | X | X | X | Х | 5.0V | High Z | | Standby | | V <sub>IH</sub> | X | X | Х | × | Х | 5.0V | High Z | | Programmir | ng | V <sub>IL</sub> | V <sub>iH</sub> | V <sub>IL</sub> | Х | Х | V <sub>PP</sub> (6) | 6.0V | D <sub>IN</sub> | | Program Ve | rify | V <sub>IL</sub> | VIL | V <sub>IH</sub> | х | Х | V <sub>PP</sub> <sup>(8)</sup> | 6.0V | οουτ | | Program Inl | hìbít | V <sub>IH</sub> | Х | Х | X | × | V <sub>PP</sub> <sup>(6)</sup> | 5.0V | High Z | | Signature | Manufacturer <sup>(9)</sup> | V <sub>IL</sub> | V <sub>IL</sub> | Х | V <sub>H</sub> <sup>(8)</sup> | VIL | х | 5.0V | 23 H | | Oignature | Device <sup>(9)</sup> | V <sub>IL</sub> | V <sub>IL</sub> | Х | V <sub>H</sub> <sup>(8)</sup> | V <sub>IH</sub> | Х | 5. <b>0</b> V | C1 H | NOTES: 7. X can be $V_{IL}$ or $V_{IH}$ 8. $V_{H}$ = $V_{PP}$ = 12.75 $\pm$ 0.25V. 9. A1-A8, A10-A16 = VIL #### **DIP PIN CONFIGURATIONS** | 8 Mbit | 4 Mbit | 2 Mbit | 27C512L | 27C256L | 1 | WS27C010 | <u> </u> | 27C256L | 27C512L | 2 Mbit | 4 Mbit | 8 Mbit | |-----------------|--------------------|--------------------|-----------------|-----------------|-------------------------------|----------|------------------------------------------------|-----------------|--------------------|-----------------|------------------|--------------------| | A <sub>19</sub> | XX/V <sub>PP</sub> | XX/V <sub>pp</sub> | | | – XX/V <sub>PP</sub> <u>I</u> | 1 32 | . □ ν <sub>cc</sub> — | | | V <sub>cc</sub> | V <sub>cc</sub> | V <sub>cc</sub> | | A <sub>18</sub> | A <sub>16</sub> | A <sub>16</sub> | | | —— A 16 🗆 | | XX/PGM - | i | | XX/PGM | A <sub>18</sub> | A <sub>18</sub> | | A <sub>15</sub> | A <sub>15</sub> | A <sub>15</sub> | A <sub>15</sub> | Vpp | | 3 30 | <b>р</b> хх | V <sub>cc</sub> | ν <sub>cc</sub> | A <sub>17</sub> | A <sub>17</sub> | A <sub>17</sub> | | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | —— A <sub>12</sub> □ | 4 29 | Þ A₁₄ ── | A <sub>14</sub> | A <sub>14</sub> | A14 | A <sub>14</sub> | A <sub>14</sub> | | A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | —— A₁ □ | 5 28 | □ A <sub>13</sub> | A <sub>13</sub> | A <sub>13</sub> | A <sub>13</sub> | A <sub>13</sub> | A <sub>13</sub> | | A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> | | 6 27 | Þ ∧₀ | Ag | A <sub>8</sub> | A <sub>8</sub> | As | A <sub>6</sub> | | A <sub>5</sub> | A <sub>6</sub> | A <sub>5</sub> | A <sub>5</sub> | A <sub>6</sub> | — A <sub>5</sub> ⊂ | 7 26 | þ., | Ag | Ag | A <sub>9</sub> | Ag | Ag | | A <sub>4</sub> | A <sub>4</sub> | A | A <sub>4</sub> | A <sub>4</sub> | —— A4 □ | 8 ( ) 25 | <b>₽</b> • • • • • • • • • • • • • • • • • • • | A <sub>11</sub> | A <sub>11</sub> | A <sub>11</sub> | A <sub>II</sub> | A11 | | A <sub>3</sub> | A <sub>3</sub> | A <sub>3</sub> | A <sub>3</sub> | A <sub>3</sub> | —— A <sub>3</sub> □ | 9 🔾 24 | □ Œ | ŌË | OE/V <sub>PP</sub> | ŌĒ | ÖË | OE/V <sub>PP</sub> | | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | — A₂ □ | | □ A <sub>10</sub> | A <sub>10</sub> | A <sub>10</sub> | A <sub>10</sub> | A <sub>10.</sub> | A <sub>10</sub> | | A <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> | —— A₁ □ | | | CE/PGM | CE/PGM | CE | CE/PGM | CE/PGM | | A <sub>0</sub> | A <sub>0</sub> | A <sub>0</sub> | A <sub>0</sub> | A <sub>0</sub> | — A₀ ⊏ | | <b>□0</b> , | 0, | 0, | 0, | 0, | 0, | | 0, | 00 | ο, | O <sub>0</sub> | 00 | — o, c | | <b>□</b> 0• | O <sub>6</sub> | O <sub>6</sub> | 06 | 0, | O6 | | O, | O, | Ο, | 0, | 0, | ├─ ⁰⊏ | | | O <sub>5</sub> | -O <sub>5</sub> | 05 | 05 | O <sub>5</sub> | | 02 | 02 | 02 | 0, | 02 | _ 0₂ ⊏ | | -po₁ | 0, | 04 | 04 | 0, | 04 | | GND | GND | GND | GND | GND | — GND C | 16 17 | <b>Ի</b> ∘₃—— | O <sub>3</sub> | Ο3 | 03 | O <sub>3</sub> | O <sub>3</sub> | NOTE: 9. Compatible EPROM pin configurations are shown in the blocks adjacent to the WS27C010L pins. #### PIN NAMES #### LCC PIN CONFIGURATION | A <sub>0</sub> -A <sub>16</sub> | Addresses | |---------------------------------|--------------------------| | CE | Chip Enable | | ŌĒ | Output Enable | | O <sub>0</sub> -O <sub>7</sub> | Outputs | | PGM | Program | | XX | Don't Care (During Read) | # PROGRAMMING INFORMATION **DC CHARACTERISTICS** ( $T_A$ = 25 $\pm$ 5°C, $V_{CC}$ = 6.0V $\pm$ 0.25V, $V_{PP}$ = 12.75 $\pm$ 0.25V) | PARAMETER | SYMBOLS | MIN | MAX | UNIT | |-----------------------------------------------------------------------------------------------------------|-----------------|------|----------------------|------| | input Leakage Current $(V_{ N} = V_{CC} \text{ or Gnd})$ | ILI | -10 | 10 | μА | | V <sub>PP</sub> Supply Current <u>During</u><br>Programming Pulse ( <del>CE = PGM = V<sub>IL</sub>)</del> | l <sub>PP</sub> | | 60 | mA | | V <sub>CC</sub> Supply Current | lcc | | 50 | mA | | Input Low Level | V <sub>IL</sub> | -0.1 | 0.8 | V | | Input High Level | V <sub>IH</sub> | 2.0 | V <sub>CC</sub> +0.3 | V | | Output Low Voltage During Verify (I <sub>OL</sub> = 2.1 mA) | V <sub>OL</sub> | | 0.4 | ٧ | | Output High Voltage During Verify (I <sub>OH</sub> = -400 μA) | V <sub>OH</sub> | 3.5 | | ٧ | - NOTES: 10. V<sub>CC</sub> must be applied either coincidentally or before V<sub>PP</sub> and removed either coincidentally or after V<sub>PP</sub>. 11. V<sub>PP</sub> must not be greater than 14 volts including overshoot. During CE = PGM = V<sub>IL</sub>, V<sub>PP</sub> must not be switched from 5 volts. to 12.75 volts or vice-versa. 12. During power up the PGM pin must be brought high (>V<sub>IH</sub>) either coincident with or before power is applied to V<sub>PP</sub>. # AC CHARACTERISTICS (T<sub>A</sub> = 25 $\pm$ 5°C, $V_{CC}$ = 6.0V $\pm$ 0.25V, $V_{PP}$ = 12.75 $\pm$ 0.25V) | PARAMETER | SYMBOLS | MIN | TYP | MAX | UNIT | |------------------------------------------|----------------------|-----|-----|-----|------| | Address Setup Time | t <sub>AS</sub> | 2 | | | μs | | Output Enable Setup Time | toes | 2 | | | μs | | Data Setup Time | tos | 2 | | | μ\$ | | Address Hold Time | t <sub>AH</sub> | 0 | | | μs | | Data Hold Time | t <sub>OH</sub> | 2 | | | μs | | Chip Disable to Output Float Delay | t <sub>OF</sub> | 0 | | 55 | ns | | Data Valid From Output Enable | t <sub>OE</sub> | | | 55 | nş | | V <sub>PP</sub> Setup Time/CE Setup Time | tvs/t <sub>CES</sub> | 2 | | | μS | | PGM Pulse Width | tpw | 0.1 | | 4 | ms | #### PROGRAMMING WAVEFORM # PROGRAMMING/ERASURE/PROGRAMMERS Refer to Section 5. # ORDERING INFORMATION | PART NUMBER | SPEED<br>(ns) | PACKAGE<br>TYPE | PACKAGE<br>DRAWING | OPERATIN<br>RANGE | G | WSI<br>MANUFACTURING | |-------------------|---------------|--------------------------|--------------------|-------------------|-----------------|----------------------| | | (118) | TIPE | DRAWING | TEMPERATURE | V <sub>CC</sub> | PROCEDURE | | WS27C010L-10D/5 | 100 | 32 Pin CERDIP, 0.6" | D4 | Comm'l | ±5% | Standard | | WS27C010L-10L/5 | 100 | 32 Pin CLDCC | L3 | Comm'l | ±5% | Standard | | WS27C010L-12C | 120 | 32 Pad CLLCC | C2 | Comm'l | ±10% | Standard | | WS27C010L-12CMB* | 120 | 32 Pad CLLCC | C2 | Military | ±10% | MIL-STD-883C | | WS27C010L-12D | 120 | 32 Pin CERDIP, 0.6" | D4 | Comm'l | ±10% | Standard | | WS27C010L-12DI | 120 | 32 Pin CERDIP, 0.6" | D4 | Industrial | ±10% | Standard | | W\$27C010L-12DMB* | 120 | 32 Pin CERDIP, 0.6" | D4 | Military | ±10% | MIL-STD-883C | | WS27C010L-12J | 120 | 32 Pin PLDCC | J4 | Comm'l | ±10% | Standard | | WS27C010L-12L | 120 | 32 Pin CLDCC | L3 | Comm'l | ±10% | Standard | | WS27C010L-12P | 120 | 32 Pin Plastic Dip, 0.6" | P5 | Comm'l | ±10% | Standard | | WS27C010L-13CMB* | 130 | 32 Pad CLLCC | C2 | Military | ±10% | MIL-STD-883C | | WS27C010L-13DMB* | 130 | 32 Pin CERDIP, 0.6" | D4 | Military | ±10% | MIL-STD-883C | | WS27C010L-15CI | 150 | 32 Pad CLLCC | Ç2 | Industrial | ±10% | Standard | | WS27C010L-15CMB | 150 | 32 Pad CLLCC | C2 | Military | <u>+</u> 10% | MIL-STD-883C | | WS27C010L-15D | 150 | 32 Pin CERDIP, 0.6" | D4 | Comm'l | ±10% | Standard | | WS27C010L-15DI | 150 | 32 Pin CERDIP, 0.6" | D4 | Industrial | ±10% | Standard | | WS27C010L-15DMB | 150 | 32 Pin CERDIP, 0.6" | D4 | Military | ±10% | MIL-STD-883C | | WS27C010L-15J | 150 | 32 Pin PLDCC | J4 | Comm'l | ±10% | Standard | | WS27C010L-15LMB | 150 | 32 Pin CLDCC | L3 | Military | ±10% | MIL-STD-883C | | WS27C010L-15P | 150 | 32 Pin Plastic Dip, 0.6" | P5 | Comm'l | ±10% | Standard | | WS27C010L-20C | 200 | 32 Pad CLLCC | C2 | Comm'l | ±10% | \$tandard | | WS27C010L-20CMB | 200 | 32 Pad CLLCC | C2 | Military | ±10% | MIL-STD-883C | | WS27C010L-20D | 200 | 32 Pin CERDIP, 0.6" | D4 | Comm'i | ±10% | Standard | | WS27C010L-20DMB | 200 | 32 Pin CERDIP, 0.6" | Ð4 | Military | ±10% | MIL-STD-883C | | WS27C010L-20J | 200 | 32 Pin PLDCC | J4 ' | Comm'i | ±10% | Standard | | WS27C010L-20P | 200 | 32 Pin Plastic Dip, 0.6" | P5 | Comm'l | ±10% | Standard | <sup>\*</sup>These products are Advance Information. WAFERSCALE INTEGRATION, INC. # ADVANCE INFORMATION # 1 Meg (128K × 8) EPROM MODULE #### **KEY FEATURES** - High-Density 1024K-bit CMOS EPROM Module - Utilizes Four WS57C256F High-Speed CMOS EPROMs - Ultra-High Speed Access Time - -- 55 ns - Simplified Upgrade Path From - 256K EPROM (32K × 8) - 512K EPROM (64K × 8) - Fast Programming - 30 Seconds Typical - EPI Processing - Latch-Up Immunity to 200 mA - ESD Protection Exceeds 2000 Volts - · JEDEC Standard Pin Configuration - 32 Pin Ceramic Side-Brazed Dip Package # GENERAL DESCRIPTION The W\$57C010M is a high performance, 1,048,576-bit Electrically Programmable UV Erasable Read Only Memory. It is organized as 128 K-words of 8 bits each. The W\$57C010M is constructed using four high-performance W\$57C256F EPROMs in a 32-pin side-brazed multi-layer co-fired package. The W\$57C256F is manufactured using W\$I's advanced CMOS split-gate EPROM technology. The 55 ns access time of the W\$57C010M enables it to operate in high performance systems. High performance microprocessors such as the 80386 and 68020 require sub-70 ns memory access times to operate at or near full speed. The WS57C010M enables such systems to incorporate operating systems and/or applications software into EPROM. This in turn enhances system utility by freeing up valuable RAM space for data or other program store and eliminating disk accesses for the EPROM resident routines. The WS57C010M pin configuration was established to enable memory upgrades from 256K and 512K EPROMs. $V_{PP}$ is "don't care" and $\overline{PGM}$ is held low during normal read operation. The WS57C010M is part of a three product megabit EPROM module family. Other family members are the WS57C210M $(64K \times 16)$ and the WS27C240M $(256K \times 16)$ . #### PRODUCT SELECTION GUIDE | PARAMETER | WS57C010M-55 | WS57C010M-70 | |---------------------------|--------------|--------------| | Address Access Time (Max) | 55 ns | 70 ns | | Chip Select Time (Max) | 55 ns | 70 ns | | Output Enable Time (Max) | 35 ns | 40 ns | # PIN NAMES | A <sub>0</sub> -A <sub>16</sub> | Addresses | |---------------------------------|--------------------------| | CE | Chip Enable | | ŌĒ | Output Enable | | O <sub>0</sub> O <sub>7</sub> | Outputs | | РGМ | Program Control . | | ХХ | Don't Care (During Read) | # **DIP PIN CONFIGURATIONS** | WS57C010M | | | | | | | | | |-----------------|-----------------|-------------------|----|------------|----|-------------------|-----------------|--------------------| | 27C512 | 27C256 | | | ~ <u>`</u> | | 1 | 27C256 | 27C512 | | | | V <sub>PP</sub> □ | 1 | | 32 | ⊐ v <sub>cc</sub> | | | | | | A16 🗔 | 2 | | 31 | □ PGM | | | | A <sub>15</sub> | Vpp | A15 □ | 3 | | 30 | □ ×× | Vcc | Vcc | | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> 🗀 | 4 | | 29 | □ A <sub>74</sub> | A <sub>14</sub> | A <sub>14</sub> | | A <sub>7</sub> | A7 | A, [ | 5 | | 28 | □ A <sub>13</sub> | A <sub>13</sub> | A <sub>13</sub> | | A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> [ | 6 | | 27 | □ A <sub>8</sub> | A <sub>B</sub> | A <sub>B</sub> | | A <sub>6</sub> | A <sub>5</sub> | As [ | 7 | | 26 | □ A <sub>9</sub> | A <sub>9</sub> | A <sub>B</sub> | | A <sub>4</sub> | A <sub>4</sub> | ^4 C | 8 | | 25 | □ A <sub>11</sub> | A <sub>11</sub> | A <sub>11</sub> | | A <sub>3</sub> | A <sub>3</sub> | A <sub>3</sub> 🗆 | 9 | | 24 | ⊅ ፸ | ŌĒ | OE/V <sub>PP</sub> | | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> _ | 10 | | 23 | □ A <sub>10</sub> | A <sub>10</sub> | A <sub>10</sub> | | A <sub>1</sub> | Α, | A1 [ | | | 22 | □ čĒ | CE | CE | | A <sub>0</sub> | A <sub>0</sub> | ^₀ □ | 12 | | 21 | <b>D</b> 0, | 0, | 0, | | O <sub>0</sub> | 00 | | | | 20 | <b>⊐</b> ∘₄——— | 06 | O <sub>6</sub> | | Ο, | 0, | °₁ 🗖 | | $\cup$ | 19 | <b>D</b> 05 | 05 | Q <sub>s</sub> | | 02 | 02 | °2 🗖 | 15 | | 18 | <b>□</b> 0₄——— | O <sub>4</sub> | O <sub>4</sub> | | GND | GND | GND 🗆 | 16 | | 17 | P 03 | 03 | 03 | NOTE: Compatible EPROM pin configurations are shown in the blocks adjacent to the WS57C010M pins. # **MODE SELECTION** | PINS | PGM | ĈĒ | ŌĒ | V <sub>PP</sub> | v <sub>cc</sub> . | OUTPUTS | |-----------------|-------------------|-----------------|-----------------|-----------------|-------------------|------------------| | Read | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | Х | V <sub>CC</sub> | D <sub>OUT</sub> | | Output Disable | VIL | Х | V <sub>IH</sub> | Х | Vcc | High Z | | Standby | V <sub>IL</sub> | V <sub>iH</sub> | Х | Х | Vcc | High Z | | Program | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>PP</sub> | Vcc | D <sub>IN</sub> | | Program Verify | V <sub>IH</sub> | Х | V <sub>IL</sub> | V <sub>PP</sub> | Vcc | D <sub>OUT</sub> | | Program Inhibit | , V <sub>IH</sub> | V <sub>IH</sub> | $V_{ H}$ | V <sub>PP</sub> | Vcc | High Z | NOTE: X can be either $V_{IL}$ or $V_{IM}$ . # FUNCTIONAL BLOCK DIAGRAM #### ABSOLUTE MAXIMUM RATINGS\* | Storage Temperature65°C to +125°C | |------------------------------------------------------| | Voltages on Any Pin with | | Respect to Ground0.6V to +7V | | V <sub>PP</sub> with Respect to Ground +0.6V to +14V | | V <sub>CC</sub> Supply Voltage with | | Respect to Ground0.6V to +7V | | ESD Protection>2000V | \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. NOTICE: Specifications contained within the following tables are subject to change. #### **OPERATING RANGE** | RANGE | TEMPERATURE | V <sub>cc</sub> | |----------|----------------|-----------------| | Comm'l | 0° to +70°C | +5V ± 5% | | Military | -55° to +125°C | +5V ± 10% | # READ OPERATION DC CHARACTERISTICS Over Operating Range (See Above) | SYMBOL | PARAMETER | CONDITIONS | Min | MAX | UNITS | |------------------------|---------------------------------|-----------------------------------|------|--------------------|-------| | ارر | Input Load Current | $V_{IN} = 5.5V$ | | 10 | μА | | l <sub>L</sub> O | Output Leakage Current | V <sub>OUT</sub> = 5.5V | | 10 | μА | | I <sub>PP1</sub> | V <sub>PP</sub> Load Current | V <sub>PP</sub> ≤ V <sub>CC</sub> | Ī | 10 | μА | | I <sub>SB</sub> (TTL) | V <sub>CC</sub> Current Standby | CE = VIH | | 20 | mA | | I <sub>SB</sub> (CMOS) | V <sub>CC</sub> Current Standby | CE ≃ V <sub>IH</sub> | | 5 | mA | | I <sub>CC</sub> (TTL) | V <sub>CC</sub> Current Active | CE = OE = V <sub>IL</sub> | | 200 | mA | | V <sub>IL</sub> | Input Low Voltage | • | -0.1 | +0.8 | V | | V <sub>iH</sub> | Input High Voltage | | 2.0 | V <sub>CC</sub> +1 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 16 mA | | 0.4 | ٧ | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -4 \text{ mA}$ | 2.4 | | ٧ | | V <sub>PP</sub> | V <sub>PP</sub> Read Voltage | | -0.1 | V <sub>CC</sub> +1 | ٧ | # AC CHARACTERISTICS Over Operating Range (See Above) | SYMBOL CHARA | | ARACTERISTICS TEST CONDITIONS | 57C0 | 10M-55 | 57C010M-70 | | UNUTS | |--------------------------------|--------------------------------------------------------------------|-------------------------------|------|--------|------------|-----|-------| | | CHARACTERISTICS | | MIN | MAX | MIN | MAX | UNITS | | t <sub>ACC</sub> | Address to Output Delay | CE = OE = V <sub>IL</sub> | | 55 | | 70 | ns | | t <sub>CE</sub> | CE to Output Delay | OE = V <sub>IL</sub> | [ | 55 | | 70 | ns | | toE | OE to Output Delay | CE = V <sub>IL</sub> | | 35 | | 40 | ns | | t <sub>DF</sub> <sup>(1)</sup> | OE High to Output Float | CE = V <sub>IL</sub> | 0 | 35 | 0 | 40 | ns | | t <sub>ОН</sub> | Output Hold from<br>Addresses CE or OE<br>Whichever Occurred First | CE = OE = VIL | 0 | | 0 | | ns | NOTE: 1. This parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven—see timing diagram. #### AC READ TIMING DIAGRAM #### NOTES: - 2. This parameter is only sampled and is not 100% tested. - 3. $\overline{\text{OE}}$ may be delayed up to $t_{\text{CE}}$ - $t_{\text{OE}}$ after the falling edge of $\overline{\text{CE}}$ without impact on $t_{\text{CE}}$ - # **CAPACITANCE** | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(2,4)</sup> | MAX | UNITS | |------------------|-----------------------------|-------------------------------|----------------------|-----|-------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0V | 20 | 30 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = <b>0</b> V | 24 | 32 | pF | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | V <sub>PP</sub> = 0V | 54 | 75 | pF | NOTE: 4. Typical values are for $T_A = 25^{\circ}\text{C}$ and nominal supply voltages, f = 1 MHz. # AC TESTING INPUT/OUTPUT WAVEFORM # AC TESTING LOAD CIRCUIT # PROGRAMMING INFORMATION(5,6,7) DC CHARACTERISTICS ( $T_A$ = 25 ± 5°C, $V_{CC}$ = 5.5V ± 5%, $V_{PP}$ = 12.5 ± 0.5V) | PARAMETER | SYMBOLS | MIN | MAX | UNIT | |------------------------------------------------------------------------------------------|-------------------|------|----------------------|------| | Input Leakage Current<br>(V <sub>IN</sub> = V <sub>CC</sub> or Gnd) | ILI | -10 | 10 | μА | | V <sub>PP</sub> Supply Current During<br>Programming Pulse (CE = PGM = V <sub>IL</sub> ) | lpp | | 60 | mA | | V <sub>CC</sub> Supply Current | l <sub>cc</sub> | | 30 | mA | | Input Low Level | V <sub>IL</sub> | -0.1 | 0.8 | V | | Input High Level | , V <sub>IH</sub> | 2.0 | V <sub>CC</sub> +0.3 | V | | Output Low Voltage During Verify (I <sub>OL</sub> = 16 mA) | V <sub>OL</sub> | | 0.45 | v | | Output High Voltage During Verify (I <sub>OH</sub> = -4 mA) | V <sub>OH</sub> | 2.4 | | V | - NOTES: 5. V<sub>CC</sub> must be applied either coincidentally or before V<sub>PP</sub> and removed either coincidentally or after V<sub>PP</sub>. 6. V<sub>PP</sub> must not be greater than 14 volts including overshoot. During CE = PGM = V<sub>IL</sub>, V<sub>PP</sub> must not be switched from 5 volts to 12.5 volts or vice-versa. 7. During power up the PGM pin must be brought high (≥V<sub>IH</sub>) either coincident with or before power is applied to V<sub>PP</sub>. # AC CHARACTERISTICS (T<sub>A</sub> = 25 ± 5°C, $V_{CC} = 5.5V \pm 5\%$ , $V_{PP} = 12.5 \pm 0.5V$ ) | PARAMETER | SYMBOLS | MIN | TYP | MAX | UNIT | |------------------------------------|-------------------|-----|-----|-----|------| | Address Setup Time | t <sub>AS</sub> | 2 | | | με | | Chip Enable Setup Time | t <sub>CE\$</sub> | 2 | | | μ8 | | Output Enable Setup Time | toes | 2 | | | μS | | Data Setup Time | tos | 2 | | | μS | | Address Hold Time | t <sub>AH</sub> | 0 | | | μ8 | | Data Hold Time | tон | 2 | | | μ\$ | | Chip Disable to Output Float Delay | t <sub>DF</sub> | 0 | | 130 | ns | | Data Valid From Output Enable | t <sub>OE</sub> | | | 130 | ns | | V <sub>PP</sub> Setup Time | t <sub>VS</sub> | 2 | | | μs | | PGM Pulse Width | t <sub>PW</sub> | 0.1 | 0.2 | 4 | ms | NOTE: Single shot programming algorithms should use a single 4 ms pulse. #### PROGRAMMING WAVEFORM # 1 Meg (128K × 8) CMOS EPROM # KEY FEATURES - High Performance - --- 55 ns - Simplified Upgrade Path - V<sub>PP</sub> and PGM Are "Don't Care" During Normal Read Operation - Expandable to 8M Bits - Pin Compatible with WS27C010L - EPI Processing - Latch-Up Immunity to 200 mA - ESD Protection Exceeds 2000 Volts - JEDEC Standard Pin Configuration - 32 Pin Dip Package #### GENERAL DESCRIPTION The WS27C010F is a high performance, 1,048,576-bit Electrically Programmable UV Erasable Read Only Memory. It is organized as 128 K-words of 8 bits each. The 55 ns access time of the WS27C010F enables it to operate in high performance systems. The "Don't Care" feature during read operations enables memory expansions up to 8M bits with no printed circuit board changes. High performance microprocessors such as the 80386 and 68020 require 55 ns memory access times to operate at or near full speed. The WS27C010F enables such systems to incorporate operating systems and/or applications software into EPROM. This enhances system utility by freeing up valuable RAM space for data or other program store and eliminating disk accesses for the EPROM resident routines. The WS27C010F pin configuration was established to enable memory upgrades to 8M bits without hardware changes to the printed circuit board. Pins 1 and 31 are "don't care" during normal read operation. This enables higher order addresses to be connected to these pins (see DIP Pin Configurations). When higher density memories are required, the printed circuit board is ready to accept the higher density device with no hardware changes. The WS27C010F is part of an eight product megabit EPROM family. Byte-wide family members ( $128K \times 8$ ) are the WS27C010L, WS27C010F (described herein) and WS57C010F as the high-speed version. Word-wide ( $64K \times 16$ ) family members are the WS27C210L, WS27C210F and the high-speed WS57C210F. The WS57C010M and WS57C210M are high speed, high bus drive EPROM modules. The WS27C010F is manufactured using WSI's advanced CMOS technology. #### PRODUCT SELECTION GUIDE | PARAMETER | W\$27C010F-55 | WS27C010F-70 | WS27C010F-90 | WS27C010F-10 | |---------------------------|---------------|--------------|--------------|--------------| | Address Access Time (Max) | 55 ns | 70 ns | 90 ns | 100 ns | | Chip Select Time (Max) | 55 ns | 70 ns | 90 ns | 100 ns | | Output Enable Time (Max) | 25 ns | 25 ns | 30 ns | 30 ns | K #### ABSOLUTE MAXIMUM RATINGS\* \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. NOTICE: Specifications contained within the following tables are subject to change. #### OPERATING RANGE | RANGE | TEMPERATURE | V <sub>cc</sub> | |------------|----------------|------------------| | Comm'l | 0° to +70°C | +5V ± 5% | | Industrial | -40° to +85°C | +5V ± 10% | | Military | -55° to +125°C | +5V <u>+</u> 10% | #### READ OPERATION **DC CHARACTERISTICS** $0^{\circ}$ C $\leq$ T<sub>A</sub> $\leq$ +70°C; V<sub>CC</sub> (Comm'l/Military) = +5V $\pm$ 10%. | | | | | LIMITS | | | | | |--------------------------------|---------------------------------|-----------------------------------|------|--------------------|-------|--|--|--| | SYMBOL | PARAMETER | CONDITIONS | MIN | MAX | UNITS | | | | | 14 | Input Load Current | $V_{IN} = 5.5V$ | | 10 | μА | | | | | ILO | Output Leakage Current | $V_{OUT} = 5.5V$ | | 10 | μA | | | | | I <sub>РР</sub> <sup>(1)</sup> | V <sub>PP</sub> Load Current | V <sub>PP</sub> ≤ V <sub>CC</sub> | | 10 | μА | | | | | I <sub>SB</sub> TTL | V <sub>CC</sub> Current Standby | CE = V <sub>IH</sub> | | 2 | mA | | | | | I <sub>SB</sub> CMOS | V <sub>CC</sub> Current Standby | CE = V <sub>IH</sub> | | 500 | μА | | | | | lcc <sup>(1)</sup> | V <sub>CC</sub> Current Active | CE = OE = V <sub>IL</sub> | | 40 <sup>(3)</sup> | mA | | | | | V <sub>IL</sub> | Input Low Voltage | | -0.1 | +0.8 | ٧ | | | | | V <sub>iH</sub> | Input High Voltage | | 2.0 | V <sub>CC</sub> +1 | ٧ | | | | | V <sub>OL</sub> | Output Low Voltage | $I_{OL} = 2.1 \text{ mA}$ | | 0.4 | V | | | | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -400 μA | 2.4 | | V | | | | | V <sub>PP</sub> <sup>(1)</sup> | V <sub>PP</sub> Read Voltage | $V_{\rm CC} = 5.0V \pm 0.25$ | -0.1 | V <sub>CC</sub> +1 | V | | | | # AC CHARACTERISTICS 0°C ≤ TA ≤ +70°C | OVUDOL | OUADACTEDICTION | TEST | -55 | | -70 | | -90 | | -10 | | LIMITE | |--------------------------------|--------------------------------------------------------------------|------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|--------| | SYMBOL | CHARACTERISTICS | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | t <sub>ACC</sub> | Address to Output Delay | $\overline{CE} = \overline{OE} = V_{IL}$ | | 55 | | 70 | | 90 | | 100 | | | t <sub>CE</sub> | CE to Output Delay | OE = VIL | | 55 | | 70 | | 90 | | 100 | | | toE | OE to Output Delay | CE ≖ V <sub>IL</sub> | | 25 | | 25 | | 30 | | 30 | ns | | t <sub>DF</sub> <sup>(2)</sup> | OE High to Output Float | ČË = V <sub>IL</sub> | 0 | 25 | 0 | 25 | 0 | 30 | 0 | 30 | 1 ''' | | t <sub>ОН</sub> | Output Hold From<br>Addresses CE or OE<br>Whichever Occurred First | $\overline{CE} = \overline{OE} = V_{iL}$ | 0 | | 0 | | ٥ | | 0 | | | #### NOTES: - V<sub>PP</sub> should be at a TTL level except during programming. The supply current would then be the sum of I<sub>CC</sub> and I<sub>PP</sub>. The maximum current value is with Outputs O<sub>0</sub> to O<sub>7</sub> unloaded. - 2. This parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven—see timing diagram. - 3. Add 2 mA/MHz for A.C. power component. #### AC READ TIMING DIAGRAM # CAPACITANCE(4) TA = 25°C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(5)</sup> | MAX | UNITS | |------------------|-----------------------------|-----------------------|--------------------|-----|-------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | 4 | 6 | pF | | Cout | Output Capacitance | V <sub>OUT</sub> = 0V | 8 | 12 | pF | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | V <sub>PP</sub> = 0V | 18 | 25 | pF | #### NOTES: - 4. This parameter is only sampled and is not 100% tested. - Typical values are for T<sub>A</sub> = 25°C and nominal supply voltages. OE may be delayed up to t<sub>CE</sub>-t<sub>OE</sub> after the falling edge of CE without impact on t<sub>CE</sub>. #### A.C. TESTING INPUT/OUTPUT WAVEFORM #### A.C. TESTING LOAD CIRCUIT # **DIP PIN CONFIGURATIONS** | 8 Mbit | 4 Mbit | 2 Mbit | 27512 | 27256 | , W | S27C010F | = i | 27256 | 27512 | 2 Mbit | 4 Mbit | 8 Mblt | |-----------------------------------------------------------------------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------| | 8 Mbit<br>A19<br>A16<br>A15<br>A7<br>A6<br>A5<br>A4<br>A3<br>A2<br>A1 | 4 Mbit<br>XX/Vpp<br>A16<br>A15<br>A7<br>A6<br>A5<br>A4<br>A3<br>A2<br>A1<br>A0<br>O0 | 2 Mbit<br>XX/Vpp<br>A18<br>A15<br>A17<br>A8<br>A5<br>A4<br>A3<br>A2<br>A1<br>A0<br>O0 | 27512<br>A <sub>15</sub><br>A <sub>16</sub><br>A <sub>5</sub><br>A <sub>4</sub><br>A <sub>3</sub><br>A <sub>2</sub><br>A <sub>1</sub><br>A <sub>6</sub> | 27256 Vpp A12 A7 A6 A5 A4 A3 A2 A1 A0 O0 | XX/V <sub>PP</sub> [ 1 A16 [ 2 2 A17 [ 3 4 4 4 4 4 4 4 4 4 | 32<br>31<br>30<br>29<br>28<br>27<br>26<br>25<br>24<br>0 23<br>1 22<br>2 21 | □ V <sub>∞</sub> □ XX/PGM □ XX □ A₁4 □ A₁3 □ A₁3 □ A₁ □ A₁ □ A₁0 □ A₁0 □ A₁0 □ A₁0 □ O6 | VCC<br>A <sub>14</sub><br>A <sub>13</sub><br>A <sub>8</sub><br>A <sub>9</sub><br>A <sub>11</sub> | 27512 VCC A14 A13 A8 A9 A11 OE/Vpp A10 CE O7 O8 | V <sub>CC</sub><br>XX/PGM<br>A <sub>17</sub><br>A <sub>14</sub><br>A <sub>13</sub><br>A <sub>8</sub><br>A <sub>9</sub> | V <sub>CC</sub><br>A 18<br>A 17<br>A 14<br>A 13<br>A 8<br>A 9<br>A 11 | 8 Mbit<br>VCC<br>A18<br>A17<br>A14<br>A13<br>A8<br>A9<br>A11<br>OE/Vpp<br>A10<br>CE<br>O7 | | O <sub>f</sub><br>O <sub>2</sub><br>GND | O <sub>1</sub><br>O <sub>2</sub><br>GND | O <sub>1</sub><br>O <sub>2</sub><br>GND | O <sub>1</sub><br>O <sub>2</sub><br>GND | O <sub>1</sub><br>O <sub>2</sub><br>GND | 0, 1.<br> | 5 18 | 0,<br>0, | 0 <sub>5</sub><br>0 <sub>4</sub><br>0 <sub>3</sub> | O <sub>5</sub><br>O <sub>4</sub><br>O <sub>3</sub> | O <sub>5</sub><br>O <sub>4</sub><br>O <sub>3</sub> | O <sub>5</sub><br>O <sub>4</sub><br>O <sub>3</sub> | O <sub>5</sub><br>O <sub>4</sub><br>O <sub>3</sub> | NOTE: Compatible EPROM pin configurations are shown in the blocks adjacent to the WS27C010F pins. # PIN NAMES | A <sub>0</sub> -A <sub>16</sub> | Addresses | |---------------------------------|--------------------------| | CE | Chip Enable | | ŌĒ | Output Enable | | O <sub>0</sub> -O <sub>7</sub> | Outputs | | PGM | Program | | XX | Don't Care (During Read) | WAFERSCALE INTEGRATION, INC. # 1 Meg ( $64K \times 16$ ) CMOS EPROM # **KEY FEATURES** - Ultra-High Performance - 100 ns - Simplified Upgrade Path - V<sub>PP</sub> and PGM Are "Don't Care" During Normal Read Operation - Expandable to 8M Bits - EPI Processing - Latch-Up Immunity to 200 mA - ESD Protection Exceeds 2000 Volts - JEDEC Standard Pin Configuration - 40 Pin Dip Package - 44 Pin Chip Carrier #### GENERAL DESCRIPTION The WS27C210L is an ultra-high performance, 1,048,576-bit Electrically Programmable UV Erasable Read Only Memory. It is organized as 64 K-words of 16 bits each. The 100 ns access time of the WS27C210L enables it to operate in high performance systems. The "Don't Care" feature during read operations enables memory expansions up to 8M bits with no printed circuit board changes. High performance microprocessors such as the 80386 and 68020 require sub-120 ns memory access times to operate at or near full speed. The WS27C210L enables such systems to incorporate operating systems and/or applications software into EPROM. This in turn enhances system utility by freeing up valuable RAM space for data or other program store and eliminating disk accesses for the EPROM resident routines. The WS27C210L pin configuration was established to allow memory upgrades to 8M bits without hardware changes to the printed circuit board. Pins 1 and 39 are "don't care" during normal read operation. This enables higher order addresses to be connected to these pins. When higher density memories are required, the printed circuit board is ready to accept the higher density device with no hardware changes. The WS27C210L is part of a high density EPROM family which spans densities from 64K to 4 Meg. The WS27C210L is manufactured using WSI's advanced CMOS technology. #### PRODUCT SELECTION GUIDE | PARAMETER | 27C210L-10 | 27C210L-12 | 27C210L-15 | 27C210L-20 | |---------------------------|------------|------------|------------|------------| | Address Access Time (Max) | 100 ns | 120 ns | 150 ns | 200 ns | | Chip Select Time (Max) | 100 ns | 120 ns | 150 ns | 200 ns | | Output Enable Time (Max) | 30 ns | 35 ns | 40 ns | 40 ns | 4 #### **ABSOLUTE MAXIMUM RATINGS\*** | Storage Temperature65°C to +125°C | |----------------------------------------------------| | Voltages on Any Pin with | | Respect to Ground0.6V to +7V | | V <sub>PP</sub> with Respect to Ground0.6V to +14V | | V <sub>CC</sub> Supply Voltage with | | Respect to Ground0.6V to +7V | | ESD Protection > 2000V | \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **OPERATING RANGE** | RANGE | TEMPERATURE | Vcc | TOLERANCE | |------------|-----------------|-----|-------------| | Commercial | 0°C to +70°C | +5V | ±5% or ±10% | | Military | -55°C to +125°C | +5V | ±10% | # DC READ CHARACTERISTICS Over Operating Range with Vpp = Vcc. | SYMBOL | PARAMETER | TEST CON | DITIONS | MIN | MAX | UNITS | |---------------------------------|----------------------------------------|--------------------------------|-----------------------------------------|----------------------|---------------------|-------| | V <sub>IL</sub> | Input Low Level | | • • • • • • • • • • • • • • • • • • • • | 0.5 | 8.0 | V | | V <sub>IH</sub> | Input High Level | | | 2.0 | V <sub>CC</sub> + 1 | ٧ | | Vol | Output Low Voltage | $I_{OL} = 2.1 \text{ mA}$ | | | 0.4 | ٧ | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -400 \mu A$ | | 3.5 | | ٧ | | I <sub>SB1</sub> <sup>(3)</sup> | V <sub>CC</sub> Standby Current (CMOS) | $\overline{CE} = V_{CC} \pm 0$ | 3V | | 100 | μА | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current | CE = V <sub>IH</sub> | | | 1 | mA | | lcc <sup>(t)</sup> | V <sub>CC</sub> Active Current | CE = OE = V <sub>IL</sub> | F = 5 MHz | | 60 | mA | | 'cc.'' | V <sub>CC</sub> Active Culterit | CE = OE = VIL | F = 8 MHz | | 70 | IIIA | | (PP | V <sub>PP</sub> Supply Current | $V_{PP} = V_{CC}$ | | | 100 | μА | | V <sub>PP</sub> | V <sub>PP</sub> Read Voltage | | | V <sub>CC</sub> -0.4 | Vcc | V | | ļ <sub>U</sub> | Input Load Current | $V_{IN} = 5.5V \text{ or } G$ | ind | -1 | 1 | μА | | ILO | Output Leakage Current | V <sub>OUT</sub> = 5.5V or | Gnd | -10 | 10 | μА | # AC READ CHARACTERISTICS Over Operating Range with VPP = VCC. | SYMBOL | PARAMETER | _ | 10 | -12 | | | -15 | | 20 | UNITS | |--------------------------------|-------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|--------| | STRIDUL | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | OIVITS | | t <sub>ACC</sub> | Address to Output<br>Delay | | 100 | | 120 | | 150 | | 200 | | | t <sub>CE</sub> | CE to Output Delay | | 100 | | 120 | | 150 | | 200 | | | toE | OE to Output Delay | | 30 | | 35 | | 40 | | 40 | | | t <sub>DF</sub> <sup>(2)</sup> | Output Disable to<br>Output Float | | 30 | | 35 | | 40 | | 40 | ns | | t <sub>OH</sub> <sup>(2)</sup> | Output Hold From<br>Addresses, CE or<br>OE, Whichever<br>Occurred First | o | | 0 | | 0 | | 0 | | | #### NOTES - 1. The supply current is the sum of $I_{CC}$ and $I_{PP}$ . The maximum current value is with Outputs $O_0$ to $O_7$ unloaded. - 2. This parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven—see timing diagram. - 3. CMOS inputs: V<sub>IL</sub> = GND $\pm$ 0.3V, V<sub>IH</sub> = V<sub>CC</sub> $\pm$ 0.3V. #### AC READ TIMING DIAGRAM #### NOTES: - 4. This parameter is only sampled and is not 100% tested. - 5. Typical values are for $T_A = 25$ °C and nominal supply voltages. - 6. $\overline{OE}$ may be delayed up to $t_{CE}$ - $t_{OE}$ after the falling edge of $\overline{CE}$ without impact on $t_{CE}$ # CAPACITANCE(4) TA = 25°C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(5)</sup> | MAX | UNITS | |-----------------|-----------------------------|-----------------------|--------------------|-----|-------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | 4 | 6 | pF | | Cout | Output Capacitance | V <sub>OUT</sub> = 0V | 8 | 12 | pF | | $C_{VPP}$ | V <sub>PP</sub> Capacitance | $V_{PP} = 0V$ | 18 | 25 | p₽ | #### A.C. TESTING INPUT/OUTPUT WAVEFORM #### A.C. TESTING LOAD CIRCUIT # **DIP PIN CONFIGURATIONS** | 8 Mbit | 4 Mbit | 2 Mbit | 512K | 57C257 | 57C65 | Ι, | WS27C210L | | 57C65 | 57C257 | 512K | 2 Mbit | 4 Mbit | 8 Mbit | |--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|----------------------|-------------------|---------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | A <sub>18</sub> | XX/V <sub>PP</sub> | XX/V <sub>PP</sub> | XX/V <sub>PP</sub> | XX/V <sub>PP</sub> | XX/V <sub>PP</sub> | XX/V <sub>PP</sub> | 1 40 | □ v <sub>cc</sub> | Vcc | Vcc | ν <sub>cc</sub> | Vcc | Voc | ν <sub>cc</sub> | | CE/PGM | CE/PGM | CE | CE | CE | CE | | 2 39 | XX/PGM - | XX/PGM | XX/PGM | XX/PGM | XX/PGM | A <sub>17</sub> | A17 | | 015 | 015 | 015 | O <sub>15</sub> | 015 | O <sub>15</sub> | ├──°• ¤ | 3 38 | □ NC | NC | NC | NC | A <sub>16</sub> | A 16 | A <sub>18</sub> | | 014 | 014 | 014 | 014 | 014 | 014 | ᅲᄱᅄᆑ | 4 37 | □ A <sub>15</sub> | NC | NC | NC | A <sub>15</sub> | A <sub>15</sub> | A 15 | | 013 | 013 | O <sub>13</sub> | 013 | 013 | 013 | ᆙᅄ | 5 36 <sup>1</sup> | □ A <sub>14</sub> | NC | NC | A14 | A <sub>14</sub> | A <sub>14</sub> | A <sub>14</sub> | | 012 | 012 | 012 | 012 | 012 | 012 | | 6 35 | □ A,3*** | NC | A <sub>13</sub> | A 13 | A <sub>13</sub> | A <sub>13</sub> | A <sub>13</sub> | | 011 | 011 | 011 | 011 | O <sub>11</sub> | O <sub>11</sub> | ├─~°~ぱ | 7 34 | A12 | NC | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | | 010 | 0,0 | 010 | 010 | 010 | 010 | ┈┉┖ | 8 33 | □ A;; | A 11 | A 11 | A <sub>11</sub> | A 11 | A <sub>11</sub> | A11 | | o <sub>a</sub> | ್ಯ | 09 | 09 | O <sub>9</sub> | Οg | | 9 32 | <u></u> □ ∧ <sub>10</sub> | A <sub>10</sub> | A <sub>10</sub> | A <sub>10</sub> | A <sub>10</sub> | A <sub>10</sub> | A <sub>10</sub> | | o <sub>a</sub> | ာ | O <sub>6</sub> | Og | OB | Oa | ┝╌┅╸╡ | 10 31 | Þ₄·── | Ag | Ag | Aθ | Ag | Ag | Ag | | GND | GND | GND | GND | GND | GND | GMD 디 | 11 / 30 | ☐ GND | | 07 | 07 | 07 | 07 | 07 | 07 | | 12 29 | ኴ ል, ── | Aa | A <sub>B</sub> | Ae | Aa | AB | A <sub>8</sub> | | O <sub>6</sub> | O <sub>6</sub> | 06 | 06 | 06 | O <sub>6</sub> | ╙╬ | 13 28 | Þ &, | A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | | 05 | 05 | 05 | 05 | 05 | 05 | | 14 27 | <b>Þ</b> ♣—— | A <sub>6</sub> | A <sub>6</sub> | As | A <sub>6</sub> | A <sup>e</sup> | A <sub>6</sub> | | 04 | 04 | 0, | 04 | 04 | 04 | | 15 26 | Ď 4,□ | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | | O <sub>3</sub> | O <sub>3</sub> | $O_3$ | 03 | 03 | O3 | ├──°₃ ¤ॄ | 16 25 | Þ ₄₊── | A <sub>4</sub> | A <sub>4</sub> | A4 | A <sub>4</sub> | A <sub>4</sub> | A <sub>4</sub> | | 0, | 02 | 02 | 02 | 02 | 02 | <del>├</del> ─°ग्र ै | 17 24 | P^₃── | A <sub>3</sub> | A <sub>3</sub> | A <sub>3</sub> | A <sub>3</sub> | A <sub>3</sub> | A <sub>3</sub> | | 0, | 01 | 0, | 01 | 01 | 01 | ᅈᅜ | 18 23 | <b>□</b> •• | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | A2 | | O <sub>0</sub> | Oc | 00 | Oa | 00 | O <sub>0</sub> | ├─~¤� | 19 22 | P ∧₁── | A <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> | | OE/V <sub>PP</sub> | Œ | ŌĒ | Œ | Œ | ŌĒ | ᅋᅜ | 20 21 | ┝ᇪ┈ | Αο | A <sub>0</sub> | A <sub>D</sub> | A <sub>0</sub> | A <sub>0</sub> | An | NOTE: Compatible EPROM pin configurations are shown in the blocks adjacent to the WS27C210L pins. # PIN NAMES | A <sub>0</sub> -A <sub>15</sub> | Addresses | |---------------------------------|--------------------------| | CE | Chip Enable | | ŌĒ | Output Enable | | O <sub>0</sub> -O <sub>15</sub> | Outputs | | NC | No Connection | | XX | Don't Care (During Read) | | PGM | Program | # LCC PIN CONFIGURATION (TOP) # PROGRAMMING INFORMATION **DC CHARACTERISTICS** ( $T_A = 25 \pm 5$ °C, $V_{CC} = 6.2V \pm 0.25V$ , $V_{PP} = 12.75 \pm 0.25V$ ) | PARAMETER | SYMBOLS | MIN | MAX | UNIT | |------------------------------------------------------------------------------------------|-----------------|------|----------------------|------| | Input Leakage Current<br>(V <sub>IN</sub> = V <sub>CC</sub> or Gnd) | l <sub>u</sub> | -10 | 10 | μА | | V <sub>PP</sub> Supply Current During<br>Programming Pulse (CE = PGM = V <sub>IL</sub> ) | I <sub>PP</sub> | | 60 | mA | | V <sub>CC</sub> Supply Current | Icc | | 50 | mA | | Input Low Level | V <sub>IL</sub> | -0.1 | 0.8 | ٧ | | Input High Level | V <sub>IH</sub> | 2.0 | V <sub>CC</sub> +0.3 | ٧ | | Output Low Voltage During Verify (I <sub>OL</sub> = 2.1 mA) | V <sub>OL</sub> | | 0.4 | ٧ | | Output High Voltage During Verify (I <sub>OH</sub> = -400 μA) | V <sub>OH</sub> | 3.5 | | ٧ | NOTES: 7 V<sub>CC</sub> must be applied either coincidentally or before V<sub>PP</sub> and removed either coincidentally or after V<sub>PP</sub>. 8. V<sub>PP</sub> must not be greater than 14 volts including overshoot. During CE = PGM = V<sub>IL</sub>, V<sub>PP</sub> must not be switched from 5 volts. to 12.75 volts or vice-versa. 9. During power up the PGM pin must be brought high (≥V<sub>IH</sub>) either coincident with or before power is applied to V<sub>PP</sub>. # AC CHARACTERISTICS ( $T_A = 25 \pm 5^{\circ}\text{C}$ , $V_{CC} = 6.2 \text{V} \pm 0.25 \text{V}$ , $V_{PP} = 12.75 \pm 0.25 \text{V}$ ) | PARAMETER | SYMBOLS | MIN | TYP | MAX | UNIT | |------------------------------------------|-----------------------------------|-----|-----|-----|------| | Address Setup Time | t <sub>AS</sub> | 2 | | | μs | | Output Enable Setup Time | toes | 2 | | " | μs | | Data Setup Time | tos | 2 | | | μs | | Address Hold Time | t <sub>AH</sub> | 0 | | | μs | | Data Hold Time | t <sub>OH</sub> | 2 | | | μS | | Chip Disable to Output Float Delay | t <sub>DF</sub> | 0 | | 55 | ns | | Data Valid From Output Enable | t <sub>OE</sub> | | | 55 | ns | | V <sub>PP</sub> Setup Time/CE Setup Time | t <sub>VS</sub> /t <sub>CES</sub> | 2 | | | μ8 | | PGM Pulse Width | t <sub>PW</sub> | 0.1 | | 4 | ms | # PROGRAMMING WAVEFORM # **MODE SELECTION** The modes of operation of the WS27C210L are listed in Table 1. A single 5V power supply is required in the read mode. All inputs are TTL levels except for $V_{PP}$ and on $A_9$ for device signature. Table 1. Modes Selection | PINS | | CE | ŌĒ | PGM | A <sub>9</sub> | A <sub>0</sub> | V <sub>PP</sub> | Vcc | оитритѕ | |----------------|------------------------------|-----------------|-----------------|-------------------|--------------------------------|----------------|-----------------|------|------------------| | Read | | V <sub>IL</sub> | V <sub>IL</sub> | X <sup>(10)</sup> | Х | Х | Х | 5.0V | D <sub>OUT</sub> | | Output Disable | | X | V <sub>IH</sub> | Х | Х | Х | X | 5.0V | High Z | | Standby | | V <sub>IH</sub> | X | Χ | Х | X | Х | 5.0V | High Z | | Programmii | Programming | | V <sub>IH</sub> | V <sub>IL</sub> | Х | Х | V <sub>PP</sub> | 6.2V | DiN | | Program Ve | erify | VIL | $V_{\rm IL}$ | V <sub>IH</sub> | Х | Х | $V_{PP}$ | 6.2V | D <sub>OUT</sub> | | Program In | Program Inhibit | | Х | Х | Х | Х | V <sub>PP</sub> | 6.2V | High Z | | Signature | Manufacturer <sup>(12)</sup> | V <sub>IL</sub> | V <sub>IL</sub> | Х | V <sub>H</sub> <sup>(11)</sup> | VIL | Х | 5.0V | 23 H | | Olgitature | Device <sup>(12)</sup> | $V_{IL}$ | $V_{IL}$ | Х | VH <sup>(11)</sup> | $V_{lH}$ | х | 5.0V | C9 H | **NOTES:** 10. X can be $V_{IL}$ or $V_{IH}$ 11. $V_{H} = V_{PP}$ 12. $A_{1} - A_{8}$ , $A_{10} - A_{15} = V_{IL}$ #### PROGRAMMING/ERASURE/PROGRAMMERS Refer to Section 5. # ORDERING INFORMATION | PART NUMBER | SPEED PACKAGE TYPE | | PACKAGE<br>DRAWING | OPERATIN<br>RANGE | WSI<br>MANUFACTURING | | |-------------------|--------------------|---------------------|--------------------|-------------------|----------------------|--------------| | | (113) | 1176 | DilAma | TEMPERATURE | V <sub>CC</sub> | PROCEDURE | | WS27C210L-10D/5* | 100 | 40 Pin CERDIP, 0.6" | DЗ | Comm'l | ±5% | Standard | | WS27C210L-10J/5* | 100 | 44 Pin PLDCC | J2 | Comm'l | ±5% | Standard | | WS27C210L-12CMB* | 120 | 44 Pad CLLCC | C3 | Military | ±10% | MIL-STD-883C | | WS27C210L-12D | 120 | 40 Pin CERDIP, 0.6" | D3 | Comm'l | ±10% | Standard | | WS27C210L-12DMB* | 120 | 40 Pin CERDIP, 0.6" | D3 | Military | ±10% | MIL-STD-883C | | WS27C210L-12J | 120 | 44 Pin PLDCC | J2 | Çomm'l | ±10% | Standard | | WS27C210L-12L | 120 | 44 Pin CLDCC | L4 | Comm'l | ±10% | Standard | | W\$27C210L-12LMB* | 120 | 44 Pin CLDCC | L4 | Military | ±10% | MIL-STD-883C | | WS27C210L-15CMB | 150 | 44 Pad CLLCC | C3 | Military | ±10% | MIL-STD-883C | | WS27C210L-15D | 150 | 40 Pin CERDIP, 0.6" | D3 | Comm'l | ±10% | Standard | | WS27C210L-15DMB | 150 | 40 Pin CERDIP, 0.6" | D3 | Military | ±10% | MIL-STD-883C | | WS27C210L-15J | 150 | 44 Pin PLDCC | J2 | Comm'l | ±10% | Standard | | WS27C210L-15L | 150 | 44 Pin CLDCC | L4 | Comm'l | ±10% | Standard | | WS27C210L-15LMB | 150 | 44 Pin CLDCC | L4 | Military | ±10% | MIL-STD-883C | | WS27C210L-20CMB | 200 | 44 Pad CLLCC | C3 | Military | ±10% | MIL-STD-883C | | WS27C210L-20D | 200 | 40 Pin CERDIP, 0.6" | D3 | Comm'l | ±10% | Standard | | WS27C210L-20DMB | 200 | 40 Pin CERDIP, 0.6" | D3 | Military | ±10% | MIL-STD-883C | | WS27C210L-20J | 200 | 44 Pin PLDCC | J2 | Comm'l | ±10% | Standard | | WS27C210L-20L | 200 | 44 Pin CLDCC | L4 | Comm'l | ±10% | Standard | | WS27C210L-20LMB | 200 | 44 Pin CLDCC | L4 | Military | ±10% | MIL-STD-883C | <sup>\*</sup>These products are Advance Information. WAFERSCALE INTEGRATION, INC. # 1 Meg (64K × 16) EPROM MODULE #### **KEY FEATURES** - High-Density 64K x 16 CMOS EPROM Module - Utilizes Four WS57C256F High-Speed CMOS EPROMs - Ultra-High Speed Access Time - 55 ns - Simplified Upgrade Path From - WS57C65 (4K x 16 EPROM) - WS57C257 (16K x 16 EPROM) - Fast Programming - 15 Seconds Typical - EPI Processina - Latch-Up Immunity to 200 mA - ESD Protection Exceeds 2000 Volts - JEDEC Standard Pin Configuration - 40 Pin Ceramic Side-Brazed Dip Package #### GENERAL DESCRIPTION The WS57C210M is a high performance, 1,048,576-bit Electrically Programmable UV Erasable Read Only Memory. It is organized as 64 K-words of 16 bits each. The WS57C210M is constructed using four high-performance WS57C256F EPROMs in a 40-pin side-brazed multi-layer co-fired package. The WS57C256F is manufactured using WSI's advanced CMOS split-gate EPROM technology. The 55 ns access time of the WS57C210M enables it to operate in high performance systems. High performance microprocessors such as the 80386 and 68020 require sub-70 ns memory access times to operate at or near full speed. The WS57C210M enables such systems to incorporate operating systems and/or applications software into EPROM. This in turn enhances system utility by freeing up valuable RAM space for data or other program store and eliminating disk accesses for the EPROM resident routines. The WS57C210M pin configuration was established to enable memory upgrades from WS57C65 or WS57C257. V<sub>PP</sub> is "don't care" and PGM is held low during normal read operation. The WS57C210M is part of a three product EPROM module family. Other family members are the WS57C010M (128K $\times$ 8) and the WS27C240M (256K $\times$ 16). #### PRODUCT SELECTION GUIDE | PARAMETER | WS57C210M-55 | WS57C210M-70 | WS57C210M-90 | |---------------------------|--------------|--------------|--------------| | Address Access Time (Max) | 55 ns | 70 ns | 90 ns | | Chip Select Time (Max) | 55 ns | 70 ns | 90 ns | | Output Enable Time (Max) | 35 ns | 40 ns | 40 ns | #### PIN NAMES | A <sub>0</sub> -A <sub>15</sub> | Addresses | |---------------------------------|--------------------------| | ČĒ | Chip Enable | | ŌĒ | Output Enable | | O <sub>0</sub> -O <sub>15</sub> | Outputs | | PGM | Program Control | | NC | No Connection | | XX | Don't Care (During Read) | #### **DIP PIN CONFIGURATIONS** | | , | , W | S57C210I | М | | | | |--------------------|--------------------|------------------------|----------|----|-------------------|--------------------|-----------------| | WS57C257 | WS57C65 | | $\neg$ | | 1 | W\$57C65 | WS57C257 | | XX/V <sub>PP</sub> | XX/V <sub>PP</sub> | LV₽₽□¹ | | 40 | v∞ | Vcc | V <sub>CC</sub> | | CE | CE | ┝┈ᅋ <b>디</b> ² | | 39 | □ PGM | XX/ <del>PGM</del> | XX/PGM | | 015 | O <sub>15</sub> | _O₁5 | | 38 | □ NC | NC | NC | | 014 | 014 | ┝⁰ҹ┩◂ | | 37 | □ A <sub>15</sub> | NC | NC | | O <sub>13</sub> | 013 | ⊢°ଃ <mark>ପ</mark> ା⁵ା | | 36 | □ A <sub>14</sub> | NC | NC | | 012 | 012 | O <sub>12</sub> | l i | 35 | □ A <sub>13</sub> | NC | A <sub>13</sub> | | On | O <sub>11</sub> | ┝┉┖╹ | 1 1 | 34 | A 12- | NC | A <sub>12</sub> | | O <sub>10</sub> | O <sub>10</sub> | L.º₁₀ ☐ 8 | _ | 33 | □ A <sub>11</sub> | An | A <sub>17</sub> | | Og | Og | ┝╩┖ | | 32 | ₽ ^10— | A 10 | A <sub>10</sub> | | O <sub>8</sub> | O <sub>8</sub> | ┝╩┖┦┉ | | 31 | ₽為── | A <sub>B</sub> | Ag | | GND | GND | GND 🗖 🖽 | | 30 | GND. | GND | GND | | 0, | 07 | O, ☐ 12 | | 29 | ₽ ^₃ | As | A <sub>8</sub> | | O <sub>6</sub> | o <sub>6</sub> | <b>—⁰,</b> ☐ ¹³ | | 28 | P A7 | A <sub>7</sub> | A <sub>7</sub> | | 05 | 05 | O <sub>5</sub> | | 27 | ₽~, | A <sub>B</sub> | A <sub>6</sub> | | O <sub>4</sub> | 04 | <u> </u> | 1 1 | 26 | — ~• | A <sub>5</sub> | A <sub>5</sub> | | $O_3$ | O <sub>3</sub> | O <sub>3</sub> 🗖 16 | | 25 | ₽~— | A <sub>4</sub> | A <sub>4</sub> | | 02 | 02 | O <sub>2</sub> | | 24 | ₽^;— | A <sub>3</sub> | A <sub>3</sub> | | 0, | ο, | °₁ ☐ 18 | | 23 | ⊏``* | A <sub>2</sub> | A <sub>2</sub> | | 00 | 00 | —-0₁ <b>☐</b> 19 | | 22 | ₽མ┈ | A <sub>1</sub> | A <sub>†</sub> | | <u> 5</u> | ŌĒ | —ŌĒ <b>□</b> 20 | | 21 | ₽ •₀ | A <sub>0</sub> | A <sub>0</sub> | NOTE: Compatible EPROM pin configurations are shown in the blocks adjacent to the WS57C210M pins. # **MODE SELECTION** | PINS | PGM | CE | ŌĒ | V <sub>PP</sub> | V <sub>cc</sub> | OUTPUTS | |-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------------------| | Read | V <sub>IL</sub> | V <sub>JL</sub> | V <sub>IL</sub> | X | V <sub>CC</sub> | D <sub>OUT</sub> | | Output Disable | V <sub>IL</sub> | Х | $V_{ H}$ | Х | V <sub>CC</sub> | High Z | | Standby | VIL | V <sub>IH</sub> | х | х | V <sub>CC</sub> | High Z | | Program | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>PP</sub> | V <sub>CC</sub> | D <sub>IN</sub> | | Program Verify | V <sub>IH</sub> | Х | V <sub>IL</sub> | V <sub>PP</sub> | V <sub>CC</sub> | D <sub>OUT</sub> | | Program Inhibit | V <sub>IH</sub> | V <sub>tH</sub> | V <sub>iH</sub> | V <sub>PP</sub> | V <sub>CC</sub> | High Z | NOTE: X can be either V<sub>IL</sub> or V<sub>IH</sub>. # FUNCTIONAL BLOCK DIAGRAM #### ABSOLUTE MAXIMUM RATINGS\* | Storage Temperature65°C to +1 | 25°C | |-----------------------------------------------|------| | Voltages on Any Pin with | | | Respect to Ground0.6V to | +7V | | V <sub>PP</sub> with Respect to Ground0.6V to | | | V <sub>CC</sub> Supply Voltage with | | | Respect to Ground0.6V to | +7V | | ESD Protection | | \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. NOTICE: Specifications contained within the following tables are subject to change. # **OPERATING RANGE** | RANGE | TEMPERATURE | V <sub>cc</sub> | | | |----------|----------------|-----------------|--|--| | Comm'l | 0° to +70°C | +5V <u>+</u> 5% | | | | Military | -55° to +125°C | +5V ± 10% | | | #### READ OPERATION DC CHARACTERISTICS Over Operating Range (See Above) | SYMBOL | PARAMETER | CONDITIONS | MIN | MAX | UNITS | |------------------------|---------------------------------|-----------------------------------|------|--------------------|-------| | l <sub>LI</sub> | Input Load Current | $V_{IN} = 5.5V$ | | 10 | μА | | الد | Output Leakage Current | $V_{OUT} = 5.5V$ | | 10 | μА | | I <sub>PP1</sub> | V <sub>PP</sub> Load Current | V <sub>PP</sub> ≤ V <sub>CC</sub> | | 10 | μА | | I <sub>SB</sub> (TTL) | V <sub>CC</sub> Current Standby | CE = V <sub>IH</sub> | | 20 | mA | | I <sub>SB</sub> (CMOS) | V <sub>CC</sub> Current Standby | CE = V <sub>IH</sub> | | 5 | mA | | I <sub>CC</sub> (TTL) | V <sub>CC</sub> Current Active | CE = OE = V <sub>IL</sub> | | 200 | mA | | V <sub>IL</sub> | Input Low Voltage | | -0.1 | +0.8 | ٧ | | V <sub>IH</sub> | Input High Voltage | | 2.0 | V <sub>CC</sub> +1 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 8 mA | T | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = −2 mA | 2.4 | | V | | V <sub>PP</sub> | V <sub>PP</sub> Read Voltage | | -0.1 | V <sub>CC</sub> +1 | V | # AC CHARACTERISTICS Over Operating Range (See Above) | | MBOL CHARACTERISTICS | TEST | 57C210M-55 | | 57C210M-70 | | 57C210M-90 | | | |--------------------------------|--------------------------------------------------------------------|------------------------------------------|------------|-----|------------|-----|------------|-----|-------| | SYMBOL | | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | t <sub>ACC</sub> | Address to Output Delay | $\overline{CE} = \overline{OE} = V_{IL}$ | | 55 | | 70 | | 90 | ns | | t <sub>CE</sub> | CE to Output Delay | OE = V <sub>IL</sub> | | 55 | | 70 | | 90 | ns | | toe | OE to Output Delay | CE = V <sub>IL</sub> | | 35 | | 40 | Γ" - | 40 | ns | | t <sub>DF</sub> <sup>(1)</sup> | OE High to Output Float | CE = V <sub>IL</sub> | 0_ | 35 | 0 | 40 | 0 | 40 | ns | | tон | Output Hold from<br>Addresses CE or OE<br>Whichever Occurred First | CE = OE = V <sub>IL</sub> | 0 | | 0 | " | o | | ns | NOTE: 1. This parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven—see timing diagram. # AC READ TIMING DIAGRAM # CAPACITANCE(2) | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(3)</sup> | MAX | UNITS | |------------------|-----------------------------|----------------|--------------------|-----|-------| | C <sub>IN</sub> | Input Capacitance | $V_{ N} = 0V$ | 20 | 30 | ρ۴ | | C <sub>OUT</sub> | Output Capacitance | $V_{OUT} = 0V$ | 20 | 30 | pF | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | $V_{PP} = 0V$ | 54 | 75 | pF | NOTES: 2. This parameter is only sampled and is not 100% tested. - Typical values are for T<sub>A</sub> = 25°C and nominal supply voltages, f = 1 MHz. ÖE may be delayed up to t<sub>CE</sub>-t<sub>OE</sub> after the falling edge of CE without impact on t<sub>CE</sub>. # AC TESTING INPUT/OUTPUT WAVEFORM #### AC TESTING LOAD CIRCUIT # PROGRAMMING INFORMATION(5,6,7) DC CHARACTERISTICS ( $T_A$ = 25 $\pm$ 5°C, $V_{CC}$ = 5.5V $\pm$ 5%, $V_{PP}$ = 12.5 $\pm$ 0.5V) | PARAMETER | SYMBOLS | MIN | MAX | UNIT | |----------------------------------------------------------------------------------------------|-----------------|------|-----------------------|------| | Input Leakage Current $(V_{IN} = V_{CC} \text{ or Gnd})$ | l <sub>L1</sub> | -10 | 10 | μА | | V <sub>PP</sub> Supply Current <u>During</u> Programming Pulse (CE = PGM = V <sub>IL</sub> ) | I <sub>PP</sub> | | 120 | mA | | V <sub>CC</sub> Supply Current | Icc | | 60 | mΑ | | Input Low Level | V <sub>IL</sub> | -0.1 | 0.8 | ٧ | | Input High Level | V <sub>IH</sub> | 2.0 | V <sub>CC</sub> + 0.3 | V | | Output Low Voltage During Verify (I <sub>OL</sub> = 16 mA) | V <sub>OL</sub> | | 0.45 | ٧ | | Output High Voltage During Verify (I <sub>OH</sub> = -4 mA) | V <sub>он</sub> | 2.4 | | ٧ | NOTES: 5. V<sub>CC</sub> must be applied either coincidentally or before V<sub>PP</sub> and removed either coincidentally or after V<sub>PP</sub>. 6. V<sub>PP</sub> must not be greater than 14 volts including overshool. During CE = PGM = V<sub>IL</sub>, V<sub>PP</sub> must not be switched from 5 volts to 12.5 volts or vice-versa. 7. During power up the PGM pin must be brought high (≥V<sub>IH</sub>) either coincident with or before power is applied to V<sub>PP</sub>. # AC CHARACTERISTICS ( $T_A$ = 25 $\pm$ 5°C, $V_{CC}$ = 5.5V $\pm$ 5%, $V_{PP}$ = 12.5 $\pm$ 0.5V) | PARAMETER | SYMBOLS | MIN | TYP | MAX | ŲNIT | |------------------------------------|-----------------|-----|-----|-----|------| | Address Setup Time | t <sub>AS</sub> | 2 | | | μS | | Chip Enable Setup Time | t <sub>CE</sub> | 2 | | | μS | | Output Enable Setup Time | toes | 2 | | | μS | | Data Setup Time | tos | 2 | | | μs | | Address Hold Time | t <sub>AH</sub> | 0 | | | μS | | Data Hold Time | t <sub>ОН</sub> | 2 | | | μS | | Chip Disable to Output Float Delay | t <sub>DF</sub> | 0 | | 130 | ns | | Data Valid From Output Enable | t <sub>OE</sub> | | | 130 | ns | | V <sub>PP</sub> Setup Time | t <sub>VS</sub> | 2 | | | μѕ | | PGM Pulse Width | tpw | 0.1 | 0.2 | 4 | ms | NOTE: Single shot programming algorithms should use a single 4 ms pulse. # PROGRAMMING WAVEFORM # PROGRAMMING/ERASURE/PROGRAMMERS Refer to Section 5. # ORDERING INFORMATION | PART NUMBER | SPEED<br>(ns) | PACKAGE<br>TYPE | PACKAGE<br>DRAWING | OPERATING<br>TEMPERATURE<br>RANGE | WSI<br>MANUFACTURING<br>PROCEDURE | |-----------------|---------------|--------------------------|--------------------|-----------------------------------|-----------------------------------| | WS57C210M-55R | 55 | 40 Pin Ceramic S/B, 0.6" | R1 | Comm'l | Standard | | WS57C210M-70R | 70 | 40 Pin Ceramic S/B, 0.6" | R1 | Comm'l | Standard | | W\$57C210M-70RM | 70 | 40 Pin Ceramic S/B, 0.6" | R1 | Military | Standard | | WS57C210M-70RMB | 70 | 40 Pin Ceramic S/B, 0.6" | R1 | Military | MIL-STD-883C | | WS57C210M-90R | 90 | 40 Pin Ceramic S/B, 0.6" | R1 | Comm'l | - Standard | | WS57C210M-90RM | 90 | 40 Pin Ceramic S/B, 0.6" | R1 | Military | Standard | | WS57C210M-90RMB | 90 | 40 Pin Ceramic S/B, 0.6" | R1 | Military | MIL-STD-883C | WAFERSCALE INTEGRATION, INC. # 1 Meg (64K × 16) CMOS EPROM ### **KEY FEATURES** - High Performance - 55 ns - · Simplified Upgrade Path - V<sub>PP</sub> and PGM Are "Don't Care" During Normal Read Operation - Expandable to 8M Bits - EPI Processing - Latch-Up Immunity to 200 mA - ESD Protection Exceeds 2000 Volts - JEDEC Standard Pin Configuration - 40 Pin Dip Package #### GENERAL DESCRIPTION The WS27C210F is a high performance, 1,048,576-bit Electrically Programmable UV Erasable Read Only Memory. It is organized as 64 K-words of 16 bits each. The 55 ns access time of the WS27C210F enables it to operate in high performance systems. The "Don't Care" feature during read operations enables memory expansions up to 8M bits with no printed circuit board changes. High performance microprocessors such as the 80386 and 68020 require 55 ns memory access times to operate at or near full speed. The WS27C210F enables such systems to incorporate operating systems and/or applications software into EPROM. This in turn enhances system utility by freeing up valuable RAM space for data or other program store and eliminating disk accesses for the EPROM resident routines. The WS27C210F pin configuration was established to enable memory upgrades to 8M bits without hardware changes to the printed circuit board. Pins 1 and 39 are "don't care" during normal read operation. This enables higher order addresses to be connected to these pins (see DIP Pin Configurations). When higher density memories are required, the printed circuit board is ready to accept the higher density device with no hardware changes. The WS27C210F is part of an eight product megabit EPROM family. Byte-wide family members are: WS27C010L, WS27C010F and WS57C010F. These three are $128K \times 8$ EPROMs with the WS57C010F as the highest speed member. The $64K \times 16$ EPROMs are the WS27C210L, WS27C210F (described herein) and the highest speed version WS57C210F. The WS57C010M and WS57C210M are high speed, high bus drive megabit EPROM modules. The WS27C210F is manufactured using WSI's advanced CMOS technology. #### PRODUCT SELECTION GUIDE | PARAMETER | WS27C210F-55 | WS27C210F-70 | WS27C210F-90 | WS27C210F-10 | |---------------------------|--------------|--------------|--------------|--------------| | Address Access Time (Max) | 55 ns | 70 ns | 90 ns | 100 ns | | Chip Select Time (Max) | 55 ns | 70 ns | 90 ns | 100 ns | | Output Enable Time (Max) | 25 ns | 25 ns | 30 ns | 30 ns | ### ABSOLUTE MAXIMUM RATINGS\* | Storage Temperature65°C to | +125°C | |-------------------------------------|----------| | Voltages on Any Pin with | | | Respect to Ground0.6\ | / to +7V | | VPP with Respect to Ground0.6V | to +14V | | V <sub>CC</sub> Supply Voltage with | | | Respect to Ground0.6\ | / to +7V | | ESD Protection | .>2000V | \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. NOTICE: Specifications contained within the following tables are subject to change. ### **OPERATING RANGE** | RANGE | TEMPERATURE | v <sub>cc</sub> | |------------|----------------|-----------------| | Comm'l | 0° to +70°C | +5V ± 5% | | Industrial | -40° to +85°C | +5V ± 10% | | Military | -55° to +125°C | +5V ± 10% | ### READ OPERATION **DC CHARACTERISTICS** $0^{\circ}C \le T_A \le +70^{\circ}C$ ; $V_{CC}$ (Comm'l/Military) = $+5V \pm 10\%$ . | | | | | LIMITS | | | | |--------------------------------|---------------------------------|-----------------------------------|------|--------------------|----|--|--| | SYMBOL | PARAMETER | CONDITIONS | MIN | MAX UNIT | | | | | l <sub>Li</sub> | Input Load Current | $V_{IN} = 5.5V$ | | 10 | μА | | | | اره | Output Leakage Current | $V_{OUT} = 5.5V$ | | 10 | μА | | | | l <sub>PP</sub> (1) | V <sub>PP</sub> Load Current | V <sub>PP</sub> ≤ V <sub>CC</sub> | | 10 | μΑ | | | | I <sub>SB</sub> <b>T</b> TL | V <sub>CC</sub> Current Standby | CE = V <sub>IH</sub> | | 2 | mA | | | | I <sub>SB</sub> CMOS | V <sub>CC</sub> Current Standby | CE = V <sub>IH</sub> | | 500 | μА | | | | Icc <sup>(1)</sup> | V <sub>CC</sub> Current Active | CE = OE = V <sub>IL</sub> | | 50 <sup>(3)</sup> | mA | | | | V <sub>IL</sub> | Input Low Voltage | | -0.3 | +0.8 | ٧ | | | | V <sub>IH</sub> | Input High Voltage | | 2.0 | V <sub>CC</sub> +1 | ٧ | | | | V <sub>OL</sub> | Output Low Voltage | t <sub>OL</sub> = 2.1 mA | | 0.4 | V | | | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -400 μA | 2.4 | | V | | | | V <sub>PP</sub> <sup>(1)</sup> | V <sub>PP</sub> Read Voltage | $V_{CC} = 5.0V \pm 0.25$ | -0.1 | V <sub>CC</sub> +1 | V | | | ### AC CHARACTERISTICS 0°C ≤ TA ≤ +70°C | | | TEST | | 55 | _ | 70 | -90 -10 | | UNITS | | | |--------------------------------|--------------------------------------------------------------|---------------------------|-----|-----|-----|-----|---------|-----|-------|-----|-------| | SYMBOL | CHARACTERISTICS | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | t <sub>ACC</sub> | Address to Output Delay | CE = OE = VIL | | 55 | | 70 | | 90 | | 100 | | | t <sub>CE</sub> | CE to Output Delay | ŌĒ = V <sub>IL</sub> | | 55 | | 70 | | 90 | | 100 | | | tos | OE to Output Delay | CE = V <sub>IL</sub> | | 25 | | 25 | | 30 | | 30 | ] ns | | t <sub>DF</sub> <sup>(2)</sup> | OE High to Output Float | CE = VIL | 0 | 25 | 0 | 25 | 0 | 30 | 0 | 30 | ] "" | | t <sub>OH</sub> | Output Hold From Addresses CE or OE Whichever Occurred First | CE = OE = V <sub>IL</sub> | 0 | | 0 | | 0 | | 0 | | | ### NOTES: - 1. $V_{PP}$ should be at a TTL level except during programming. The supply current would then be the sum of $I_{CC}$ and $I_{PP}$ . The maximum current value is with Outputs $O_0$ to $O_{15}$ unloaded. - 2. This parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven—see timing diagram. - 3. Add 3 mA/MHz for A.C. power component. ### AC READ TIMING DIAGRAM ## CAPACITANCE(4) TA = 25°C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(5)</sup> | MAX | UNITS | |------------------|-----------------------------|-----------------------|--------------------|-----|-------| | C <sub>IN</sub> | Input Capacitance | $V_{1N} = 0V$ | 4 | 6 | ρF | | Соит | Output Capacitance | V <sub>OUT</sub> ≈ 0V | 8 | 12 | pF | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | $V_{PP} = 0V$ | 18 | 25 | ρF | ### NOTES: - 4. This parameter is only sampled and is not 100% tested. - 5. Typical values are for $T_A = 25^{\circ}\text{C}$ and nominal supply voltages. - 6. OE may be delayed up to $t_{CE} t_{OE}$ after the falling edge of $\overline{CE}$ without impact on $t_{CE}$ . ### A.C. TESTING INPUT/OUTPUT WAVEFORM ### A.C. TESTING LOAD CIRCUIT ## **DIP PIN CONFIGURATIONS** | I. | | | | | | I | W\$27C210 | )F | | 1 | | | | | | |--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|-------------------|-----------|----|---------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | 8 Mbit | 4 Mbit | 2 Mbit | 512K | W857C257 | WS57C65 | 1 | | | | WS57C65 | WS57C267 | 512K | 2 Mbit | 4 Mbit | 8 Mbit | | A <sub>16</sub> | XX/V <sub>PP</sub> | XX/V <sub>PP</sub> | XX/V <sub>PP</sub> | XX/V <sub>PP</sub> | XX/V <sub>PP</sub> | –∨⊷ ⊏ | 1 | 40 | □ ν <sub>cc</sub> | Vcc | Vec | Vcc | Vcc | vcc | ν <sub>cc</sub> | | ÇE/V <sub>PP</sub> | ÇĒ | ÇE | ÇE | CE | ÇE | ᇛ디 | 2 | 39 | □ PGM | XX/PGM | XX/PGM | XX/PGM | XX/PGM | A <sub>17</sub> | A <sub>17</sub> | | 015 | 015 | 015 | 016 | 015 | 015 | - °·s 디 | з . | 38 | D NC — | NC | NC | NC | A <sub>16</sub> | A <sub>16</sub> | A <sub>16</sub> | | 014 | 014 | 014 | 014 | 014 | 014 | •₁-⊏ | 4 | 37 | □ A15 — | NC | NC | ₩C | A <sub>15</sub> | A <sub>15</sub> | A <sub>15</sub> | | O <sub>13</sub> | 013 | O <sub>13</sub> | 013 | 013 | O <sub>13</sub> | _ 0₁₃ 口 | 5 | 36 | □ A <sub>14</sub> — | NC | NC | A <sub>14</sub> | A14 | A <sub>14</sub> | A <sub>14</sub> | | 012 | 012 | 012 | 012 | 012 | 012 | O <sub>12</sub> [ | 6 | 35 | □ A <sub>13</sub> — | NC | A <sub>13</sub> | A <sub>13</sub> | A <sub>13</sub> | A <sub>13</sub> | A <sub>13</sub> | | On | 011 | 011 | O <sub>11</sub> | 011 | 011 | ᅡᅃᄆ | 7 | 34 | □ A <sub>12</sub> — | NC | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | | O <sub>10</sub> | 010 | 010 | 010 | 010 | O <sub>10</sub> | ᅳᅃᆸ | å | 33 | 🗆 A,, — | A <sub>11</sub> | A-11 | A <sub>11</sub> | An | A <sub>11</sub> | A <sub>11</sub> | | 00 | O <sub>9</sub> | Og | O <sub>9</sub> | O <sub>9</sub> | 0, | ┝┉┖ | 9 | 32 | <b>□ *</b> — | A <sub>10</sub> | A <sub>10</sub> | A <sub>10</sub> | A <sub>10</sub> | A <sub>10</sub> | A <sub>10</sub> | | 0, | Og | Og | O <sub>B</sub> | O <sub>8</sub> | O <sub>8</sub> | ᅳᅄᄆ | 10 ( ) | 31 | D 4, | Ag | Ag | Ag | A <sub>9</sub> | Ag | A <sub>9</sub> | | GND 🗆 | 11 | 30 | GND | 07 | 0, | 07 | 07 | 07 | 0, | ᅳᇬᆸ | 12 | 29 | D 46- | Ag | A <sub>6</sub> | Ag | As | Ag | Aθ | | o <sub>s</sub> | 06 | 06 | Os | 06 | 06 | %□ | 13 | 28 | <b>□</b> 4, — | A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | A7 | | 06 | 05 | 05 | 05 | O <sub>5</sub> | 08 | ᅳᇬᄃ | 14 | 27 | □ A <sub>6</sub> — | Α <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> | | 04 | 04 | 04 | 04 | 04 | 04 | ⊢⊶⊏ | 15 | 26 | □ A5 | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | | 03 | 03 | 03 | O <sub>3</sub> | O <sub>3</sub> | O <sub>3</sub> | ⊢°₁⊏ | 16 | 25 | ⊒ 4₄— | A <sub>4</sub> | A4 | A <sub>4</sub> | A <sub>4</sub> | A <sub>4</sub> | A <sub>4</sub> | | 02 | 02 | 02 | 02 | 02 | 02 | ┝ᅆᅜ | 17 | 24 | □ A3 | A <sub>3</sub> | A <sub>3</sub> | A <sub>3</sub> | A <sub>3</sub> | A <sub>3</sub> | Aз | | 0, | 01 | 01 | 0, | 0, | 0, | ᅳᇬᆸ | 18 | 23 | □ A₂ | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | | 00 | 00 | O <sub>0</sub> | 00 | ο <sub>0</sub> | 00 | —о, ⊏ | 19 | 22 | <b>□</b> A₁ — | A <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> | A, | At | A <sub>1</sub> | | ŌĒ | ŌĒ | ŌĒ | ŌE | ŌĒ | ŌE · | ᆖᇀ | 20 | 21 | <b>□</b> ∧₀— | A <sub>D</sub> | A <sub>0</sub> | A <sub>0</sub> | A <sub>0</sub> | A <sub>0</sub> | A <sub>0</sub> | NOTE: Compatible EPROM pln configurations are shown in the blocks adjacent to the WS27C210F pins. ## PIN NAMES | A <sub>0</sub> -A <sub>15</sub> | Addresses | |---------------------------------|--------------------------| | CE | Chip Enable | | ŌĒ | Output Enable | | O <sub>0</sub> -O <sub>15</sub> | Outputs | | NC | No Connection | | XX | Don't Care (During Read) | ## 2 MEG EPROM SELECTION GUIDE ### ADVANCE INFORMATION ## 2 Meg (256K × 8) CMOS EPROM ### **KEY FEATURES** - High Performance CMOS - 120 ns Access Time - EPI Processing - Latch-Up Immunity to 200 mA - ESD Protection Exceeds 2000 Volts - Simplified Upgrade Path - V<sub>PP</sub> and PGM Are "Don't Care" During Normal Read Operation - Compatible with JEDEC 27020 and 27C020 EPROMs - · JEDEC Standard Pin Configuration - 32 Pin Dip Package - 32 Pin Chip Carrier ### GENERAL DESCRIPTION The WS27C020L is a high performance, 2,097,152-bit Electrically Programmable UV Erasable Read Only Memory. It is organized as 256 K-words of 8 bits each. Its pin-compatibility with byte-wide JEDEC EPROMs enables upgrades through 8 Mbit EPROMs. The "Don't Care" feature during read operations enables memory expansions up to 8M bits with no printed circuit board changes. The WS27C020L can directly replace lower density 28-pin EPROMs by adding an $A_{17}$ address line and $V_{\rm CC}$ jumper. During the normal read operation PGM and $V_{\rm PP}$ are in a "don't care" state which allows higher order addresses, such as $A_{18}$ and $A_{19}$ to be connected without affecting the normal read operation. This allows memory upgrades to 8M bits without hardware changes. The WS27C020L will also be offered in a 32-pin plastic Dip with the same upgrade path. The WS27C020L provides microprocessor-based systems extensive storage capacity for large portions of operating system and application software. Its 120-ns access time provides no-wait-state operation with high-performance CPUs such as the 16-MHz 80186, 16-MHz 68020, or 12-MHz 80386. The WS27C020L offers a single chip solution for the code storage requirements of 100% firmware-based equipment. Frequently-used software routines are quickly executed from EPROM storage, greatly enhancing system utility. The WS27C020L is manufactured using WSI's advanced CMOS technology. The WS27C020L is one member of a high density WSI EPROM series which ranges in density from 64K to 4 Megabit. ### PRODUCT SELECTION GUIDE | PARAMETER | 27C020L-12 | 27C020L-15 | 27C020L-17 | 27C020L-20 | |---------------------------|------------|------------|------------|------------| | Address Access Time (Max) | 120 ns- | 150 ns | 170 ns | 200 ns | | Chip Select Time (Max) | 120 ns | 150 ns | 170 ns | 200 ns | | Output Enable Time (Max) | 35 ns | 40 ns | 40 ns | 40 ns | ### **ABSOLUTE MAXIMUM RATINGS\*** | Storage Temperature65°C to +125°C | |----------------------------------------| | Voltages on Any Pin with | | Respect to Ground0.6V to +7V | | VPP with Respect to Ground0.6V to +14V | | V <sub>CC</sub> Supply Voltage with | | Respect to Ground0.6V to +7V | | ESD Protection> 2000V | \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. ### **OPERATING RANGE** | RANGE | TEMPERATURE | Vcc | TOLERANCE | |----------|----------------|-----|-------------| | Comm'l | 0° to +70°C | +5\ | ±5% or ±10% | | Military | -55° to +125°C | +5V | ±10% | ### DC READ CHARACTERISTICS Over Operating Range with VPP = VCC. | SYMBOL | PARAMETER | TEST COND | OITIONS | MIN | MAX | UNITS | |----------------------|----------------------------------------|--------------------------------|-----------|----------------------|---------------------|-------| | V <sub>IL</sub> | Input Low Level | | | -0.5 | 8.0 | V | | V <sub>IH</sub> | Input High Level | | | 2.0 | V <sub>CC</sub> + 1 | V | | VoL | Output Low Voltage | $l_{OL} = 2.1 \text{ mA}$ | | | 0.4 | ٧ | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -400 μA | | 3.5 | | V | | I <sub>SB1</sub> (3) | V <sub>CC</sub> Standby Current (CMOS) | $\overline{CE} = V_{CC} \pm 0$ | .3V | | 100 | μА | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current | CE = V <sub>IH</sub> | | | 1 | mA | | . (1) | M. Anthon Communit | CE = OE = V <sub>IL</sub> | F = 5 MHz | | 50 | | | lcc <sup>(1)</sup> | V <sub>CC</sub> Active Current | CE = OE = VIL | F = 8MHz | | 60 | mA | | l <sub>РР</sub> | V <sub>PP</sub> Supply Current | $V_{PP} = V_{CC}$ | | | 100 | μА | | $V_{PP}$ | V <sub>PP</sub> Read Voltage | | • | V <sub>CC</sub> -0.4 | V <sub>CC</sub> | ν | | <sup>‡</sup> L1 | Input Load Current | V <sub>IN</sub> = 5.5V or Gnd | | -1 | 1 | μΑ | | <sup>1</sup> LO | Output Leakage Current | $V_{OUT} = 5.5V$ or | Gnd | -10 | 10 | μА | ## $\overrightarrow{AC}$ READ CHARACTERISTICS Over Operating Range with $V_{PP} = V_{CC}$ . | SYMBOL | PARAMETER | _ | 12 | - | 15 | -17 -20 | | 20 | UNITS | | |--------------------------------|-------------------------------------------------------------------------|-----|-----|-----|-----|---------|-----|-----|-------|-------| | STIVIBUL | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | ON 12 | | t <sub>ACC</sub> | Address to Output Delay | | 120 | | 150 | | 170 | | 200 | | | toe | CE to Output Delay | | 120 | | 150 | | 170 | | 200 | | | toE | OE to Output Delay | | 35 | | 40 | | 40 | 1 | 40 | | | t <sub>DF</sub> <sup>(2)</sup> | Output Disable to<br>Output Float | | 35 | | 40 | | 40 | | 40 | ns | | t <sub>OH</sub> <sup>(2)</sup> | Output Hold From<br>Addresses, CE or<br>OE, Whichever<br>Occurred First | 0 | | О | | 0 | | 0 | | | ### NOTES - 1. The supply current is the sum of $I_{\rm CC}$ and $I_{\rm PP}$ . The maximum current value is with Outputs $O_0$ to $O_7$ unloaded. - 2. This parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven—see timing diagram. - 3. CMOS inputs: $V_{IL} = GND \pm 0.3V$ , $V_{IH} = V_{CC} \pm 0.3V$ . ### AC READ TIMING DIAGRAM ## CAPACITANCE(4) TA = 25°C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(5)</sup> | MAX | UNITS | |------------------|-----------------------------|----------------|--------------------|-----|-------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | 4 | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{OUT} = 0V$ | 8 | 12 | pF | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | $V_{PP} = 0V$ | 18 | 25 | pF | ### NOTES: - 4. This parameter is only sampled and is not 100% tested. - 5. Typical values are for $T_A = 25^{\circ}C$ and nominal supply voltages. - 6 OE may be delayed up to toe toe after the falling edge of CE without impact on toe ### A.C. TESTING INPUT/OUTPUT WAVEFORM ### A.C. TESTING LOAD CIRCUIT ### **MODE SELECTION** The modes of operation of the WS27C020L are listed in Table 1. A single 5V power supply is required in the read mode. All inputs are TTL levels except for $V_{PP}$ and on $A_9$ for device signature. Table 1. Modes Selection | MODE | CE | ŌE | PGM | A <sub>9</sub> | A <sub>0</sub> | V <sub>PP</sub> | V <sub>cc</sub> | OUTPUTS | | |-------------|-----------------------------|-----------------|------------------|-----------------|-------------------|-----------------|--------------------------------|------------------|-----------------| | Read | V <sub>IL</sub> | V <sub>IL</sub> | X <sup>(7)</sup> | Х | Х | X | 5.0V | D <sub>OUT</sub> | | | Output Disa | Х | V <sub>IH</sub> | Х | Х | Х | Х | 5.0V | High Z | | | Standby | V <sub>IH</sub> | X | Х | X | × | Х | 5.0V | High Z | | | Programmir | ng | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | Х | Х | V <sub>PP</sub> <sup>(8)</sup> | 6.2V | D <sub>IN</sub> | | Program Ve | erify | VIL | V <sub>IL</sub> | V <sub>IH</sub> | Х | × | V <sub>PP</sub> <sup>(8)</sup> | 6.2V | Dout | | Program Inf | Program Inhibit | | X | X | X | × | V <sub>PP</sub> <sup>(8)</sup> | 6.2V | High Z | | Cinnatura | Manufacturer <sup>(9)</sup> | VIL | V <sub>IL</sub> | Х | VH <sup>(8)</sup> | V <sub>IL</sub> | Х | 5.0V | 23 H | | Signature | Device <sup>(9)</sup> | V <sub>IL</sub> | VIL | Х | VH <sup>(8)</sup> | V <sub>IH</sub> | Х | 5.0V | C1 H | NOTES: 7. X can be V<sub>fL</sub> or V<sub>IH</sub> 8. $V_H = V_{PP} = 12.75 \pm 0.25 V$ . 9. $A_1-A_8$ , $A_{10}-A_{17} = V_{1L}$ ### **DIP PIN CONFIGURATIONS** | 8 Mbit | 4 Mbit | 1 Mbit | 27C512L | 27C256L | | WS27C020 | L | 27C256L | 27C512L | 1 Mbit | 4 Mbit | 8 Mbit | |-----------------|--------------------|--------------------|-----------------|-----------------|------------------------|----------|---------------------|-----------------|--------------------|-----------------|-----------------|--------------------| | A <sub>19</sub> | XX/V <sub>PP</sub> | XX/V <sub>pp</sub> | | | - XX/V <sub>PP</sub> 🗀 | | <b>Ե</b> ∨շշ — | | | Vcc | Vcc | Vcc | | A 16 | A <sub>16</sub> | A <sub>16</sub> | | | ——A₁6 [ | | XX/PGM | | | XX/PGM | A <sub>1B</sub> | A <sub>18</sub> | | A <sub>15</sub> | A <sub>15</sub> | A <sub>15</sub> | A <sub>15</sub> | $V_{pp}$ | A <sub>15</sub> □ | | □ A <sub>17</sub> — | V <sub>CC</sub> | Vcc | XX | A <sub>17</sub> | A <sub>17</sub> | | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> □ | | <b>Þ</b> A₁₄ ───-ˈ | A <sub>14</sub> | A <sub>14</sub> | A <sub>14</sub> | A <sub>14</sub> | A <sub>14</sub> | | A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | —— A, □ | | A13 | A <sub>13</sub> | A <sub>13</sub> | A <sub>13</sub> | A <sub>13</sub> | A <sub>13</sub> | | A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> [ | ß 27 | □ A <sub>8</sub> | A <sub>B</sub> | Ae | AB | Ae | Αe | | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | —— A <sub>6</sub> ⊏ | | · Þ ∧₅ ── <u></u> | A <sub>9</sub> | Ag | Ag | Ag | Ag | | A <sub>4</sub> | A <sub>4</sub> | A <sub>4</sub> | A <sub>4</sub> | A <sub>4</sub> | —— A₁ □ | 8 ( )25 | Þ., | A <sub>11</sub> | A <sub>11</sub> | An | A <sub>11</sub> | A <sub>11</sub> | | A <sub>3</sub> | A <sub>3</sub> | A <sub>3</sub> | $A_3$ | $A_3$ | — A₃ □ | 9 🔾 24 | <u></u> Þॡ ── | OĒ ! | OE/V <sub>PP</sub> | ŌĒ | ŌÊ | OE/V <sub>PP</sub> | | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | —— A₂ □ | | .p.a,, | A <sub>10</sub> | A <sub>10</sub> | A <sub>10</sub> | A <sub>10</sub> | A <sub>10</sub> | | A <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> | A, [ | 11 22 | 中碇 ── | CE/PGM | CE/PGM | ÇË | CE/PGM | CE/PGM | | A <sub>0</sub> | A <sub>o</sub> | A <sub>0</sub> | A <sub>0</sub> | Ao | A <sub>0</sub> 🗆 | 12 21 | <u></u> ხი,—— | Q <sub>7</sub> | 0, | 0, | Q <sub>7</sub> | O <sub>7</sub> | | ٥, | 0, | O <sub>0</sub> | O <sub>0</sub> | Ο, | O₀ ⊏ | 13 20 | <b>₽</b> % | O <sub>6</sub> | O <sub>6</sub> | O <sub>6</sub> | O <sub>B</sub> | 0, | | 0, | Q <sub>1</sub> | O <sub>1</sub> | O <sub>1</sub> | $\mathbf{O}_1$ | — o₁ ⊏ | | <b>Ի</b> օ,— | 0, | 0, | 0, | 0, | 0, | | 02 | Q <sub>2</sub> | O <sub>2</sub> | $\mathbf{Q}_2$ | $O_2$ | —— O₂ □ | | <b>Ի</b> ∘₄— | 04 | 0, | 0, | 0, | 04 | | GND | GND | GND | GND | GND | —GND □ | 16 17 | Þ 0₃ | O <sub>3</sub> | 03 | 03 | 03 | O <sub>3</sub> | NOTE: Compatible EPROM pin configurations are shown in the blocks adjacent to the WS27C020L pins. ### PIN NAMES ### LCC PIN CONFIGURATION ### PROGRAMMING INFORMATION DC CHARACTERISTICS (T<sub>A</sub> \* 25 $\pm$ 5°C, V<sub>CC</sub> \* 6.2V $\pm$ 0.25V, V<sub>PP</sub> \* 12.75 $\pm$ 0.25V) | PARAMETER | SYMBOLS | MIN | MAX | UNIT | |------------------------------------------------------------------------------------------|-----------------|------|----------------------|------| | Input Leakage Current<br>(V <sub>IN</sub> = V <sub>CC</sub> or Gnd) | l <sub>u</sub> | -10 | 10 | μΑ | | V <sub>PP</sub> Supply Current During<br>Programming Pulse (CE = PGM = V <sub>IL</sub> ) | lpp | | 60 | mA | | V <sub>CC</sub> Supply Current | loc | | 50 | mA | | Input Low Level | V <sub>IL</sub> | -0.1 | 0.8 | V | | Input High Level | V <sub>IH</sub> | 2.0 | V <sub>CC</sub> +0.3 | V | | Output Low Voltage During Verify (I <sub>OL</sub> = 2.1 mA) | V <sub>OL</sub> | | 0.4 | V | | Output High Voltage During Verify (I <sub>OH</sub> = -400 μA) | V <sub>OH</sub> | 3.5 | | V | - NOTES: 10. V<sub>CC</sub> must be applied either coincidentally or before V<sub>PP</sub> and removed either coincidentally or after V<sub>PP</sub>. 11. V<sub>PP</sub> must not be greater than 14 volts including overshoot. During CE = PGM = V<sub>IL</sub>, V<sub>PP</sub> must not be switched from 5 volts - to 12.75 volts or vice-versa. 12. During power up the PGM pin must be brought high (≥V<sub>IH</sub>) either coincident with or before power is applied to V<sub>PP</sub>. ## AC CHARACTERISTICS ( $T_A = 25 \pm 5^{\circ}\text{C}$ , $V_{CC} = 6.2 \text{V} \pm 0.25 \text{V}$ , $V_{PP} = 12.75 \pm 0.25 \text{V}$ ) | PARAMETER | SYMBOLS | MIN | TYP | MAX | UNIT | |------------------------------------------|-----------------------------------|-----|-----|-----|------| | Address Setup Time | t <sub>AS</sub> | 2 | | | μs | | Output Enable Setup Time | t <sub>OES</sub> | 2 | | : | μS | | Data Setup Time | tos | 2 | | | μS | | Address Hold Time | t <sub>AH</sub> | O | | | μS | | Data Hold Time | t <sub>OH</sub> | 2 | | | μs | | Chip Disable to Output Float Delay | t <sub>DF</sub> | 0 | | 55 | ns | | Data Valid From Output Enable | t <sub>OE</sub> | | | 55 | ns | | V <sub>PP</sub> Setup Time/CE Setup Time | t <sub>VS</sub> /t <sub>CES</sub> | 2 | | | μS | | PGM Pulse Width | t <sub>PW</sub> | 0.1 | | 4 | mş | ### PROGRAMMING WAVEFORM ### ADVANCE INFORMATION ## 2 Meg (128K × 16) CMOS EPROM ### KEY FEATURES - Ultra-High Performance - 120 ns - Simplified Upgrade Path - V<sub>PP</sub> and PGM Are "Don't Care" During Normal Read Operation - --- Expandable to 8M Bits - EPI Processing - Latch-Up Immunity to 200 mA - ESD Protection Exceeds 2000 Volts - JEDEC Standard Pin Configuration - 40 Pin Dip Package - 44 Pin Chip Carrier ### GENERAL DESCRIPTION The WS27C220L is an ultra-high performance, 2,097,152-bit Electrically Programmable UV Erasable Read Only Memory. It is organized as 128K-words of 16 bits each. The 120 ns access time of the WS27C220L enables it to operate in high performance systems. The "Don't Care" feature during read operations enables memory expansions up to 8M bits with no printed circuit board changes. High performance microprocessors such as the 12 MHz 80386 and 16 MHz 68020 require 120 ns memory access times to operate at or near full speed. The WS27C220L enables such systems to incorporate operating systems and/or applications software into EPROM. This in turn enhances system utility by freeing up valuable RAM space for data or other program store and eliminating disk accesses for the EPROM resident routines. The WS27C220L pin configuration was established to allow memory upgrades to 8M bits without hardware changes to the printed circuit board. Pins 1 and 39 are "don't care" during normal read operation. This enables higher order addresses to be connected to these pins (see DIP Pin Configurations). When higher density memories are required, the printed circuit board is ready to accept the higher density device with no hardware changes. The WS27C220L is part of a high density EPROM family which spans densities from 64K to 4 Meg. The WS27C220L is manufactured using WSI's advanced CMOS technology. ### PRODUCT SELECTION GUIDE | PARAMETER | 27C220L-12 | 27C220L-15 | 27C220L-17 | 27C220L-20 | |---------------------------|------------|------------|------------|------------| | Address Access Time (Max) | 120 ns | 150 ns | 170 ns | 200 ns | | Chip Select Time (Max) | 120 ns | 150 ns | 170 ns | 200 ns | | Output Enable Time (Max) | 35 ns | 40 ns | 40 ns | 40 ns | ### ABSOLUTE MAXIMUM RATINGS\* | Storage Temperature | 65°C to +125°C | |-------------------------------------|----------------| | Voltages on Any Pin with | | | Respect to Ground | 0.6V to +7V | | VPP with Respect to Ground | 0.6V to +14V | | V <sub>CC</sub> Supply Voltage with | | | Respect to Ground | 0.6V to +7V | | ESD Protection | > 2000V | \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. ### OPERATING RANGE | RANGE | TEMPERATURE | Vcc | TOLERANCE | |----------|----------------|-----|-------------| | Comm'l | 0° to +70°C | +5V | ±5% or ±10% | | Military | -55° to +125°C | +5V | ±10% | ## **DC READ CHARACTERISTICS** Over Operating Range with $V_{PP} = V_{CC}$ . | SYMBOL | PARAMETER | TEST COND | SITIONS | MIN | MAX | UNITS | |----------------------|----------------------------------------|--------------------------------|-----------|----------------------|---------------------|-------| | V <sub>IL</sub> | Input Low Level | | | -0.5 | 0.8 | V | | V <sub>IH</sub> | Input High Level | | | 2.0 | V <sub>CC</sub> + 1 | V | | V <sub>OL</sub> | Output Low Voltage | i <sub>OL</sub> = 2.1 mA | | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -400 \mu A$ | | 3.5 | | V | | I <sub>SB1</sub> (3) | V <sub>CC</sub> Standby Current (CMOS) | $\overline{CE} = V_{CC} \pm 0$ | 3V | [ | 100 | μА | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current | CE = VIH | | | 1 | mA | | (2) | M. Anti-in Commant | CE = OE = V <sub>IL</sub> | F = 5 MHz | | 60 | | | lcc <sup>(1)</sup> | V <sub>CC</sub> Active Current | CE = OE = VIL | F = 8 MHz | | 70 | mA | | l <sub>PP</sub> | V <sub>PP</sub> Supply Current | $V_{PP} = V_{CC}$ | | | 100 | μА | | V <sub>PP</sub> | V <sub>PP</sub> Read Voltage | | | V <sub>CC</sub> -0.4 | V <sub>cc</sub> | ν | | l <sub>Ll</sub> | Input Load Current | $V_{IN} = 5.5V \text{ or } C$ | ind | -1 | 1 | μA | | Īιο | Output Leakage Current | $V_{OUT} = 5.5V \text{ or}$ | Gnd | -10 | 10 | μА | ### AC READ CHARACTERISTICS Over Operating Range with $V_{PP} = V_{CC}$ . | SYMBOL | PARAMETER | -12 | | -15 | | -17 | | -: | 20 | UNITS | |--------------------------------|-----------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-------| | SIMBOL | FACAINETER | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | tACC | Address to Output Delay | | 120 | | 150 | | 170 | | 200 | | | t <sub>CE</sub> | CE to Output Delay | | 120 | | 150 | | 170 | | 200 | | | toE | OE to Output Delay | | 35 | ; | 40 | | 40 | | 40 | | | t <sub>DF</sub> <sup>(2)</sup> | Output Disable to<br>Output Float | | 35 | | 40 | | 40 | | 40 | ns | | t <sub>OH</sub> <sup>(2)</sup> | Output Hold From<br>Addresses, Œ or<br>Œ, Whichever<br>Occurred First | 0 | | 0 | | o | | 0 | | | ### NOTES: - 1. The supply current is the sum of $I_{CC}$ and $I_{PP}$ . The maximum current value is with Outputs $O_0$ to $O_7$ unloaded. - 2. This parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven—see timing diagram. - 3. CMOS inputs: $V_{IL} = GND \pm 0.3V$ , $V_{IH} = V_{CC} \pm 0.3V$ . ### AC READ TIMING DIAGRAM ## $CAPACITANCE^{(4)} T_A = 25$ °C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(5)</sup> | MAX | UNITS | |------------------|-----------------------------|-----------------------|--------------------|-----|-------| | CIN | Input Capacitance | $V_{ N} = 0V$ | 4 | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 8 | 12 | pF | | $C_{VPP}$ | V <sub>PP</sub> Capacitance | V <sub>PP</sub> = 0V | 18 | 25 | рF | ### NOTES: - 4. This parameter is only sampled and is not 100% tested. - Typical values are for T<sub>A</sub> = 25°C and nominal supply voltages. DE may be delayed up to t<sub>CE</sub>-t<sub>OE</sub> after the falling edge of CE without impact on t<sub>CE</sub> ### A.C. TESTING INPUT/OUTPUT WAVEFORM ### A.C. TESTING LOAD CIRCUIT ## **DIP PIN CONFIGURATIONS** | | | | | | | | WS27C220L | | | | | | | | |--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|-----------------------------|------------|----------------------|-----------------|-----------------|-----------------|-----------------|-------------------|-----------------| | 8 Mbit | 4 Mbit | 1 Mbit | 512K | 57C257 | 57C65 | l , | #10270220L | ı | 57C65 | 57C257 | 512K | 1 Mbit | 4 Mbit | 8 Mbit | | A <sub>18</sub> | XX/V <sub>PP</sub> | XX/V <sub>PP</sub> | XX/V <sub>PP</sub> | XX/V <sub>PP</sub> | XX/V <sub>PP</sub> | –хх/V <sub>РР</sub> □ | 1 40 | ⊐ v∞— | Vcc | Vcc | Vcc | vcc | vcc | Vcc | | CE/PGM | CE/PGM | ČĒ | CE | CE | CE | | | □ XX/PGM — | XX/PGM | XX/PGM | XX/PGM | XX/PGM | A <sub>17</sub> | A <sub>17</sub> | | 015 | 015 | 016 | 016 | 015 | O <sub>15</sub> | O <sub>15</sub> 🗖 | 3 38 | □ A <sub>16</sub> —— | NC | NÇ | NC | NÇ | A <sub>16</sub> | A <sub>16</sub> | | 014 | 014 | 014 | 014 | 014 | 014 | 0₁₄ ⊏ | | □ A <sub>15</sub> | NC | NC | NC | A <sub>15</sub> | A <sub>15</sub> | A <sub>15</sub> | | 013 | 013 | O <sub>13</sub> | 013 | 013 | 013 | | 5 36 | Þ 4¼ | NÇ | NC | A <sub>14</sub> | A <sub>14</sub> | A <sub>14</sub> | A <sub>14</sub> | | 012 | 012 | 012 | 012 | 012 | 012 | —-O₁2 □ | 6 35 | □ A <sub>13</sub> | NC | A <sub>13</sub> | A <sub>13</sub> | A <sub>13</sub> | A <sub>13</sub> | A <sub>13</sub> | | 011 | 011 | 011 | 011 | 011 | 011 | ——o,, 🗆 | 7 34 | □ A <sub>12</sub> | NC | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | | O <sub>10</sub> | 010 | 010 | O <sub>10</sub> | 010 | 010 | | ß 33 | Ď A₁₁ | An | A <sub>11</sub> | A <sub>11</sub> | A <sub>11</sub> | A <sub>11</sub> : | A <sub>11</sub> | | 09 | 09 | Og | Og | O <sub>9</sub> | Og | | 9 32 | Ď A₁₀ | A <sub>10</sub> | A <sub>10</sub> | A <sub>10</sub> | A 10 | A <sub>10</sub> | A <sub>10</sub> | | Og | OB | O <sub>a</sub> | Oa | O <sub>6</sub> | Ο <sub>6</sub> | 0₃ □ | 10 / 31 | <b>□</b> a, | Ag | A <sub>9</sub> | A <sub>9</sub> | A <sub>B</sub> | Ag | Ag | | GND | GND | GND | GND | GND | GND | —GND □ | 11 \ / 30 | GND | 07 | 07 | 0, | 07 | 07 | 0, | <b>├</b> ──° <sup>,</sup> □ | 12 29 | <b>□</b> 4. —— | Aa | Ag | Ag | A <sub>8</sub> | As | Aa | | O <sub>B</sub> | Og | 06 | O <sub>B</sub> | O <sub>6</sub> | 06 | | 13 28 | □ A, | A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | Αγ | A7 | A <sub>7</sub> | | 05 | 05 | O <sub>5</sub> | 0, | 05 | 05 | 0, □ | 14 27 | Þ A₅ | A <sub>6</sub> | A <sub>8</sub> | A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> | | 04 | 04 | 04 | 04 | O4 . | 04 | | | □ A, | A <sub>5</sub> | A <sub>6</sub> | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | | 03 | 03 | Ο3 - | 03 | 03 | 03 | | | □ *⁴ | Aa | A <sub>4</sub> | A <sub>4</sub> | A <sub>4</sub> | A <sub>4</sub> | A <sub>4</sub> | | 02 | 02 | 02 | 02 | 02 | 02 | | 17 24 | Þ., | Ag | A <sub>3</sub> | A <sub>3</sub> | A <sub>3</sub> | A <sub>3</sub> | Ag | | 0, | 01 | 0, | 01 | 0, | 0, | 아디 | 18 23 | D A₂ | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | | 00 | 00 | 00 | 00 | 00 | 00 | ∾□ | 19 22 | Ď ∧₁—— | A <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> | | ÖĒ/V <sub>PP</sub> | Œ | ŌĔ | ᅊ | ŌΕ | ŌĒ | ——≅ <b>□</b> | 20 21 | Þ₄—— | A <sub>0</sub> | A <sub>D</sub> | A <sub>0</sub> | Ap | A <sub>0</sub> | Αa | | | | * | | | | • | | J | | | | | | | NOTE: Compatible EPROM pin configurations are shown in the blocks adjacent to the WS27C220L pins. ### PIN NAMES | A <sub>0</sub> -A <sub>16</sub> | Addresses | |---------------------------------|--------------------------| | ĈĒ | Chip Enable | | ŌĒ | Output Enable | | O <sub>0</sub> -O <sub>15</sub> | Outputs | | NC | No Connection | | XX | Don't Care (During Read) | | РGМ | Program | ## LCC PIN CONFIGURATION (TOP) ### PROGRAMMING INFORMATION DC CHARACTERISTICS ( $T_A$ = 25 ± 5°C, $V_{CC}$ = 6.2V ± 0.25V, $V_{PP}$ = 12.75 ± 0.25V) | PARAMETER | SYMBOLS | MIN | MAX | UNIT | |------------------------------------------------------------------------------------------|-----------------|------|----------------------|------| | Input Leakage Current<br>(V <sub>IN</sub> = V <sub>CC</sub> or Gnd) | ILI | -10 | 10 | μА | | V <sub>PP</sub> Supply Current During<br>Programming Pulse (CE = PGM = V <sub>IL</sub> ) | I <sub>PP</sub> | | 60 | mA | | V <sub>CC</sub> Supply Current | Icc | | 50 | mA | | Input Low Level | V <sub>IL</sub> | -0.1 | 0.8 | ٧ | | Input High Level | V <sub>IH</sub> | 2.0 | V <sub>CC</sub> +0.3 | V | | Output Low Voltage During Verify (I <sub>OL</sub> = 2.1 mA) | V <sub>OL</sub> | | 0.4 | V | | Output High Voltage During Verify (I <sub>OH</sub> = -400 μA) | V <sub>OH</sub> | 3.5 | | ٧ | - NOTES: 7. V<sub>CC</sub> must be applied either coincidentally or before V<sub>PP</sub> and removed either coincidentally or after V<sub>PP</sub>. 8. V<sub>PP</sub> must not be greater than 14 volts including overshoot. During CE = PGM = V<sub>IL</sub>, V<sub>PP</sub> must not be switched from 5 volts to 12.75 volts or vice-<u>versa</u>. 9. During power up the PGM pin must be brought high (≽V<sub>IH</sub>) either coincident with or before power is applied to V<sub>PP</sub>. ## **AC CHARACTERISTICS** $(T_A = 25 \pm 5^{\circ}C, V_{CC} = 6.2V \pm 0.25V, V_{PP} = 12.75 \pm 0.25V)$ | PARAMETER | SYMBOLS | MIN | TYP | MAX | UNIT | |------------------------------------------|-------------------|-----|-----|-----|------| | Address Setup Time | t <sub>AS</sub> | 2 | | | μS | | Output Enable Setup Time | t <sub>OE\$</sub> | 2 | | | μS | | Data Setup Time | tos | 2 | | | μ\$ | | Address Hold Time | † <sub>AH</sub> | 0 | | | μs | | Data Hold Time | ŧон | 2 | | | μs | | Chip Disable to Output Float Delay | t <sub>DF</sub> | 0 | | 55 | ns | | Data Valid From Output Enable | t <sub>OE</sub> | | | 55 | nş | | V <sub>PP</sub> Setup Time/CE Setup Time | tvs/tces | 2 | | l | μς | | PGM Pulse Width | t <sub>PW</sub> | 0.1 | | 4 | mş | ### PROGRAMMING WAVEFORM ### **MODE SELECTION** The modes of operation of the WS27C220L are listed in Table 1. A single 5V power supply is required in the read mode. All inputs are TTL levels except for $V_{PP}$ and on $A_{\theta}$ for device signature. Table 1. Modes Selection | PINS | | ĈĒ | ŌË | PGM | Ag | A <sub>0</sub> | V <sub>PP</sub> | V <sub>CC</sub> | OUTPUTS | |-------------|------------------------------|-----------------|-----------------|-------------------|--------------------------------|-----------------|-----------------|-----------------|------------------| | Read | | V <sub>IL</sub> | V <sub>IL</sub> | X <sup>(10)</sup> | Х | x | X | 5.0V | D <sub>OUT</sub> | | Output Disa | able | Х | V <sub>IH</sub> | Х | Х | Х | Х | 5.0V | High Z | | Standby | Standby | | Х | Х | Х | х | Х | 5.0V | High Z | | Programmii | ng | $V_{IL}$ | V <sub>IH</sub> | V <sub>IL</sub> | Х | Х | V <sub>PP</sub> | 6.2V | D <sub>IN</sub> | | Program Ve | erify | V <sub>IL</sub> | VIL | V <sub>IH</sub> | X | Х | V <sub>PP</sub> | 6.2V | D <sub>OUT</sub> | | Program In | Program Inhibit | | Х | Х | × | X | Vpp | 6.2V | High Z | | Signature | Manufacturer <sup>(12)</sup> | V <sub>IL</sub> | VIL | Х | V <sub>H</sub> <sup>(11)</sup> | V <sub>IL</sub> | Х | 5.0V | 23 H | | Signature | Device <sup>(12)</sup> | V <sub>IL</sub> | V <sub>IL</sub> | Х | VH <sup>(11)</sup> | V <sub>IH</sub> | х | 5.0V | C9 H | NOTES: 10. X can be $V_{IL}$ or $V_{IH}$ 11. $V_H = V_{PP}$ 12. $A_1-A_8$ , $A_{10}-A_{16} = V_{1L}$ ## 4 MEG EPROM SELECTION GUIDE ## 512K × 8 CMOS EPROM ### KEY FEATURES - High Performance CMOS - 120 ns Access Time - · Fast Programming - EPI Processina - Latch-Up Immunity to 200 mA - ESD Protection Exceeds 2000 Volts - Simplified Upgrade Path - V<sub>PP</sub> is a "Don't Care" During Normal Read Operation - Upward Compatible with JEDEC EPROM Configurations - JEDEC Standard Pin Configuration - 32 Pin Dip Package ### GENERAL DESCRIPTION The WS27C040L is a high performance, 4,194,304-bit Electrically Programmable UV Erasable Read Only Memory. It is organized as 512 K-words of 8 bits each. Its pin-compatibility with byte-wide JEDEC EPROMs enables upgrades through 8 Mbit EPROMs. The "Don't Care" feature on V<sub>PP</sub> during read operations allows memory expansions from 1M to 8M bits with no printed circuit board changes. The WS27C040L can directly replace lower density 28-pin EPROMs by adding an $A_{16}$ address line and $V_{\rm CC}$ jumper. During the normal read operation $V_{\rm PP}$ is in a "don't care" state which allows a higher order address, such as $A_{19}$ , to be connected without affecting the normal read operation. This allows memory upgrade to 8M bits without hardware changes. The WS27C040L will also be offered in a 32-pin plastic Dip with the same upgrade path. The WS27C040L provides microprocessor-based systems extensive storage capacity for large portions of operating system and application software. Its 120-ns access time provides no-wait-state operation with high-performance CPUs such as the 16-MHz 80186, 16-MHz 68020, or 12-MHz 80386. The WS27C040L offers a single chip solution for the code storage requirements of 100% firmware-based equipment. Frequently-used software routines are quickly executed from EPROM storage, greatly enhancing system utility. The WS27C040L is manufactured using WSI's advanced CMOS split gate EPROM technology. ### PRODUCT SELECTION GUIDE | PARAMETER | WS27C040L-12 | WS27C040L-15 | WS27C040L-17 | WS27C040L-20 | |---------------------------|--------------|--------------|--------------|--------------| | Address Access Time (Max) | 120 ns | 150 ns | 170 ns | 200 ns | | Chip Select Time (Max) | 120 ns | 150 ns | 170 ns | 200 ns | | Output Enable Time (Max) | 35 ns | 40 ns | 40 ns | 40 ns | ### **ABSOLUTE MAXIMUM RATINGS\*** | Storage Temperature | -65°C to +125°C | |-------------------------------------|-----------------| | Voltages on Any Pin with | | | Respect to Ground | 0.6V to +7V | | VPP with Respect to Ground | 0.6V to +14V | | V <sub>CC</sub> Supply Voltage with | | | Respect to Ground | 0.6V to +7V | | ESD Protection | > 2000V | \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. ### **OPERATING RANGE** | RANGE | TEMPERATURE | Vcc | TOLERANCE | |------------|-----------------|-----|-------------| | Commercial | 0°C to +70°C | +5V | ±5% or ±10% | | Military | -55°C to +125°C | +5V | ±10% | ### DC READ CHARACTERISTICS Over Operating Range with Vpp = Vcc. | SYMBOL | PARAMETER | TEST COND | ITIONS | MIN | MAX | UNITS | |--------------------------------|----------------------------------------|----------------------------------------|-----------|----------------------|---------------------|-------| | VIL | Input Low Level | | | -0.5 | 0.8 | ٧ | | $V_{lH}$ | Input High Level | | | 2.0 | V <sub>CC</sub> + 1 | ٧ | | V <sub>OL</sub> | Output Low Voltage | $I_{OL} = 2.1 \text{ mA}$ | | | 0.4 | ٧ | | $V_{OH}$ | Output High Voltage | $I_{OH} = -400 \mu A$ | | 3.5 | | V | | ( <sub>SB1</sub> (3) | V <sub>CC</sub> Standby Current (CMOS) | $\overrightarrow{CE} = V_{CC} \pm 0$ . | 3V | | 100 | μΑ | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current | CE = V <sub>IH</sub> | | | 1 | mA | | (1) | V. Active Comment | CE = OE = V <sub>IL</sub> | F = 5 MHz | | 50 | | | l <sub>CC</sub> <sup>(1)</sup> | V <sub>CC</sub> Active Current | | F = 8 MHz | | 60 | mA | | Ipp | V <sub>PP</sub> Supply Current | $V_{PP} = V_{CC}$ | | | 100 | μΑ | | Vpp | V <sub>PP</sub> Read Voltage | | | V <sub>CC</sub> -0.4 | V <sub>cc</sub> | ٧ | | I <sub>EI</sub> | Input Load Current | $V_{IN} = 5.5V \text{ or } G$ | ind | -1 | 1 | μA | | I <sub>LO</sub> | Output Leakage Current | $V_{OUT} = 5.5V \text{ or}$ | Gnd | -10 | 10 | μΑ | ## AC READ CHARACTERISTICS Over Operating Range with $V_{PP} = V_{CC}$ . | 0.4450. | | 27C0 | 40L-12 | 27C0 | 40L-15 | 27C0 | 40L-17 | 27C0 | 40L-20 | LIBUTO | |--------------------------------|----------------------------------------------------------------|------|--------|------|--------|------|--------|------|--------|--------| | SYMBOL | CHARACTERISTICS | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | t <sub>ACC</sub> | Address to Output Delay | | 120 | | 150 | | 170 | | 200 | | | t <sub>CE</sub> | CE to Output Delay | | 120 | | 150 | | 170 | | 200 | | | t <sub>OE</sub> | OE to Output Delay | | 35 | | 40 | | 40 | | 40 | пs | | t <sub>DF</sub> (2) | OE High to Output Float | | 35 | | 40 | | 40 | | 40 | . 113 | | t <sub>OH</sub> <sup>(2)</sup> | Output Hold from Addresses, CE or OE, Whichever Occurred First | 0 | | O | | 0 | ; | 0 | | | ### NOTES: - 1. The supply current is the sum of $I_{CC}$ and $I_{PP}$ . The maximum current value is with Outputs $O_0$ to $O_7$ unloaded. - 2. This parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven—see timing diagram. - 3. CMOS inputs: $V_{IL}$ = GND $\pm$ 0.3V, $V_{IH}$ = $V_{CC}$ $\pm$ 0.3V. ### A.C. WAVEFORMS ## CAPACITANCE(4) TA = 25°C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(5)</sup> | MAX | UNITS | |------------------|-----------------------------|-----------------------|--------------------|-----|-------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0V | 4 | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 8 | 12 | pF | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | $V_{PP} = 0V$ | 18 | 25 | pF | ### NOTES: - 4. This parameter is only sampled and is not 100% tested. - 5. Typical values are for T<sub>A</sub> = 25°C and nominal supply voltages. 6. OE may be delayed up to t<sub>CE</sub>-t<sub>OE</sub> after the falling edge of CE without impact on t<sub>CE</sub> ## A.C. TESTING INPUT/OUTPUT WAVEFORM ### A.C. TESTING LOAD CIRCUIT ### **MODE SELECTION** The modes of operation of the WS27C040L are listed in Table 1. A single 5V power supply is required in the read mode. All inputs are TTL levels except for $V_{PP}$ and $A_9$ for device signature. Table 1. Modes Selection | MODE | PINS | | ŌĒ | Ag | A <sub>0</sub> | V <sub>PP</sub> | V <sub>cc</sub> | OUTPUTS | |-------------|-----------------------------|-----------------|-----------------|-------------------|-----------------|--------------------------------|-----------------|------------------| | Read | | $V_{IL}$ | VIL | X | × | X | 5.0V | D <sub>OUT</sub> | | Output Disa | ble | × | V <sub>IH</sub> | Х | Х | Х | 5.0V | High Z | | Standby | Standby | | Х | Х | Х | Х | 5.0V | High Z | | Programmin | ng | V <sub>IL</sub> | V <sub>IH</sub> | Х | X | V <sub>PP</sub> (8) | 6.2V | D <sub>IN</sub> | | Program Ve | rify | Х | V <sub>IL</sub> | X | X | V <sub>PP</sub> (8) | 6.2V | D <sub>OUT</sub> | | Program Inf | Program Inhibit | | V <sub>IH</sub> | Х | х | V <sub>PP</sub> <sup>(8)</sup> | 5.0V | High Z | | Signature | Manufacturer <sup>(9)</sup> | V <sub>IL</sub> | V <sub>IL</sub> | VH(8) | V <sub>IL</sub> | Х | 5.0V | 23 H | | Oignature | Device <sup>(9)</sup> | V <sub>IL</sub> | V <sub>IL</sub> | VH <sup>(8)</sup> | V <sub>IH</sub> | Х | 5.0∨ | D0 H | ### NOTES: 7. X can be $V_{|L|}$ or $V_{|H|}$ 8. $V_{|H|} = V_{|PP|} = 12.75 \pm 0.25V$ 9. $A_1-A_8$ , $A_{10}-A_{18} = V_{1L}$ ### **DIP PIN CONFIGURATIONS** | 8 Mbit | 2 Mbit | 27C010L | ] WS2 | 7C040L | 27C010L | 2 MbH | 8 Mbit | |-----------------|--------------------|--------------------|-------------------------|-------------------------|-----------------|-----------------|--------------------| | A <sub>19</sub> | XX/V <sub>PP</sub> | XX/V <sub>PP</sub> | -XX/V <sub>PP</sub> □ 1 | 32 □ V <sub>CC</sub> | V <sub>cc</sub> | V <sub>cc</sub> | v <sub>cc</sub> | | A <sub>16</sub> | A <sub>16</sub> | A <sub>16</sub> | A <sub>16</sub> □ 2 | 31 🗔 A <sub>18</sub> 📑 | XX/PGM | XX/PGM | A <sub>18</sub> | | A <sub>15</sub> | A <sub>15</sub> | A <sub>15</sub> | ——A <sub>15</sub> □ 3 | 30 Þ A <sub>17</sub> — | XX | A <sub>17</sub> | A <sub>17</sub> | | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | —A₁₂ ☐ 4 | 29 D A <sub>14</sub> | A <sub>14</sub> | A <sub>14</sub> | A <sub>14</sub> | | A <sub>7</sub> | Αγ | A <sub>7</sub> | <u></u> | 28 🌣 A <sub>19</sub> —— | A <sub>13</sub> | A <sub>13</sub> | A <sub>†3</sub> | | A <sub>6</sub> | A <sub>B</sub> | A <sub>6</sub> | <u>├</u> ~ . ☐ 6 | 27 🗖 🗛 —— | A <sub>8</sub> | A <sub>8</sub> | A <sub>8</sub> | | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | <u></u> | ~ 28 □ A <sub>9</sub> — | A <sub>9</sub> | Ag | Ag | | <b>(</b> ∧₄ | A <sub>4</sub> | A <sub>4</sub> | ├── <b>^</b> ₄□ 8 ( | ) 25 🗖 A ,, ——— | A <sub>11</sub> | A <sub>11</sub> | A <sub>11</sub> | | A <sub>3</sub> | A <sub>3</sub> | A <sub>3</sub> | A₃ □ s \ | <b>~</b> / 24 ÞŒ ──┤ | ŌΕ | ŌĒ | OE/V <sub>PP</sub> | | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | — A₂ ☐ 10 | 23 🗖 A <sub>10</sub> — | A <sub>10</sub> | A <sub>10</sub> | A <sub>10</sub> | | A <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> | ├── <del>^</del> ₁द¦₁₁ | 22 12 CE/PGM | CE | CE | CE/PGM | | A <sub>o</sub> | A <sub>0</sub> | A <sub>0</sub> | ├─ <sup>A</sup> ₀ ☐ 12 | 21 🗖 07 — | 07 | 0, | 0, | | O <sub>0</sub> | 0, | 00 | O₀ □ 13 | 20 🗖 🔾 🕳 | O <sub>6</sub> | O <sub>6</sub> | O <sub>6</sub> | | 0, | 01 | 0, | ├── °₁⊏1₄ | 19 🗖 🔿 5 | O <sub>5</sub> | O <sub>5</sub> | O <sub>5</sub> | | O <sub>2</sub> | O <sub>2</sub> | 02 | — O₂ □ 15 | 18 □ 0₄ ── | O <sub>4</sub> | O <sub>4</sub> | O <sub>4</sub> | | GND | GND | GND | GND □ 16 | 17 Þ Q <sub>3</sub> | O <sub>3</sub> | O <sub>3</sub> | O <sub>3</sub> | NOTE: 10. Compatible EPROM pin configurations are shown in the blocks adjacent to the WS27C040L pin. ### PIN NAMES | A <sub>0</sub> -A <sub>18</sub> | Addresses | |---------------------------------|--------------------------| | CE | Chip Enable | | ŌĒ | Output Enable | | O <sub>0</sub> -O <sub>7</sub> | Outputs | | PGM | Program | | XX | Don't Care (During Read) | ### PROGRAMMING INFORMATION **DC CHARACTERISTICS** ( $T_A$ = 25 $\pm$ 5°C, $V_{CC}$ = 6.25V $\pm$ 0.25V, $V_{PP}$ = 12.75 $\pm$ 0.25V) | PARAMETER | SYMBOLS | MIN | MAX | UNIT | |-----------------------------------------------------------------------------------------|-----------------|------|----------------------|------| | Input Leakage Current $(V_{IN} = V_{CC} \text{ or Gnd})$ | l <sub>Li</sub> | -10 | 10 | μА | | V <sub>PP</sub> Supply Current During_<br>Programming Pulse (CE/PGM = V <sub>IL</sub> ) | l <sub>PP</sub> | | 60 | mA | | V <sub>CC</sub> Supply Current | lcc | | 50 | mA | | Input Low Level | V <sub>IL</sub> | -0.1 | 0.8 | V | | Input High Level | V <sub>IH</sub> | 2.0 | V <sub>CC</sub> +0.3 | V | | Output Low Voltage During Verify (I <sub>OL</sub> = 2.1 mA) | V <sub>OL</sub> | } | 0.4 | V | | Output High Voltage During Verify (I <sub>OH</sub> = -400 μA) | V <sub>OH</sub> | 3.5 | | v | NOTES: 11. V<sub>CC</sub> must be applied either coincidentally or before V<sub>PP</sub> and removed either coincidentally or after V<sub>PP</sub>. 12. V<sub>PP</sub> must not be greater than 14 volls including overshoot. During CE/PGM = V<sub>IL</sub>, V<sub>PP</sub> must not be switched from 5 volts to 12.5 volts or vice-versa. AC CHARACTERISTICS ( $T_A = 25 \pm 5^{\circ}\text{C}$ , $V_{CC} = 6.25\text{V} \pm 0.25\text{V}$ , $V_{PP} = 12.75 \pm 0.25\text{V}$ ) | PARAMETER | SYMBOLS | MIN | TYP | MAX | UNIT | |------------------------------------------|------------------|----------|-----|-----|------| | Address Setup Time | t <sub>AS</sub> | 2 | | | μs | | CE High to OE High | t <sub>coH</sub> | 2 | | | μS | | Output Enable Setup Time | t <sub>OES</sub> | 2 | l | | μ\$ | | Data Setup Time | tos | 2 | I | | μs | | Address Hold Time | t <sub>AH</sub> | o | | | μs | | Data Hold Time | t <sub>он</sub> | 2 | | | μs | | Chip Disable to Output Float Delay | tor | 0 | | 55 | ns | | Data Valid From Output Enable | toE | <u> </u> | ] | 55 | , ns | | V <sub>PP</sub> Setup Time/CE Setup Time | tys/toes | 2 | } | | μS | | PGM Pulse Width | tpW | 0.05 | | 4 | ms | | OE Low to CE "Don't Care" | tocx | 2 | | | μs | ### PROGRAMMING WAVEFORM ### PROGRAMMING/ERASURE/PROGRAMMERS Refer to Section 5. ### ORDERING INFORMATION | PART NUMBER | PART NUMBER | | PACKAGE<br>DRAWING | OPERATING<br>RANGE | WSI<br>MANUFACTURING | | |-------------------|-------------|---------------------|--------------------|--------------------|----------------------|--------------| | | (113) | 1110 | DITATING | TEMPERATURE | V <sub>cc</sub> | PROCEDURE | | W\$27C040L-12D/5* | 120 | 32 Pin CERDIP, 0.6" | D4 | Comm'l | ±5% | Standard | | WS27C040L-15C | 150 | 32 Pad CLLCC | C2 | Comm'l | ±10% | Standard | | WS27C040L-15CM* | 150 | 32 Pad CLLCC | C2 | Military | ±10% | Standard | | WS27C040L-15CMB* | 150 | 32 Pad CLLCC | C2 | Military | ±10% | MfL-STD-883C | | WS27C040L-15D | 150 | 32 Pin CERDIP, 0.6" | D4 : | Comm'l | ±10% | Standard | | WS27C040L-15DMB* | 150 | 32 Pin CERDIP, 0.6" | D4 | Military | ±10% | MIL-STD-883C | | WS27C040L-17C | 170 | 32 Pad CLLCC | C2 | Comm'l | ±10% | Standard | | WS27C040L-17CM | 170 | 32 Pad CLLCC | C2 | Military | ±10% | Standard | | WS27C040L-17CMB | 170 | 32 Pad CLLCC | C2 | Military | ±10% | MIL-STD-883C | | WS27C040L-17D | 170 | 32 Pin CERDIP, 0.6" | D4 | Comm'l | ±10% | Standard | | WS27C040L-17DMB | 170 | 32 Pin CERDIP, 0.6" | D4 | Military | ±10% | MIL-STD-883C | | WS27C040L-20C | 200 | 32 Pad CLLCC | C2 | Comm'i | ±10% | Standard | | WS27C040L-20CM | 200 | 32 Pad CLLCC | C2 | Military | ±10% | Standard | | WS27C040L-20CMB | 200 | 32 Pad CLLCC | C2 | Military | ±10% | MIL-STD-883C | | WS27C040L-20D | 200 | 32 Pin CERDIP, 0.6" | D4 | Comm'i | ±10% | Standard | | WS27C040L-20DMB | 200 | 32 Pin CERDIP, 0.6" | D4 | Military | ±10% | MIL-STD-883C | <sup>\*</sup>These products are Advance Information. ### ADVANCE INFORMATION ## 4 Meg (256K × 16) CMOS EPROM ### **KEY FEATURES** - Ultra-High Performance - 120 ns - Simplified Upgrade Path - V<sub>PP</sub> is a "Don't Care" During Normal Read Operation - Expandable to 8M Bits - EPI Processing - Latch-Up Immunity to 200 mA - ESD Protection Exceeds 2000 Volts - JEDEC Standard Pin Configuration - 40 Pin Dip Package - 44 Pin Chip Carrier ### GENERAL DESCRIPTION The WS27C240L is an ultra-high performance, 4,194,304-bit Electrically Programmable UV Erasable Read Only Memory. It is organized as 256K-words of 16 bits each. The 120 ns access time of the WS27C240L enables it to operate in high performance systems. The "Don't Care" feature during read operations enables memory expansions up to 8M bits with no printed circuit board changes. High performance microprocessors such as the 80386 and 68020 require sub-120 ns memory access times to operate at or near full speed. The WS27C240L enables such systems to incorporate operating systems and/or applications software into EPROM. This in turn enhances system utility by freeing up valuable RAM space for data or other program store and eliminating disk accesses for the EPROM resident routines. The WS27C240L pin configuration was established to enable memory upgrades to 8M bits without hardware changes to the printed circuit board. Pin 1 is a "don't care" during normal read operation. This enables higher order addresses to be connected to this pin (see DIP Pin Configurations). When higher density memories are required, the printed circuit board is ready to accept the higher density device with no hardware changes. The WS27C240L is part of a high density EPROM family which spans densities from 64K to 4 Meg. The WS27C240L is manufactured using WSI's advanced CMOS technology. ### PRODUCT SELECTION GUIDE | PARAMETER | 27C240L-12 | 27C240L-15 | 27C240L-17 | 27C240L-20 | |---------------------------|------------|------------|------------|------------| | Address Access Time (Max) | 120 ns | 150 ns | 170 ns | 200 ns | | Chip Select Time (Max) | 120 ns | 150 ns | 170 ns | 200 ns | | Output Enable Time (Max) | 35 ns | 40 ns | 40 ns | 40 ns | ### ABSOLUTE MAXIMUM RATINGS\* | Storage Temperature | -65°C to +125°C | |-------------------------------------|-----------------| | Voltages on Any Pin with | | | Respect to Ground | 0.6V to +7V | | VPP with Respect to Ground | 0.6V to +14V | | V <sub>CC</sub> Supply Voltage with | | | Respect to Ground | 0.6V to +7V | | ESD Protection | > 2000/ | \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. ### **OPERATING RANGE** | RANGE | TEMPERATURE | V <sub>cc</sub> | TOLERANCE | |------------|----------------|-----------------|-------------| | Comm'l | 0° to +70°C | +5V | ±5% or ±10% | | Industrial | -40° to +85°C | +5V | ±10% | | Military | -55° to +125°C | +5V | ±10% | ### **DC READ CHARACTERISTICS** Over Operating Range with $V_{PP} = V_{CC}$ . | SYMBOL | PARAMETER | TEST CON | DITIONS | MIN | MAX | UNITS | |--------------------|----------------------------------------|--------------------------------|----------------------------------------------------------------------------------|----------------------|---------------------|-------| | VIL | Input Low Level | | | -0.5 | 0.8 | V | | V <sub>IH</sub> | Input High Level | | | 2.0 | V <sub>CC</sub> + 1 | V | | Vol | Output Low Voltage | $I_{OL} = 2.1 \text{ mA}$ | | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -400 μA | <del></del> | 3.5 | | V | | SB1 (3) | V <sub>CC</sub> Standby Current (CMOS) | $\overline{CE} = V_{CC} \pm 0$ | 3V | | 100 | μА | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current | CE = V <sub>IH</sub> | | | 1 | mA | | loc <sup>(1)</sup> | V <sub>CC</sub> Active Current | Œ ≈ Œ ≈ V <sub>IL</sub> | $\overline{CE} = \overline{OE} = V_{IL}$ $F = 5 \text{ MHz}$ $F = 8 \text{ MHz}$ | | 60<br>70 | mA | | I <sub>PP</sub> | V <sub>PP</sub> Supply Current | $V_{PP} = V_{CC}$ | | | 100 | μА | | V <sub>PP</sub> | V <sub>PP</sub> Read Voltage | | | V <sub>CC</sub> -0.4 | Vcc | V | | f <sub>Ll</sub> | Input Load Current | $V_{ N } = 5.5V \text{ or } 0$ | ind | -1 | 1 | μА | | llo | Output Leakage Current | $V_{OUT} = 5.5V \text{ or}$ | Gnd | 10 | 10 | μА | ## AC READ CHARACTERISTICS Over Operating Range with $V_{PP} = V_{CC}$ . | SYMBOL | PARAMETER | 27C2 | 40L-12 | 27C2 | 40L-15 | 27C2 | 40L-17 | 27C2 | 40L-20 | UNITS | |--------------------------------|----------------------------------------------------------------------------------------|--------------------|--------|------|--------|------|--------|------|--------|-------| | STIVIBOL | PANAMIETEN | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | OMITS | | t <sub>ACC</sub> | Address to Output<br>Delay | | 120 | | 150 | | 170 | | 200 | | | †CE | CE to Output Delay | CE to Output Delay | | | 150 | | 170 | | 200 | | | toE | OE to Output Delay | | 35 | | 40 | | 40 | | 40 | | | t <sub>DF</sub> (2) | Output Disable to<br>Output Float | | 35 | | 40 | | 40 | | 40 | ns | | t <sub>OH</sub> <sup>(2)</sup> | Output Hold From<br>Addresses, CE or<br>OE, Whichever<br>Occurred First <sup>(2)</sup> | 0 | | 0 | | 0 | | 0 | | | ### NOTES: - The supply current is the sum of I<sub>CC</sub> and I<sub>PP</sub>. The maximum current value is with Outputs O<sub>0</sub> to O<sub>7</sub> unloaded. - 2. This parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven—see timing diagram. - 3. CMOS inputs: $V_{IL} = GND \pm 0.3V$ , $V_{IH} = V_{CC} \pm 0.3V$ . ### AC READ TIMING DIAGRAM ## **CAPACITANCE**(4) $T_A = 25^{\circ}C$ , f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP <sup>(5)</sup> | MAX | UNITS | |------------------|-----------------------------|-----------------------|--------------------|-----|-------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | 4 | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 8 | 12 | pF | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | $V_{PP} = 0V$ | 18 | 25 | pF | ### NOTES: - 4. This parameter is only sampled and is not 100% tested - 5. Typical values are for $T_A = 25^{\circ}C$ and nominal supply voltages. - 6 OE may be delayed up to t<sub>CE</sub> -t<sub>OE</sub> after the falling edge of CE without impact on t<sub>CE</sub>. ### A.C. TESTING INPUT/OUTPUT WAVEFORM ### A.C. TESTING LOAD CIRCUIT ### **DIP PIN CONFIGURATIONS** | 8 Mbit | 2 Mbit | 1 Mbit | 512K | 57C257 | 57C65 | 1 . | WS27C240L | _ | 57C85 | 57C257 | 512K | 1 Mbit | 2 MbH | 8 Mbit | |--------------------|--------------------|--------------------|-----------------------|--------------------|--------------------|----------------------|-----------|-------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | A 16 | XX/V <sub>PP</sub> | XX/V <sub>PP</sub> | XX/V <sub>PP</sub> | XX/V <sub>PP</sub> | XX/V <sub>PP</sub> | XX/V <sub>PP</sub> 🗀 | 1 40 | □ v <sub>oc</sub> | Voc | Vcc | Vcc | ν <sub>cc</sub> | ν <sub>cc</sub> | Vcc | | CE/PGM | CE | ČĒ | CÉ | CE | Œ | CE/PGM 🗖 | 2 39 | A 17 | XX/PGM | XX/FGM | XX/PGM | XX/PGM | XX/PGM | A <sub>17</sub> | | O <sub>15</sub> | 015 | 015 | 015 | 015 | 015 | O15 🗖 | 3 38 | □ A <sub>16</sub> | NC | NC | NC | NC | A <sub>16</sub> | A <sub>16</sub> | | 014 | 014 | 014 | 014 | 014 | 014 | | 4 37 | □ A <sub>15</sub> | NC | NC | NC | A <sub>15</sub> | A <sub>15</sub> | A <sub>15</sub> | | 013 | O <sub>13</sub> | 013 | 013 | 013 | 013 | ——•• <sub>13</sub> □ | 5 36 | Þ A₁₄ | NC | NC | A <sub>14</sub> | A <sub>14</sub> | A <sub>14</sub> | A <sub>14</sub> | | O <sub>12</sub> | 012 | 012 | 012 | 012 | 012 | O <sub>12</sub> □ | 6 35 | A 13 | NC | A <sub>13</sub> | A <sub>13</sub> | A <sub>13</sub> | A <sub>13</sub> | A <sub>13</sub> | | O <sub>11</sub> | O <sub>11</sub> | 011 | 011 | 011 | Ott | o" [ | 7 34 | □ A <sub>12</sub> | NC | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | | O <sub>10</sub> | 010 | 010 | Oto | O <sub>10</sub> | O <sub>10</sub> | o, | 8 33 | □ A,1 | A <sub>11</sub> | A <sub>11</sub> | Att | A <sub>11</sub> | A <sub>11</sub> | A <sub>11</sub> | | Og | Og | 0, | 09 | 09 | Og | | 9 32 | □ A <sub>10</sub> | A <sub>10</sub> | A 10 | A <sub>10</sub> | A <sub>10</sub> | A <sub>10</sub> | A <sub>10</sub> | | Oβ | 08 | O <sub>8</sub> | 08 | O <sub>B</sub> | 08 | | 10 / 31 | <b>Þ</b> 4₀ ── | Ag | Ag | A <sub>9</sub> | A <sub>9</sub> | Ag | Αg | | GND | GND | GNO | GND | GND | GND | GND □ | 11 / 30 | GND | 07 | 07 | 07 | 07 | 07 | 07 | O, C | | Þ ♣₊── | A <sub>8</sub> | A <sub>8</sub> | A <sub>8</sub> | AB | Ag | A <sub>8</sub> | | 06 | 06 | 06 | 06 | 06 | 06 | o, 🗖 | 13 28 | □ A,—— | A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | A7 | | 05 | 05 | 05 | 05 | 05 | 05 | | 14 27 | <del>ا</del> م،⊸− | A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> | AB | A <sub>6</sub> | A <sub>6</sub> | | 04 | 04 | 04 | 04 | 04 | 04 | o₄ □ | 15 26 | A5 | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | | O3 | 03 | 03 | $O_3$ | O <sub>3</sub> | O <sub>3</sub> | ——o₃ ⊏ | | Þ ^, | A <sub>4</sub> | Δ4 | A <sub>4</sub> | A <sub>4</sub> | A4 | A <sub>4</sub> | | 02 | 02 | 02 | 02 | 02 | 02 | O <sub>2</sub> 🗖 | 17 24 | þ a, | A <sub>3</sub> | A <sub>3</sub> | A <sub>3</sub> | A <sub>3</sub> | A <sub>3</sub> | Ag | | 01 | 0, | O <sub>1</sub> | <b>O</b> <sub>1</sub> | 0, | 0, | o₁ □ | 18 23 | □ A <sub>2</sub> | | 00 | O <sub>0</sub> | 00 | 00 | O <sub>0</sub> | O <sub>0</sub> | | 19 22 | <b>□</b> •, | Aı | A <sub>1</sub> | <b>A</b> 1 | A <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> | | 0€/V <sub>PP</sub> | ÖΈ | ŌĒ | ŌĒ | ŌE . | ŌĒ | | 20 21 | ₽ℯ── | A <sub>0</sub> | Ao | Ag | Ao | A <sub>0</sub> | A <sub>0</sub> | NOTE: Compatible EPROM pin configurations are shown in the blocks adjacent to the WS27C240L pins. ### PIN NAMES | A <sub>0</sub> -A <sub>17</sub> | Addresses | |---------------------------------|--------------------------| | CE | Chip Enable | | ŌĒ | Output Enable | | O <sub>0</sub> -O <sub>15</sub> | Outputs | | NC | No Connection | | XX | Don't Care (During Read) | | PGM | Program | ## LCC PIN CONFIGURATION (TOP) ### PROGRAMMING INFORMATION **DC CHARACTERISTICS** ( $T_A$ = 25 $\pm$ 5°C, $V_{CC}$ = 6.2V $\pm$ 0.25V, $V_{PP}$ = 12.75 $\pm$ 0.25V) | PARAMETER | SYMBOLS | MIN | MAX | UNIT | |----------------------------------------------------------------------------------------|-----------------|------|----------------------|------| | Input Leakage Current<br>(V <sub>IN</sub> = V <sub>CC</sub> or Gnd) | ILI | -10 | 10 | μА | | V <sub>PP</sub> Supply Current During<br>Programming Pulse (CE/PGM = V <sub>IL</sub> ) | lpp | | 60 | mA | | V <sub>CC</sub> Supply Current | Icc | | 50 | mA | | Input Low Level | V <sub>IL</sub> | -0.1 | 0.8 | ٧ | | Input High Level | V <sub>IH</sub> | 2.0 | V <sub>CC</sub> +0.3 | V | | Output Low Voltage During Verify (I <sub>OL</sub> = 2.1 mA) | V <sub>OL</sub> | | 0.4 | V | | Output High Voltage During Verify (I <sub>OH</sub> = -400 μA) | V <sub>OH</sub> | 3.5 | | ٧ | NOTES: 7. V<sub>CC</sub> must be applied either coincidentally or before V<sub>PP</sub> and removed either coincidentally or after V<sub>PP</sub>. 8. V<sub>PP</sub> must not be greater than 14 volts including overshoot. During CE/PGM = V<sub>IL</sub>, V<sub>PP</sub> must not be switched from 5 volts to 12.75 volts or vice-versa. ## **AC CHARACTERISTICS** ( $T_A = 25 \pm 5^{\circ}\text{C}$ , $V_{CC} = 6.2\text{V} \pm 0.25\text{V}$ , $V_{PP} = 12.75 \pm 0.25\text{V}$ ) | PARAMETER | SYMBOLS | MIN | TYP | MAX | UNIT | |------------------------------------------|-----------------------------------|------|-----|-----|------| | Address Setup Time | t <sub>AS</sub> | 2 | | | μS | | CE High to OE High | t <sub>COH</sub> | 2 | | | μS | | Output Enable Setup Time | toes | 2 | | | μs | | Data Setup Time | t <sub>os</sub> | 2 | | | μs | | Address Hold Time | t <sub>AH</sub> | 0 | | | μs | | Data Hold Time | t <sub>OH</sub> | 2 | | | μS | | Chip Disable to Output Float Delay | to⊧ | 0 | | 55 | ns | | Data Valid From Output Enable | to∈ | | | 55 | ns | | V <sub>PP</sub> Setup Time/CE Setup Time | t <sub>VS</sub> /t <sub>CES</sub> | 2 | | ] | μs | | PGM Pulse Width | t <sub>PW</sub> | 0.05 | | 4 | ms | | OE Low to CE "Don't Care" | tocx | 2 | | | μs | ### PROGRAMMING WAVEFORM ### **MODE SELECTION** The modes of operation of the WS27C240L are listed in Table 1. A single 5V power supply is required in the read mode. All inputs are TTL levels except for $V_{PP}$ and on $A_9$ for device signature. Table 1. Modes Selection | MODE | PINS | CE/PGM | ŌĒ | A <sub>9</sub> | A <sub>0</sub> | V <sub>PP</sub> | V <sub>cc</sub> | OUTPUTS | |-----------------|------------------------------|-----------------|-----------------|--------------------------------|-----------------|-----------------|-----------------|------------------| | Read | | V <sub>IL</sub> | V <sub>IL</sub> | X | Х | Х | 5.0V | Dout | | Output Disable | | Х | V <sub>IH</sub> | Х | X | Х | 5.0V | High Z | | Standby | | V <sub>IH</sub> | Х | Х | Х | Х | 5.0V | High Z | | Programming | | VIL | V <sub>IH</sub> | Х | Х | V <sub>PP</sub> | 6.2V | D <sub>IN</sub> | | Program Verify | | х | V <sub>IL</sub> | Х | X | V <sub>PP</sub> | 6.2V | D <sub>OUT</sub> | | Program Inhibit | | V <sub>IH</sub> | $V_{\rm IH}$ | X | X | V <sub>PP</sub> | 6.2V | High Z | | Signature | Manufacturer <sup>(11)</sup> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>H</sub> <sup>(10)</sup> | V <sub>IL</sub> | Х | 5.0V | 23 H | | Digitatore | Device <sup>(11)</sup> | V <sub>IL</sub> | $V_{IL}$ | V <sub>H</sub> <sup>(10)</sup> | V <sub>IH</sub> | X | 5.0V | C9 H | **NOTES:** 9. X can be $V_{IL}$ or $V_{IH}$ 10. $V_{H} = V_{PP}$ 11. $A_{1} - A_{8}$ , $A_{10} - A_{17} = V_{IL}$ | GEN | PAL IM | ORMA | TON | | | | | 1 | |------------|-------------------|---------------|--------------------|-----------|------|-------|----|----| | PAG | #RPRO | u wew | ORY P | HOĐL | CIS | *** | | 2 | | | IA NEN | SAY PI | robuc | 73 | | | | 3 | | PROG | RAMMA | BLE S | YSTEM <sup>®</sup> | ™ DEV | ICES | (PSD) | | 4 | | HEN<br>PSD | JRY PRI<br>SEVELO | VGPAV<br>VVEV | MING<br>Syste | AND<br>WS | | | | 5 | | сио | LOGIC | PROD | ucrs | | | | | 6 | | MILIT | ARY PE | ODVET | 8 | | | | | 7 | | CUAL | ITY ANI | RELI | <b>S</b> LIT | • | | | | 8 | | PACK | AGE IN | ORMA | FION | | | | | 9 | | SALE | S REPA | SENTA | TIVEŠ . | AND I | NSTH | BUTO | AS | 10 | ## **SECTION INDEX** ## PROGRAMMABLE SYSTEM™ DEVICES (PSD) | MAP168/PSD301<br>Introduction | User-Configurable Peripheral with Memory | 4-3 | |-------------------------------|------------------------------------------|------| | MAP168 | User-Configurable Peripheral with Memory | 4-7 | | P\$D301 | User-Configurable Peripheral with Memory | 4-25 | | PAC1000 Introduction | User-Configurable Microcontroller | 4-29 | | PAC1000 | User-Configurable Microcontroller | 4-31 | | SAM448 Introduction | User-Configurable Microsequencer | 4-79 | | SAM448 | User-Configurable Microsequencer | 4-81 | For additional information, call 800-TEAM-WSI (800-832-6974). In California, call 800-562-6363. # Programmable System™ Devices ## Introduction to Programmable System™ Devices (PSD) Programmable System Devices, or PSDs, are user-configurable system level building blocks on-a-chip enabling quick implementation of application specific controllers and peripherals. WSI PSDs are ideal for designers who require fast time-to-market, low risk, greater system integration and lower power consumption. PSDs enable designers to configure their microcontroller/peripheral to meet exact design requirements. WSI's PSDs are unique in that they are the only VLSI devices available today that provides a user-configurable off-the-shelf solution at the system level. The user-configurability of PSDs enables them to be used in many different applications, including: - Computers (Workstations and PCs) Fixed Disk Control, Modem, Imaging, Laser Printer Control - ☐ Telecommunications Modem, Cellular Phone, Digital PBX, Digital Speech, FAX, Digital Signal Processing - ☐ Industrial Robotics, Power Line Access, Power Line Monitor - Medical Instrumentation Hearing Aids, Monitoring Equipment, Diagnostic Tools - Military Missile Guidance, Radar, Sonar, Secure Communications, RF Moderns PSDs are available in a variety of space saving surface mount and through-hole package configurations for commercial, industrial, and military applications. WSI offers windowed package options for prototyping and low cost OTP (one-time programmable) packages for high volume applications. PSDs utilize WSI's proprietary split-gate CMOS EPROM technology for low power consumption. There are currently four PSD family devices in production. These include the PAC1000, MAP168, PSD301, and SAM448. - □ The PAC1000 is a user-configurable microcontroller. It may be used as a stand-alone microcontroller or as a peripheral to microprocessors. It is ideal for embedded control applications, including graphics, local area network, and disk drive control in both military and commercial applications. - □ The MAP168 is a user-configurable peripheral. It is used in DSP applications including modems, motor control and medical instrumentation. The MAP168 is ideal for DSP based applications where fast time-to-market, small form factor and low power consumption are essential. When combined together in an 8- or 16-bit system, virtually any DSP chip (TMS320 series, etc.) and the MAP168 work together to create a very powerful 2-piece chip-set. This combination provides essentially all of the required control and peripheral element of a DSP system. - The PSD301 is a user-configurable peripheral for microcontroller applications including disk drives, low cost modems. and mobile phones. The PSD301 is ideal for microcontroller based applications where fast time-to-market, small form factor and low power consumption are essential. When combined together in an 8- or 16-bit system, virtually any microcontroller (8051, 8096, 16000, etc.) and the PSD301 work together to create a very powerful 2-piece chip-set. This implementation provides the required control and peripheral element of a microcontroller based system peripheral with no external "glue" logic required. - □ The SAM448 is a user-configurable sequencer for state machine and bus interface applications. Its flexible I/O and architecture make it ideal for use in interfacing to both existing bus architectures (AT, VME, MCA-bus), and evolving bus standards (EISA, NuBUS). Application specific features can be easily programmed into the PSD EPROM array for quick design implementation. Unlike the current generation of programmable gate arrays, which require the use of unpredictable, and often time unavailable routing resources, all PSD logic is fully connected internally. This means that all timing is predictable ahead of design implementation, and routing is assured. This greatly simplifies and reduces the design implementation and simulation process, and provides designers with a significantly more reliable, lower risk path to market, WSI PSDs also eliminate the NRE, turn-around-time, and risks associated with gate arrays and other ASIC solutions. As product life cycles continue to shrink, designers can win the race from idea to marketable product with WSI PSDs. PSDs are quickly configured and programmed by the designer by using low cost, easy-to-use WSI PC-based development tools. The user-friendly menu-driven software includes high level design entry, simulation and programming packages for rapid system development. WSI supports its PSD product family with an applications hotline and bulletin board, as well as highly trained, technical Field Applications Engineers. As standard products, WSI PSDs are available from WSI's franchised world-wide distribution network. WAFERSCALE INTEGRATION, INC. # Programmable System™ Device MAP168/P\$D301 Introduction User-Configurable Peripheral with Memory ### Overview In 1988 WSI introduced a new concept in programmable VLSI: the Programmable System™ Device (PSD). The PSD is defined as a family of User-configurable system level building blocks on-a-chip enabling quick implementation of application specific controllers and peripherals. The first generation PSD series includes the MAP168, a User-Configurable Peripheral with Memory; the SAM448, a User-Configurable Microsequencer; and the PAC1000, a User-Configurable Microsequencer. The MAP168 is a high-performance, user-configurable peripheral with memory. It is used in DSP applications including modems, motor control and medical instrumentation. The MAP168 is ideal for DSP based applications where fast time-to-market, small form factor and low power consumption are essential. When combined together in an 8- or 16-bit system, virtually any DSP chip (TMS320 series, etc.) and the MAP168 work together to create a very powerful 2-piece chip-set. This implementation provides the core of the required control and peripheral elements of a DSP system. The MAP168 contains three elements normally associated with discrete solutions to system memory requirements. It incorporates EPROM and SRAM plus a Programmable Address Decoder (PAD), all on the same die. The MAP168 is ideal for the systems designer who wishes to reduce the board space of his final design. By using the MAP168 in a system, five or six EPROM, SRAM and decode logic chips may be reduced into a single 44 pin PLDCC, CLDCC or PGA package. The second generation PSD301 is a userconfigurable peripheral for microcontroller applications including disk drives, low cost modems, and mobile phones. The PSD301 is ideal for microcontroller based applications where fast time-to-market. small form factor and low power consumption are essential. When combined together in an 8- or 16-bit system, virtually any microcontroller (8051, 8096, 16000, etc.) and the PSD301 work together to create a very powerful 2-piece chip-set. Together, this implementation provides all the required control and peripheral elements of a microcontroller based system peripheral with no external "alue" logic required. ## Architecture The MAP168 and PSD301 products incorporate the flexibility of using discrete memory addressing and decoding. With the support of WSI's user friendly PSD software called MAPLE, designers may configure their MAP168/PSD301 subsystems for 8 or 16 bit data paths. If the host system uses an 8051 microcontroller, the MAP168/PSD301 can be programmed with an eight bit data path. A sixteen bit data path can be programmed for microcontrollers like Intel's 80196. The depth of the memory organization will be modified accordingly to accept the different data path widths. The low cost MAPLE software package will handle the data path width adjustment automatically. The user can select either 16K bytes of EPROM and 4K bytes of SRAM or 8K words of EPROM and 2K words of SRAM. The flexibility of the MAP168/PSD301 products enables two devices to be cascaded in width. It is possible to double the memory size of a sixteen bit system by using two MAP168 products in parallel but programmed in a byte-wide configuration. For example, with two MAP168 devices, 16K words of EPROM and 4K words of SRAM may be organized as upper and lower data bytes of a 16 bit word. Alternately, two MAP168 chips may expand the system memory vertically as two word organized memory devices. A block diagram of the MAP168 is shown in Figure 1. An important feature of the MAP168/PSD301 products is their ability to incorporate the memory address decoding on-chip. One ## Architecture (Cont.) MAP168 memory peripheral can reside with other MAP168 devices in the same memory addressing scheme, with the on-chip decoder aliocating the memory blocks to different non-conflicting segments of the entire memory area. The decoding function is achieved by an on-chip feature called a Programmable Address Decoder (PAD), which is similar to a single fuse array programmable logic device supporting one product term (AND gate) per output in the MAP168 and four product terms per output in the PSD301. In the MAP168, eighteen standard chip select outputs from the PAD are available with one fast chip select output generally used to select other external high speed memory devices. The chip select lines may be subdivided into \$\overline{ESO}\$-\$\overline{ESO}\$-\$\overline{ESO}\$-\$\overline{ESO}\$-\$\overline{ESO}\$-\$\overline{ASO}\$-\$\overline{ASO}\$ and \$\overline{ASO}\$. In byte-wide applications, eight chip select outputs drive external pins \$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{ASO}\$-\$\overline{ASO}\$-\$\overline{ASO}\$-\$\overline{ASO}\$-\$\overline{ASO}\$-\$\overline{ASO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\overline{CSO}\$-\$\o Figure 1 shows the organization of the EPROM and SRAM in relation to the PAD, for the MAP168 device. Figure 1. MAP168 Memory Architecture ## Important Features: - 40 ns EPROM/SRAM Access Time. - . Byte or Word Operation, Mappable into 1M Word or 2M Byte Address Space - · 22 ns Chip-Select 8 Outputs, 17 ns Fast Chip Select Output. - 128K EPROM Bits, 32K SRAM Bits, On-Chip Programmable Decoder, Security Bit. Figure 2. PSD301 Family Architecture | | By 8 Configuration | | By 16 Cor | figuration ( | | | |-----------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------|--| | | Port A | Port B | Port A | Port B | Port C | | | Non-MUX Address Data <sup>5</sup> | D <sub>0</sub> -D <sub>7</sub> | CS <sub>0</sub> -CS <sub>7</sub> or<br>PB <sub>0</sub> -PB <sub>7</sub> | D <sub>0</sub> -D <sub>7</sub> <sup>4</sup> | D <sub>8</sub> D <sub>15</sub> | C9. C9.6 | | | MUX Address Data | A <sub>0</sub> -A <sub>7</sub> <sup>4</sup><br>PA <sub>0</sub> -PA <sub>7</sub><br>AD <sub>0</sub> -AD <sub>7</sub> | CS <sub>0</sub> -CS <sub>7</sub> <sup>4</sup><br>PB <sub>0</sub> -PB <sub>7</sub> | A <sub>0</sub> A <sub>7</sub> <sup>4</sup><br>PA <sub>0</sub> PA <sub>7</sub><br>AD <sub>0</sub> AD <sub>7</sub> | CS <sub>0</sub> -CS <sub>7</sub><br>PB <sub>0</sub> -PB <sub>7</sub> | CS <sub>8</sub> -CS <sub>10</sub> <sup>6</sup><br>A <sub>16</sub> A <sub>18</sub> | | #### NOTES: - 1. Three MAP300 EPROM densities. - 2. Internal signal can be set during programming. - 3. Latch B can be set to be transparent (not dependent on ALE) - 4. Each I/O pin can be individually set to perform one of the two functions. - 5. The non-MUX configuration is compatible to MAP168 pinout - 6 Port C is independent of any configuration and can be chip select out or address in. ## Software Support The object code generated for the support microprocessor/microcontroller is generated by an assembler. This code, when generated as an Intel MCS file, may be easily programmed into the EPROM section of the MAP168/PSD301 device because the MAPLE software has been designed to accept this standard format. The programmable address decoder is used to define the mapping of the various EPROM and SRAM memory blocks. This mapping is achieved by the designer in the MAPLE environment. The software provides a safeguard that prevents the designer from inadvertently overlapping the address selection. After selecting the memory block assignments, the MAP168/PSD301 device may be programmed by the WSI MagicPro™ memory and PSD programmer. WAFERSCALE INTEGRATION, INC. # Programmable System™ Device ## **MAP168** ## User-Configurable Peripheral with Memory ### Features - First-generation Programmable System Device (PSD) - User-Configurable Peripheral with Memory - 16Kx8 EPROM - 4Kx8 SRAM - Programmable address decoder - Byte or Word Memory Configurations 16Kx8 or 8Kx16 EPROM 4Kx8 or 2Kx16 SRAM 2Mbyte or 1 Mword address range - ☐ High-Speed Operation 40-nsec memory access 17-nsec fast chip select output - External Chip Select Outputs 8 external chip selects 1 fast chip-select output - Programmable Security Protects memory map Protects program code - Programming Support Tools PSD integrated software environment PC-XT/AT/PS2 platform support MAPLE location entry Software MAPPRO device programming Software MagicPro device programmer (PC-XT, AT) - Military and Commercial Specifications 44-pin Ceramic Leaded Chip Carrier package 44-pin Plastic Leaded Chip Carrier package 44-pad Ceramic Leadless Chip Carrier package - 44-pin Ceramic Pin Grid Array package ## General Description In 1988 WSI introduced a new concept in programmable VLSI, Programmable System Devices (PSD). The PSD family consists of user-configurable system-level building blocks on-a-chip, enabling quick implementation of application-specific controllers and peripherals. The first generation PSD series includes the MAP168 User-Configurable Peripheral with Memory; the SAM448, a User-Configurable Microsequencer; and the PAC1000, a User-Configurable Microcontroller. The MAP168 is the first of WSI's Programmable System Devices (PSD) product line. The device integrates high performance, user-configurable blocks of EPROM, SRAM, and logic in a single circuit. The major functional blocks include a Programmable Address Decoder (PAD), 16K bytes of high speed EPROM, and 4K bytes of high speed SRAM. A block diagram is given in Figure 1. The MAP168 device is a complete memory subsystem that can be mapped anywhere in a 2M-byte address space of a microprocessor or microcontroller system. The EPROM and SRAM memory blocks can be user-configured in either byte-wide or word-wide organizations. The MAP168 device signifi- cantly reduces the board space and power necessary to implement memory subsystems, increases system performance, and provides for secure data or program storage. The device's high level of integration and flexibility make it ideal for high-speed microprocessors, microcontrollers, and Digital Signal Processors like the TMS320XX family. The EPROM can be configured either as 16Kx8 or 8Kx16. The SRAM can be configured either as 4Kx8 or 2Kx16. Individual memory blocks of 2Kx8 or 1Kx16 can be selectively mapped anywhere in the address space. Since the Chip Select Input (CSI) can be programmed as A20, the highest-order address bit, the device's address range can extend from 1M byte with CSI to 2M byte without CSI. For 16-bit microprocessors capable of byte operations, the MAP168 device provides a Byte High Enable input for accessing bytes on any address boundary. Pinout is compatible with the JEDEC WS27C257 256K high-speed EPROM. This pinout provides for memory expansion with future WSI EPROM and PSD products. The device's PAD and EPROM memory are Figure 1. Block Diagram ## General Description (Con't) programmed using the same WSI MagicPro programmer used to program other WSI devices. Two software packages, MAPLE Location Entry and MAPPRO Device Programming Software are available in the menu-driven WISPER software environment on an IBM® PC XT/AT or 100% compatible platform. For additional information on the MAP168 device, refer to Application Note No. 002, Introduction to the MAP168 User-Configurable Peripheral with Memory. For additional information on development and programming software for the MAP168 device, refer to the MAP168 User-Configurable Peripheral with Memory Software User's Manual. ### Functional Description The user-configurable architecture of the MAP168 consists of an EPROM memory block, an SRAM memory block, and a fast Programmable Address Decoder (PAD) that can be configured to select 2K-byte memory blocks anywhere in a 2M-byte address range. The device can be programmed to operate with memory configured either in a byte or word organization (bytes can be addressed in word mode). A programmable security bit prevents access to the PAD address-decode configuration table. ### Table 1. Pin Description | Signal | 1/0 | Description | |----------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0-19</sub> | 1 | Address Lines. For access to EPROM or SRAM. | | FCSO | 0 | Fast Chip-Select Output (active low). Used by the Programmable Address Decoder (PAD). | | BHE | ŧ | Byte High Enable (active low). Selects the high-order byte when writing to SRAM. | | WE/V <sub>pp</sub> | ı | Write Enable (active low) or Programming Voltage. In normal mode, this pin causes data on the I/O pins to be written into SRAM. In programming mode, the pin supplies the programming voltage, V <sub>pp</sub> . | | ŌĒ | ı | Output Enable (active low). Enable the I/O pins to drive the external bus. | | CSI/A <sub>20</sub> | i | Chip Select Input (active low) or High-Order Address. This pin can be programmed as the bus-access chip select or as an additional high-order address bit $(A_{20})$ . | | I/O <sub>0-7</sub> | I/O | Low-Order Byte of EPROM or SRAM. | | I/O <sub>8-15,</sub> | 1/0 | High-Order Byte or Chip-Select Outputs. In word mode, these pins serve as the high-order byte ( $I/O_{B\rightarrow 15}$ ) of EPROM or SRAM. In byte mode, the bits serve as Chip-Select Out signals $(\overline{CSO}_{0\rightarrow})$ for the Programmable Address Decoder (PAD). | ### Programmable Address Decoder The MAP168 device has a minimum of 20 address inputs $A_o-A_{19}$ allowing the EPROM and SRAM memory blocks to reside anywhere in a 1M-byte address space. If the $\overline{\text{CSI}}/A_{20}$ input is user-configured as an address line, the maximum addressable space increases to 2M bytes, as shown in the Configurations table. The 16K bytes of EPROM and 4K bytes of SRAM, can be configured into eight independent 2K-byte blocks and two 2K-byte blocks respectively, as shown in the Memory Architecture figure. The PAD is a userconfigurable address decoder that compares input addresses to the 2K-byte address range selected for each of the eight EPROM blocks and two SRAM blocks. When the input address A<sub>0</sub>-A<sub>20</sub> is detected to be within one of the EPROM or SRAM address ranges, the PAD enables an internal chip select (ES,-ES, or RS,-RS,) to the selected block. If no block is selected, both the EPROM and SRAM memories remain in a power-down mode and the outputs are disabled allowing other devices to drive the data bus. The SRAM retains its data in the power-down mode. The 2K-byte address ranges for any of the eight EPROM or two SRAM blocks may not overlap. The PAD can also be user-configured to generate up to eight external chip selects, $\overline{CS}_o - \overline{CS}_o$ . These outputs can be used to decode the input address lines $A_o - A_{20}$ and to select other devices in the system. The outputs $\overline{CS}_o - \overline{CS}_o$ , are available on the eight higher-order $I/O_a - I/O_{15}$ lines but only when the MAP168 device is configured in the byte mode; the lines are not available as chipselect outputs when the device is configured in the word mode. The $\overline{\text{CSI}}/\text{A}_{\infty}$ input is user-configurable as the most-significant address line or as an active-low chip enable. Its function is programmed as part of the PAD programming cycle. The PAD also provides FSCO, a single, fast chip-select output configurable by the user for any address. It can overlap with any of the internal EPROM, SRAM or external CSO addresses. ### Memory Subsystem EPROM Memory The memory configuration of the MAP168 device includes 128K bits of WSI's patented high-speed, split-gate, UV-erasable EPROM. The EPROM is configured in byte mode as 16Kx8 and in word mode as 8Kx16. The memory is organized as eight 2Kx8 or 1Kx16 blocks, as shown in the Block Diagram figure. Each block has a separate and independent address range that cannot overlap. Each block is individually selected by one of the ES,-ES, internal chip selects generated by the PAD when an input address is detected within its designated address range, as shown in the Memory Architecture figure. If not selected, each block of EPROM remains in a power-down mode. For programming, the EPROM memory requires the $\overline{\text{WE/V}_{\text{PP}}}$ input to maintain the programming voltage $V_{\text{PP}}$ . ### **SRAM Memory** The device also includes 32K bits of high-speed SRAM. The SRAM is configured in byte mode as 4Kx8 and in word mode as 2Kx16. The memory is organized as two 2Kx8 or one 2Kx16 block(s), each with a separate and independent address range that cannot overlap. Each SRAM block is individually selected by one of the RS<sub>0</sub>-RS<sub>1</sub>, shown in the Memory Architecture figure, when an input address is detected by the PAD within its designated address range. When not selected, each of the SRAM memory blocks remains in a power down mode but does retain all data stored. Data can be written into the SRAM only when the $\overline{WE}/V_{oo}$ input is active low. ## Memory Subsystem EPROM Memory (Con't) #### **Byte/Word Mode** The PAD can be programmed to configure the MAP168 device for either a byte or word memory architecture. This allows the device to be used conveniently with either 8-bit or 16-bit microcontrollers, microprocessors or digital signal processor (DSP) systems. See the Configurations table. In byte mode, the EPROM is organized as 16Kx8 and the SRAM as 4Kx8. The outputs of both are tied to the eight low-order input/output lines I/O<sub>0</sub>-I/O<sub>7</sub> and enabled onto the output bus when the OE input is low. Only when configured in byte mode are the eight external chip selects provided by the PAD available on the eight high-order input/ output lines $I/O_s-I/O_{\gamma_s}$ and enabled onto the output bus when the $\overline{OE}$ input is low. In word mode, the EPROM is organized as 8Kx16 and the SRAM as 2Kx16. The outputs of both are tied to the 16 input/output lines $I/O_0-I/O_{15}$ and enabled onto the bus when $\overline{OE}$ is low. In word mode, the BHE input along with address input A0 allows the eight bits of any 16-bit word on an even or odd boundary to be selected as shown in the High-Low Byte Selection table. This is a useful feature for 16-bit processors that are not restricted to reading or writing memory only on even-word address boundaries. ## **Mode Selection** The device's operational mode is controlled by three inputs, $\overline{CSI}$ , $\overline{OE}$ , and $\overline{WE}/V_{pp}$ . There are ten separate modes of operation, all of which are shown the Mode Selection table. ## Table 2. Configurations | | x8 Configura | tion | x16 Configura | tion | |------------------------|--------------|-----------------|---------------|-----------------| | | CSI | A <sub>28</sub> | CSI | A <sub>28</sub> | | Address Space<br>words | 1M bytes | 2M bytes | 512K words | 1 M | | Block Size<br>words | 2K bytes | 2K bytes | 1K words | 1K | | Addressable Blocks | 512 | 1024 | 512 | 1024 | | EPROM Blocks | 8 | 8 | 8 | 8 | | SRAM Blocks | 2 | 2 | 2 | 2 | | Chip-Select Outputs | 9 | 9 | 1 | 1 | | EPROM Configuration | 16Kx8 | 16Kx8 | 8Kx16 | 8Kx16 | | SRAM Configuration | 4Kx8 | 4Kx8 | 2Kx16 | 2Kx16 | | I/O Pins | 8 | 8 | 16 | 16 | | Low-power Standby | yes | no | yes | no | | Protected Mode | yes | yes | yes | yes | | Byte Operations | ves | yes | ves | yes | ## Table 3. Mode Selection | Mode/Pin | CSI | Œ | WE/V <sub>pp</sub> | Address | x16 (1/0 <sub>0-15</sub> )<br>x8 (1/0 <sub>0-7</sub> ) | x16 (FCSO)<br>x8 FCSO, CSO <sub>s-7</sub> | |-------------------------|-----------------|----------------------------|--------------------|----------------------------|--------------------------------------------------------|-------------------------------------------| | Read EPROM/SRAM | $V_{iL}$ | $V_{\mu}$ | V <sub>IH</sub> | EPROM/SRAM<br>Selected | D <sub>out</sub> | CS <sub>OUT</sub> | | Read External | VIL | $V_{\rm IL}$ | $V_{iH}$ | EPROM/SRAM<br>Not Selected | High Z | CS <sub>OUT</sub> | | Output Disable | Х | $V_{\rm IH}$ | х | X | High Z | CS <sub>out</sub> | | Stand-By | $V_{\rm IH}$ | Χ | Х | X | High Z | CS <sub>OUT</sub> | | Write SRAM | V <sub>IL</sub> | Х | V <sub>IL</sub> | SRAM Selected | D <sub>IN</sub> | CS <sub>OUT</sub> | | Write External | V <sub>IL</sub> | X | V <sub>IL</sub> | No SRAM<br>Selected | Х | CS <sub>out</sub> | | Program EPROM | V <sub>K</sub> | VIH | $V_{pp}$ | EPROM<br>Program Address | D <sup>M</sup> | D <sub>IN</sub> | | Program Verify<br>EPROM | $V_{\mu}$ | V <sub>IL</sub> | $V_{\text{IH}}$ | EPROM<br>Program Address | D <sub>OUT</sub> | CS <sub>out</sub> | | Program PAD | V <sub>IL</sub> | $\mathbf{V}_{\mathrm{IH}}$ | $V_{pp}$ | PAD Program<br>Address | D <sub>IN</sub> | D <sub>IN</sub> | | Program Verify PAD | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | PAD Program<br>Address | D <sub>out</sub> | CS <sub>out</sub> | ## Table 4. High/Low Byte Selection | BHE (Pin 1) | $A_o$ | Write Operation | Read Operation | |-------------|-------|------------------------------------|--------------------------------------------| | 0 | 0 | Whole word | Whole word | | 0 | 1 | Upper byte from/to odd address | Upper byte = Data Out<br>Lower byte = 'FF' | | 1 | 0 | Lower byte from/to<br>even address | Whole word | | 1 | 1 | None | Upper byte = Data Out<br>Lower byte = 'FF' | ## Table 5. Product Selection Guide | Parameter | MAP168-40 | MAP168-45 | MAP168-55 | Units | |------------------------------------|-----------|-----------|-----------|-------| | Address Access Time (max) | 40 | 45 | 55 | ns | | Chip-Select Access Time (max) | 40 | 45 | 55 | ns | | Output Enable Time (max) | 18 | 21 | 23 | ns | | Chip-Select Output Time | 22 | 25 | 27 | ns | | Fast Chip-Select Output Time (max) | 17 | 20 | 22 | ns | ## Table 6. DC **Characteristics** | Parameter | Symbol | Test Conditions | Min | Max | Un | |---------------------------------------------|--------------------|------------------------|-----|----------|----| | Output Low Voltage | Vol | l <sub>ou</sub> =8 mA | | 0.5 | ٧ | | Output High Voltage | V <sub>oH</sub> | I <sub>OH</sub> =-2 mA | 2.4 | | V | | CMOS Standby<br>Current<br>—Commercial | ļ <sub>ŞB1</sub> | notes 1, 3 | | 20 | m/ | | —Military | | | | 30 | m/ | | TTL Standby<br>Current | 1 | notes 2, 3 | | | | | —Commercial | SB2 | 110(85 2, 3 | | 30 | m/ | | -Military | | | | 40 | m/ | | CMOS Active Current | | | | | | | No Blocks Selected | I <sub>cc</sub> 1A | notes 1, 4 | | | | | Commercial | | | | 20 | mA | | —Military | | | | 30 | m/ | | CMOS Active Current<br>EPROM Block Selected | I 1D | notes 1, 4 | | | | | —Commercial | I <sub>cc</sub> 1B | notes 1, 4 | | 35 | m | | -Military | | | | 45 | m/ | | CMOS Active Current | | | | | | | SRAM Block Selected | I <sub>cc</sub> 1C | поtes 1, 4 | | | | | —Commercial | | | | 55<br>65 | m | | —Military | | | | 65 | m | | TTL Active Current<br>No Blocks Selected | I <sub>cc</sub> 2A | notes 2, 4 | | | | | —Commercial | CC ZA | noies 2, 4 | | 30 | m/ | | -Military | | | | 40 | m/ | | TTL Active Current | | | | | | | EPROM Block Selected | I <sub>cc</sub> 2B | notes 2, 4 | | | | | —Commercial | | | | 40 | m/ | | —Military | | | | 50 | m/ | | TTL Active Current<br>SRAM Block Selected | I <sub>cc</sub> 2C | notes 2, 4 | | | | | —Commercial | 'cc 20 | 110(63 2, 4 | | 65 | m/ | | —Military | | | | 75 | m | | Input Load Current | l <sub>a</sub> | V <sub>IN</sub> =5.5V | -10 | 10 | μА | | • | L | or GND | | | - | | Output Leakage Current | اړه | V <sub>0!π</sub> =5.5V | -10 | 10 | μА | | 1 | 10 | or GND | | | F' | | Notes: | | J. W.15 | | | | - TTL inputs: V<sub>IL</sub> ≤ 0.8V, V<sub>IH</sub> ≥ 2.0V. Add 1.5 mA/MHz for AC power component. Add 3.5 mA/MHz for AC power component. Table 7. AC Characteristics | Parameter | Symbol | MAP:<br>Min | 168-40<br>Max | MAP:<br>Min | 168-45<br>Max | MAP:<br>Min | 168-55<br>Max | Units | |------------------------------------|-----------------------|-------------|---------------|-------------|---------------|-------------|---------------|-------| | Read Cycle Time | t <sub>RC</sub> | 40 | | 45 | | 55 | | ns | | Address to Output Delay | t <sub>ACC</sub> | | 40 | | 45 | | 55 | ns | | CSI to Output Delay | t <sub>ce</sub> | | 40 | | 45 | | 55 | ns | | OE to Output Delay | t <sub>o€</sub> | | 18 | | 21 | | 23 | ns | | Output Disable to Output Float | $t_{_{\mathrm{OEF}}}$ | | 15 | | 18 | | 20 | ns | | Chip Disable to Output Float | t <sub>osf</sub> | | 15 | | 18 | | 20 | ns | | Address to Output Hold | t <sub>on</sub> | 10 | | 10 | | 10 | | ns | | Address to CSO <sub>0-7</sub> True | t <sub>cso</sub> | | 22 | | 25 | | 27 | ns | | Address to FCSO True | t <sub>FCSO</sub> | | 17 | | 20 | | 22 | ns | | SRAM Write Cycle Time | t <sub>wc</sub> | 40 | | 45 | | 55 | | ns | | Chip Enable to Write End | t <sub>csw</sub> | 40 | | 45 | | 55 | | ns | | Address Setup Time | t <sub>as</sub> | 0 | | 0 | | 0 | | ns | | Address Hold Time | t <sub>AH</sub> | 0 | | 0 | | 0 | | ns | | Address Valid to Write End | t <sub>AW</sub> | 40 | | 45 | | 55 | | ns | | SRAM Write Enable Pulse Width | t <sub>ewe</sub> | 25 | | 30 | | 35 | | nş | | Data Setup Time | t <sub>os</sub> | 20 | | 20 | | 30 | | ns | | Data Hold Time | t <sub>DH</sub> | 0 | | 0 | | 0 | | пѕ | | Write Enable to Data Float | t <sub>weF</sub> | | 18 | | 21 | | 23 | ns | | Write Disable to Data Low Z | t <sub>welz</sub> | 3 | | 3 | | 3 | | ns | | BHE Setup Time | teHES | 0 | | 0 | | 0 | | пs | | BHE Hold Time | t <sub>enen</sub> | 10 | | 10 | | 10 | | ns | Table 8. Data Retention Characteristics | Parameter | Symbol | Test Conditions | Min | Max | Units | |--------------------------------------------|-------------------|-------------------------------------|-----------------|-----|-------| | Minimum V <sub>cc</sub> for Data Retention | $V_{DR}$ | V <sub>cc</sub> =2.0V, | 2.0 | | v | | Current in Data Retention Mode | I <sub>CCDH</sub> | <u>CSI</u> ≥ V <sub>cc</sub> –0.2V, | | 1 | mΑ | | Chip Deselect to Data Retention | t <sub>csor</sub> | $V_{iN} \ge V_{CC} - 0.2V$ | 0 | | ns | | Recovery Time from Data Retention | t <sub>RDR</sub> | or $V_{IN} \le 0.2V$ | t <sub>ec</sub> | | ns | ## Absolute Maximum Ratings | Storage Temperature | -65°C to +150°C | |----------------------------------------|-----------------| | Voltage to any pin with respect to GND | 0.6V to +7V | | V <sub>PP</sub> with respect to GND | | | ESD Protection | >2000V | Stresses above those listed here may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. Table 9. Operating Range | Range | Temperature | V <sub>cc</sub> | | |------------|----------------|-----------------|--| | Commercial | 0' to +70°C | +5V ± 5% | | | Military | -55° to +125°C | +5V ± 10% | | Figure 3. Read Cycle Timing Diagram Figure 4. Test Load Table 10. Timing Levels | Level | Voltage | | | |-----------|----------|--|--| | Input | 0 and 3V | | | | Reference | 1.5V | | | Figure 5. Write Cycle Timing Diagram Figure 6. Memory Architecture ## Table 11. MAP168 Pin Assignments | | 44-pin CLDCC Package<br>44-pin PLDCC Package<br>44-pad CLLCC Package | | | |---|----------------------------------------------------------------------|----------------------|---------------------| | | Pin No. | x8 | x16 | | | 1 | GND | BHE | | | 2 | WE/V <sub>PP</sub> | WE/V <sub>PP</sub> | | | 3 | CSI/A <sub>20</sub> | CSI/A <sub>20</sub> | | | 4 | CSO, | I/O <sub>16</sub> | | | 5 | CSO, | I/O <sub>14</sub> | | | 6 | CSO <sub>5</sub> | I/O <sub>19</sub> | | | 7 | CSO, | I/O <sub>12</sub> | | | 8 | CSO, | I/O <sub>11</sub> | | | 9 | CSO, | I/O <sub>10</sub> | | | 10 | CSO, | I/O <sub>9</sub> | | | 11 | CSO, | I/O <sub>8</sub> | | | 12 | GND | GND | | | 13 | FCSO | FCSO | | | 14 | I/O <sub>7</sub> | I/O <sub>7</sub> | | | 15 | I/O <sub>6</sub> | 1/O <sub>6</sub> | | | 16 | I/O <sub>5</sub> | I/O <sub>5</sub> | | | 17 | I/O <sub>4</sub> | I/O <sub>4</sub> | | | 18 | I/O <sub>3</sub> | I/O <sub>3</sub> | | | 19 | I/O <sub>2</sub> | 1/O <sub>2</sub> | | | 20 | I/O <sub>1</sub> | I/O <sub>1</sub> | | | 21 | 1/0, | 1/O <sub>0</sub> | | | 22 | ŌĒ | ŌĒ | | | 23 | A <sub>D</sub> | A <sub>o</sub> | | | 24 | A <sub>1</sub> | A, . | | | 25 | $\mathbf{A}_{2}^{'}$ | A <sub>2</sub> | | | 26 | $A_3^2$ | $A_3^2$ | | | 27 | A <sub>4</sub> | A <sub>4</sub> | | | 28 | A <sub>e</sub> | A <sub>5</sub> | | | 29 | A <sub>6</sub> | A <sub>6</sub> | | | 30 | Α, | A, | | | 31 | A <sub>a</sub> | A <sub>s</sub> | | ' | 32 | A <sub>o</sub> | A <sub>g</sub> | | | 33 | A <sub>10</sub> | A <sub>10</sub> | | | 34 | GND | GND | | | 35 | Α,, | A,, | | | 36 | A <sub>12</sub> | A <sub>12</sub> | | | 37 | A <sub>13</sub> | A <sub>13</sub> | | | 38 | A <sub>14</sub> | A <sub>14</sub> | | | 39 | A <sub>15</sub> | A <sub>15</sub> | | | 40 | A <sub>16</sub> | A <sub>16</sub> | | | 41 | A <sub>17</sub> | A <sub>17</sub> | | | 42 | A <sub>18</sub> | A <sub>18</sub> | | | 43 | A <sub>19</sub> | A <sub>19</sub> | | | 44 | V <sub>cc</sub> | A <sup>cc</sup> | | | WE and BHE are | e for SRAM functions | S | | L | ···· | | | ## Table 12. MAP168 Pin Assignments | 44-pin CPGA Pac | kage | | |-----------------|---------------------|---------------------| | Pin No. | x8 | x16 | | A <sub>5</sub> | GND | BHE | | A <sub>4</sub> | WE/V <sub>PP</sub> | WE/V <sub>PP</sub> | | B <sub>4</sub> | CSI/A <sub>20</sub> | CSI/A <sub>20</sub> | | A <sub>3</sub> | CSO, | I/O <sub>15</sub> | | B <sub>3</sub> | CSO₅ | I/O <sub>14</sub> | | A <sub>2</sub> | CSO <sub>5</sub> | I/O <sub>13</sub> | | B <sub>2</sub> | CSO <sub>4</sub> | I/O <sub>12</sub> | | B <sub>1</sub> | <u>cso³</u> | I/O <sub>11</sub> | | C <sub>2</sub> | CSO <sub>2</sub> | I/O <sub>10</sub> | | C <sub>1</sub> | CSO, | I/O <sub>9</sub> | | D <sub>2</sub> | CSO, | I/O <sub>8</sub> | | $D_1$ | GND | GND | | E, | FCSO | FCSO | | E . | 1/0, | I/O <sub>7</sub> | | É <sub>2</sub> | 1/O <sub>6</sub> | 1/O <sub>6</sub> | | F, | I/O <sub>5</sub> | I/O <sub>5</sub> | | F <sub>2</sub> | 1/O <sub>4</sub> | 1/O <sub>5</sub> | | G, | 1/04 | I/O <sub>4</sub> | | G <sub>2</sub> | 1/O <sub>3</sub> | I/O <sub>3</sub> | | H <sub>2</sub> | 1/O <sub>2</sub> | 1/O <sub>2</sub> | | G <sub>3</sub> | 1/0, | I/O <sub>1</sub> | | H <sub>3</sub> | I/O <sub>6</sub> | I/O <sub>0</sub> | | G <sub>₄</sub> | ŌĒ | ŌE<br>^ | | H, | <b>A</b> ₀ | A <sub>o</sub> | | H <sub>s</sub> | A, | A, | | G <sub>s</sub> | A <sub>2</sub> | A <sub>2</sub> | | H <sub>e</sub> | A <sub>3</sub> | A <sub>3</sub> | | G <sub>s</sub> | $A_4$ | $\mathbf{A}_{4}$ | | H <sub>7</sub> | A <sub>5</sub> | A <sub>5</sub> | | G, | A <sub>6</sub> | A <sub>c</sub> | | G. | Α, | A, | | F <sub>7</sub> | Ag | A <sub>a</sub> | | F <sub>8</sub> | A <sub>9</sub> | A <sub>s</sub> | | Ε, | A <sub>10</sub> | A <sub>10</sub> | | E <sub>s</sub> | GND | GND | | D <sub>a</sub> | A,, | An | | D, | A <sub>12</sub> | A <sub>12</sub> | | $C^8$ | A <sub>13</sub> | A <sub>13</sub> | | C <sub>7</sub> | A <sub>ta</sub> | A <sub>ta</sub> | | B <sub>8</sub> | A <sub>15</sub> | A,,, | | В, | Α,,, | A <sub>ce</sub> | | A <sub>7</sub> | A <sub>17</sub> | A <sub>17</sub> | | B <sub>6</sub> | A,a | A,,, | | $A_{6}$ | A <sub>19</sub> | A <sub>19</sub> | | B <sub>5</sub> | V <sub>cc</sub> | V <sub>cc</sub> | | | | | ## Figure 7. Pin Assignments Programming Upon delivery from WSI or after each erasure (see Erasure section), the MAP168 device has all bits in the PAD and EPROM in the "one" or high state. Zeros are loaded through the procedure of programming. Information for programming the device is available directly from WSI. Please contact your local sales representative. #### Erasure To clear all locations of their programmed contents, expose the device to an ultra-violet light source. A dosage of 15W-second/cm² is required. This dosage can be obtained with exposure to a wavelength of 2537Å and intensity of 1200μW/cm² for 15 to 20 minutes. The device should be about one inch from the source and all filters should be removed from the UV light source prior to erasure. The MAP168 device and similar devices will erase with light sources having wavelengths shorter than 4000Å. Although erasure times will be much longer than with UV sources at 2537Å, the exposure to fluorescent light and sunlight will eventually erase the device; for maximum system reliability, these sources should be avoided. If used in such an environment, the package windows should be covered by an opaque label or substance. ### System Development Tools MAP168 System Development Tools are a complete set of PC-based development tools. Installed on an IBM PC or compatible computer, these tools provide an integrated, easy-to-use software and hardware environment to support MAP168 device development. The tools run on an IBM-XT, AT, or compatible computer running MS-DOS version 3.1 or later. The system must be equipped with 640K bytes of RAM and a hard disk. ## System Development Tools (Con't) #### Hardware The MAP168 System Programming Hardware consists of: - □ WS6000 MagicPro Memory and PSD Programmer - WS6003 44-pin LCC Package Adaptor (for 44-pin CLLCC, CLDCC, and PLDCC packages) - WS6011 44-pin CPGA Package Adaptor The MagicPro Programmer is the common hardware platform for programming all WSI programmable products. It consists of the IBM-PC plug-in Programmer Board and the Remote Socket Adaptor Unit. #### Saftware The MAP168 System Development Software consists of the following: - WISPER Software—PSD Software Environment - MAPPRO Software—Device Programming Software The configuration of the MAP168 device is entered using MAPLE software. MAPRO software configures MAP168 devices by using the MagicPro programmer and the socket adaptor. The programmed MAP168 is then ready to be used. The development cycle is depicted in Figure 8. Figure 8. MAP168 Development Cycle ## System Development Tools (Con't) #### Support WSI provides a complete set of quality support services to registered System Development Tools owners. These support services include the following: - 12-month Software Updates. - Hotline to WSI Application Experts— For direct design assistance. - 24-Hour Electronic Bulletin Board— For design assistance via dial-up modem. #### Training WSI provides in-depth, hands-on workshops for the MAP168 device and System Development Tools. Workshop participants learn how to program their own high-performance, user-configurable mappable memory subsystems. Workshops are held at the WSI facility in Fremont, California. ## Ordering Information | MAP168<br>Part Number | Speed<br>(ns) | Package<br>Type | Package<br>Drawing | Operating<br>Temperature | Manufacturing<br>Procedure | |-----------------------|---------------|-----------------|--------------------|--------------------------|----------------------------| | MAP168-40C* | 40 | 44-pad CLLCC | C3 | Commercial | Standard | | MAP168-40J* | 40 | 44-pin PLDCC | J2 | Commercial | Standard | | MAP168-40L* | 40 | 44-pin CLDCC | L4 | Commercial | Standard | | MAP168-45C | 45 | 44-pad CLLCC | C3 | Commercial | Standard | | MAP168-45CM* | 45 | 44-pad CLLCC | C3 | Military | Standard | | MAP168-45CMB* | 45 | 44-pad CLLCC | C3 | Military | MIL-STD-883 | | MAP168-45J | 45 | 44-pin PLDCC | J2 | Commercial | Standard | | MAP168-45L | 45 | 44-pin CLDCC | L4 | Commercial | Standard | | MAP168-45LM* | 45 | 44-pad CLDCC | L4 | Military | Standard | | MAP168-45LMB* | 45 | 44-pad CLDCC | L4 | Military | MIL-STD-883 | | MAP168-45X | 45 | 44-pin CPGA | X2 | Commercial | Standard | | MAP168-45XM* | 45 | 44-pin CPGA | X2 | Military | Standard | | MAP168-45XMB* | 45 | 44-pin CPGA | X2 | Military | MIL-STD-883 | | MAP168-55C | 55 | 44-pad CLLCC | C3 | Commercial | Standard | | MAP168-55CM | 55 | 44-pad CLLCC | C3 | Military | Standard | | MAP168-55CMB | 55 | 44-pad CLLCC | C3 | Military | MIL-STD-883 | | MAP168-55J | 55 | 44-pin PLDCC | J2 | Commercial | Standard | | MAP168-55L | 55 | 44-pin CLDCC | L4 | Commercial | Standard | | MAP168-55LM | 55 | 44-pin CLDCC | L4 | Military | Standard | | MAP168-55LMB | 55 | 44-pin CLDCC | L4 | Military | MIL-STD-883 | | MAP168-55X | 55 | 44-pin CPGA | X2 | Commercial | Standard | | MAP168-55XM | 55 | 44-pin CPGA | X2 | Military | Standard | | MAP168-55XMB | 55 | 44-pin CPGA | X2 | Military | MIL-STD-883 | <sup>\*</sup>These products are advanced information. ### Ordering Information #### System Development Tools Part Number MAP168-GOLD WISPER Software MAPLE Software User's Manual WSI-SUPPORT Contents WS6000 MagicPro Programmer MAP168-SILVER WISPER Software MAPLE Software User's Manual WSI-SUPPORT WS6000 MagicPro Programmer IBM PC plug-in Adaptor Card Remote Socket Adaptor WS6003 44-pin LCC Package Adaptor for 44-pin CLLCC, CLDCC, and PLDCC Packages. Used with the WS6000 MagicPro Programmer. WS6011 44-pin CPGA Package Adaptor. Used with the WS6000 MagicPro Programmer. WSI-SUPPORT Support Services including: 12-month Software Update ServiceHotline to WSI Application Experts ☐ 24-hour access to WSI Electronic Bulletin Board WSI-TRAINING Workshops at WSI, Fremont, CA. For details and scheduling, call PSD Marketing, (415) 656-5400. WAFERSCALE INTEGRATION, INC. ## **Preliminary** ## Tomming - Key Features Second Generation Programmable System Device - ☐ User-Configurable Peripheral for Microcontroller Based Applications — Enables rapid design implementation and fast time to market - Available in space saving surface mount and through-hole packages - Windowed package option for prototyping - Low cost OTP (one-time programmable) package for high volume applications - CMOS for low power consumption - User-Configurable to Interface with Any 8- or 16-Bit Microcontroller - Programmable Address Decoder (PAD) - Programmable Control Signals - Programmable Polarity - Built-In Address Latches - Port Expansion/Reconstruction of Up to 16 I/O Lines - Individually Configurable as Output or Input - ☐ Highly Configurable, Many Operational Modes Programmable System™ Device ## PSD301 ## User-Configurable Peripheral with Memory - Multiplexed or Non-Multiplexed Address/Data Buses - Selectable 8- or 16-Bit Bus Width - Power-Down - Address Inputs Can Be Latched or Transparent - Latched Low-Order Address Byte Available as Output - ☐ High-Density UV EPROM - 256K Bits Configurable as 32K x 8 or as 16K x 16 - Divided Into Eight Equal Mappable Blocks - EPROM Block Resolution of 4K Bytes or 2K Words - EPROM: Up to 120 ns Access Time (Including PAD Decoding Time) - ☐ Static RAM - 16K Bits Configurable as 2K x 8 or as 1K x 16 - SRAM: Up to 120 ns Access Time (Including PAD Decoding Time) - Addressable Range - 1 MByte or 0.5 MWords - Low Power TTL-Compatible CMOS Device ## **Applications** - Computers (Workstations and PCs) Fixed Disk Control, Modem, Imaging, Laser Printer Control - Telecommunications Modem, Cellular Phone, Digital PBX, Digital Speech, FAX, Digital Signal Processing - Industrial Robotics, Power Line Access, Power Line Monitor - Medical Instrumentation Hearing Aids, Monitoring Equipment, Diagnostic Tools - Military Missile Guidance, Radar, Sonar, Secure Communications, RF Moderns ## Product Description In 1988 WSI introduced a new concept in programmable VLSI, Programmable System Devices. The PSD family consists of user-configurable system-level building blocks on-a-chip, enabling quick implementation of application-specific controllers and peripherals. The first generation PSD series includes the MAP168, a User-Configurable Peripheral, which is ideal for DSP applications; the SAM448, a User-Configurable Microsequencer for control and interface applications, and the PAC1000, a User-Configurable Microcontroller. The PSD301 is a second generation PSD. The PSD301 is ideal for microcontroller based applications where fast time-to-market, small form factor and low power consumption are essential. When combined together in an 8- or 16-bit system, virtually any microcontroller (8051, 8096, 16000, etc.) and the PSD301 work together to create a very powerful 2-piece chip-set. This implementation provides all the required control and peripheral elements of a microcontroller based system peripheral with no external "glue" logic required. The PSD301 integrates high performance user-configurable blocks of EPROM, SRAM, and logic in a single circuit. The major functional blocks include a Programmable Address Decoder (PAD), 256K bits of high speed EPROM, 16K bits of high speed SRAM, input latches, and output ports. The PSD301 is ideal for applications requiring high performance, low power, and very small form factors. These include fixed disk control, modem, cellular telephone, instrumentation, computer peripherals, military and similar applications. The PSD301 is an optimal solution for microcontrollers that need: - I/O reconstruction (microcontrollers lose at least two I/O ports when accessing external resources). - ☐ More EPROM and SRAM than the microcontroller's internal memory. - Chip-select, control, or latched address lines that are otherwise implemented discretely. - An interface to shared external resources. The PSD301 (shown in Figure 1) can efficiently interface with, and enhance, any 8- or 16-bit microcontroller system. No other solution provides microcontrollers with port expansion, latched addresses, a programmable address decoder (PAD), an interface to shared resources, 256 kbit EPROM, and 16 kbit SRAM on a single chip. The PSD301 does not require glue logic for interfacing to any 8- or 16-bit microcontrollers. The 8051 microcontroller family can take full advantage of the PSD301's separate program and address spaces. Users of the 68HCXX family of microcontrollers can change the functionality of the control signals and directly connect the R/W and E signals. Users of 16-bit microcontrollers (including the 80186, 8096, 80196, 16XXX) can use the PSD301 in a 16-bit configuration. Address and data buses can be configured to be separated or multiplexed, whichever is required by the host processor. The flexibility of the PSD301 I/O ports permit interfacing to shared resources. The user can assign the following functions to these ports: standard I/O pins, chip select outputs from the PAD, latched address or multiplexed low-order address/data byte. This enables users to design add-on systems such as disk drives, modems, etc., that easily interface to the host bus (e.g., IBM PC, SCSI). The PSD301's on-chip programmable address decoder (PAD) enables the user to map the I/O ports, eight segments of EPROM (as 4K x 8, or as 2K x 16), SRAM (as 2K x 8 or as 1K x 16), and chip select outputs anywhere in the address space of the microcontroller. The PAD can implement up to 4 sum-of-product expressions based on address inputs and control signals. This further facilitates the interface to microcontrollers with different boot-up locations and I/O address mappings, e.g., the 8051 and 8096 microcontrollers have the boot-up addresses in the lower half of their memory maps; the 80186 and 68HCXX use high memory boot-up addresses. Figure 1. PSD301 Architecture NOTES: 1. RESET and $\overline{CSI}$ are not available as programmable options in the PAD. An active RESET ensures that the PAD deselects all of its outputs, and a high level on $\overline{CSI}$ ensures that the PAD is in power-down mode. ## Figure 2. PSD301 Port Configurations #### Legend: $AD_0-AD_7$ = addresses $A_0-A_7$ multiplexed with data lines $D_0-D_7$ . $AD_8-AD_{15}$ = addresses $A_8-A_{15}$ multiplexed with data lines $D_8-D_{15}$ . WAFERSCALE INTEGRATION, INC. # Programmable System™Device PAC1000 Introduction User-Configurable Microcontroller #### Overview In 1988 WSI introduced a new concept in programmable VLSI: the Programmable System™ Devices (PSD). The PSD is defined as a family of User-configurable system level building blocks on-a-chip enabling quick implementation of application specific controllers and peripherals. The first generation PSD series includes the MAP168, a User-Configurable Peripheral with Memory; the SAM448, a User-Configurable Microsequencer; and the PAC1000, a User-Configurable Microsequencer. The PAC1000 user-configurable highperformance microcontroller is the first of a generation of products intended for applications in high-end embedded control where high-speed data processing, interface or control is needed. The PAC1000 replaces a board full of discrete components such as standard logic, FIFO, EPROM for microcode store, ALU, SEQUENCER, register files and PAL/PLD/PGA. To shorten the time-to-market for the system designer, a high-level software development language is used. This contrasts with the myriad state-machine entry, schematic entry, and place and route tools that would be needed for a discrete design using PAL. PLD, PGA or gate arrays. The PAC1000 architecture is flexible and enables the system designer to customize the PAC1000 to optimize application performance. The PAC1000 is composed of three basic sections: a CPU for data processing, a programmable instruction control unit that determines the next address to the microcode store through polling condition codes or responding to interrupts, and a host interface to asynchronously load data from the host. Registered input/outputs are used to synchronize with the system. As a result of integrating logic and EPROM memory into the PAC1000 and defining a high-level language for programming both, time-to-market and board space is reduced and reliability increased. The PAC1000 is currently used in applications such as Intelligent DMA controller, FDDI buffer controller, Frame buffer controller, LAN communications controller, disk controller, and I/O controller. For further details on the PAC1000 see Application Note 10. ## Contents | Features | 4-31 | |-----------------------------------------------|------| | General Description | 4-32 | | Architectural Overview | 4-34 | | Operational Modes | 4-36 | | Host Interface | 4-37 | | FIFO | 4-37 | | Data I/O Registers | 4.30 | | Program Counter | | | Status Register | | | Control Section | 4-38 | | Parallel Operations | 4-41 | | Program Memory | 4-47 | | | | | Security | | | 15-Level Stack | | | Program Counter | 4-42 | | Loop Counter | | | Debug Capabilities | | | Breakpoint Register | | | Single Step | 4-43 | | Condition Codes | | | User-Specified Conditions | 4-44 | | CPU Flags | | | FIFO Flags | 4-44 | | Stack-Full Flag | | | Interrupt Flag | | | Data Register Read Flag | | | Counter Flag | | | Case Logic | | | Case Instructions | | | | | | Priority Case Instructions | | | Interrupt Logic | | | Interrupt Mask Register | | | Output Control | | | Counters | | | Address Counter | | | Block Counter | | | Central Processing Unit | | | Arithmetic Operations | | | Logic Operations | 4-51 | | Shift Operations | 4-51 | | Shift Right | 4-51 | | Shift Left | 4-51 | | Rotate Operations | 4-52 | | Multiple Precision Operations | 4-52 | | I/O and Special Functions | | | Configuration Registers | 4-54 | | Control Register | | | I/O Configuration Register | | | Mode Register | | | State Following Reset | | | Electrical and Timing Specifications | | | | | | Pin Assignments | | | Instruction Set Overview | | | System Development Tools | | | Hardware | | | Software | | | Support | 4-75 | | Training | | | Ordering InformationPAC1000 | 4-76 | | Ordering Information—System Development Tools | 4-77 | | | | # Programmable System™ Device PAC1000 ## User-Configurable Microcontroller #### Features - □ First Generation Programmable System Device (PSD) - High-Performance User-Configurable Microcontroller—20 MHz Instruction Execution. Output Port, and Address Bus - □ Single-Cycle Control Architecture—One Cycle Per Instruction - 16-bit CPU—Arithmetic Operations, Logic Operations, 33 General-Purpose Registers - Address Generation—Up To 4 Mbytes Address Space - High-Level Development Tools—System Entry Language, Functional Simulator, and Device Programmer - Re-Programmable Program Store— On-Board 1Kx64-Bit EPROM - Two Operating Modes—Host Processor Peripheral or Stand-alone Controller - ☐ Security—For EPROM Program Memory Figure 1. PAC1000 Block Diagram ### General Description In 1988 WSI introduced a new concept in programmable VLSI, Programmable System Devices (PSD). The PSD family consists of user-configurable system-level building blocks on-a-chip, enabling quick implementation of application-specific controllers and peripherals. The first generation PSD series includes the MAP168, a User-Configurable Peripheral with Memory; the SAM448, a User-Configurable Microsequencer; and the PAC1000, a User-Configurable Microcontroller. The PAC1000 User-Configurable Microcontroller is based upon an architecture that enables it to execute complex instructions in a single clock cycle. Each PAC1000 instruction can perform three simultaneous operations: Program Control, CPU functions, and Output Control, as shown in Figure 2. The PAC1000 can also perform address generation or event counting simultaneously with instruction execution. The PAC1000 is also capable of performing a conditional test on up to four separate conditions and multi-way branching in a single cycle. The PAC1000, with its System Development Tools, matches the development cycle and ease of use of any standard microcontroller. The high performance and flexibility of the PAC1000 were previously available only to designers who could afford the long development cycle, high cost, high power, and large board space requirements of a building-block solution (i.e., Sequencer, Microcode Memory, ALU, Register File, PALs, etc.) The unique capabilities of PAC1000 are easily utilized with System development tools, which include a PACSEŁ C-like System Entry Language, a PACSIM Functional Simulator, and a MagicPro™ Device Programmer. All System Development Tools are PC-based and will operate on an IBM-XT, AT, PS2 or compatible machine. For more information, contact your nearest WSI sales office or representative. Figure 2. Single-Cycle Control Architecture ## Table 1. Pin Description | Signal | 1/0 | Description | |---------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HD[15:0] | I/O | Host Data. PAC1000 Data I/O Port via the Host Interface. Can also be configured to generate 16-bit address or status. Can serve as a general-purpose Data I/O Port. | | HAD[5:0] | I/O | Host Address. Can be configured to output the lower six bits of the 22-bit Address Counter; can be used as a Host Interface function address, or as a general-purpose 16-bit port. | | CS CS | I | Chip Select (active low). Used with RD and WR to access the device via the Host Interface. | | RD | 1 | Read Enable (active low). Used with $\overline{\text{CS}}$ to output Program Counter, Status Register, or Data Output Register to HD[15:0] bus lines. | | WR | I | Write Enable (active low). Used with CS to write HD Bus data via the Host Interface into the PAC1000 FIFO. | | СК | 1 | Clock. | | CC[7:0] | I | Condition Codes. Condition-code inputs for use with Call, Jump, and Case instructions. | | INT[3:0] | ı | Interrupts. General-purpose, positive-edge-triggered interrupt inputs. | | RESET | 1 | Asynchronous Reset (active low). Resets Input/Output registers and counters, tri-states all I/O, and sets the Program Counter to 0. | | OUTCNTL[15:0] | 0 | Output Control. User-defined Output Port. May be programmed to change value every cycle. | | ADD[15:0] | 1/O | Address Port. Outputs data from Address Counter or Address Output Register when configured as an output. When configured as an input, reads data to Address Input Register. | | 1/O[7:0] | I/O | Input or Output Port. Individually configurable bidirectional bus. As simple I/O, outputs come from the I/O Output Register, and inputs appear in the I/O Input Register. As special I/O functions, provides status, handshaking, and serial I/O. Alternatively, these signals can be used to extend the OUTCNTL or ADD lines. | ### Architectural Overview The PAC1000 is a user-configurable micro-controller optimized for high-performance control systems. The primary architectural elements, shown in Figure 3, are the Control Section, 16-bit CPU, Host Interface, 16-bit Address Port, 16-bit Output Control, 8-bit I/O Port, and Configuration Registers. The PAC1000 can be used as a stand-alone microcontroller or as a peripheral to a host. In the latter case, the Host Data (HD) and Host Address (HAD) buses, together with the $\overline{\text{CS}}$ , $\overline{\text{RD}}$ , and $\overline{\text{WR}}$ pins allow for direct connection to a host bus. User-defined commands to the Control Section or data to the CPU can be loaded through the Host Interface. In the stand-alone mode, the Host Interface ports can be used as additional address, data or I/O ports using the Data Output Register (DOR) and Data Input Register (DIR). The ADD port can be used to generate addresses through the Address Output Register (AOR) or the Address Counter. A DMA channel can be formed on the Host Interface using these and the Block Counter (BC) register. In addition, the ADD port can be used as a data bus or an I/O port, depending on how the chip is configured. Each pin in the I/O port can be configured individually as input. output, or special function. The special functions allow the control of internal PAC1000 elements (counters, I/O buffers) by other board elements. The 16-bit CPU is highly parallel and can operate on operands from the 32x16-bit register file, miscellaneous register (AOR, AIR, DOR, DIR, Q, etc.), or constants loaded from the internal program-store EPROM. The internal and external operations of the PAC1000 are controlled by the Control Section. The 16 Output Control (OC) lines are general-purpose outputs. Each of them can be changed independently every clock cycle. They provide a very fast means to control various processes outside the chip. In every clock cycle, one instruction is executed. Each instruction consists of up to three operations in parallel: - Instruction Fetch—the next instruction is fetched from the 1Kx64 EPROM by the Program Control. - Execution—the CPU executes an instruction. - Output—placed on the Output Control (OC) lines. Program flow can be changed through the condition-code inputs in one clock cycle or through the interrupt inputs after two clock cycles. Single-cycle 16-way branches can be done using the Case instruction, which samples four condition codes per cycle. Nested loops and subroutines can be carried out with the 15-level stack and the loop counter. The chip configuration can be changed in any cycle by loading the Configuration Register using the Program Control instruction portion. Figure 3. Detailed Block Diagram ## Operational Modes The two basic modes of operation for the PAC1000 are either as a memory-mapped peripheral (Figure 4) or as a stand-alone controller (Figure 5). In the peripheral mode, the host processor can asynchronously interface with the PAC1000. Figure 4. Peripheral Mode Figure 5. Stand-alone Mode ### Host Interface The Host Interface section of the PAC1000, shown in Figure 6, includes the Input Command/Data FIFO, Input/Output Data Registers, and the Status Register. #### FIFO When the PAC1000 serves as a peripheral to a host, the FIFO is used to asynchronously load commands or data into the PAC1000. In order to write into the FIFO, $\overline{CS}$ and $\overline{WR}$ must have low-to-high transitions. The information written into the FIFO is specified by the 16-bit Interface Data bus (HD) and the 6-bit Host Address bus (HAD). Since the FIFO is used only to buffer data and commands from a host, it is inoperative when the PAC1000 is in stand-alone mode. Bit five of the HAD bus specifies whether the input to the FIFO is command (HAD5=1) or data (HAD5=0). HAD5 is connected to the FICD internal Condition Code that can be sampled by the Control Section. If a command is written, then the lower 10 bits of the HD bus are used as the branch address for one of the 1024 locations in the Program Memory EPROM. At that location a user defined command or subroutine should exist which executes the needed operation. If the information is data, then the lower 5 bits of the HAD bus specify which CPU register is to be loaded from the HD bus. This method of operation allows the host to access the PAC1000 as a memory-mapped peripheral. Figure 6. Host Interface Architecture ## Host Interface (Con't) An example of FIFO usage is shown in Figure 7. When command or data information is available in the FIFO, the FIFO Output Ready (FIOR) interrupt (interrupt 5) triggers. If the FIOR interrupt is masked, then the FIOR status may be polled under program control. If HAD5 equals 1, the branch address location specified by MOVE is the Program Memory Address which contains the user specified instruction or sub-routine which executes the command. A JUMP or CALL FIFO control instruction performs a jump or call to the location specified by MOVE. If HAD5 equals 0, an RDFIFO instruction can transfer the FIFO contents into the register specified by HAD[4:0]. For further explanation, refer to the diagram below. Beginning at the location specified by MOVE, a user defined program exists which is going to load data into CPU registers 0,1,2, and 3 in four consecutive cycles from the next four FIFO locations. If one of the four FIFO locations contains a command (FICD=1), interrupt level 7 occurs (highest level). Loading a command into a CPU or other data register is not allowed. If this occurs, FIXP (FIFO exception) will be generated. Following the execution of this routine, the Control Section is ready for its next instruction. The FIFO drives three internal flags which can also be programmed to interrupt the PAC1000. They are: - □ FIIR (FIFO full) and FIXP (FIFO exception), which drive INT7. - FIOR (FIFO output ready), which drives INT5. Table 2. Host interface Functions | ı | <u>cs</u> | RD | WR | HAD5 | HAD[4:0] | HD[15:0] | Function | |---|-----------|----|----|------|----------|----------|---------------------------| | | 0 | 1 | 0 | 0 | Register | Data | Write data to FIFO | | | | | | | Address | | | | | 0 | 1 | 0 | 1 | Х | Command | Write command to FIFO | | | 0 | 0 | 1 | 0 | 00100 | X | Reset FIFO | | | 0 | 0 | 1 | 0 | 00011 | X | Reset status register | | | 0 | 0 | 1 | 0 | 00010 | Data | Read program counter | | | 0 | 0 | 1 | 0 | 00001 | Data | Read status register | | | 0 | 0 | 1 | 0 | 00000 | Data | Read data output register | | | | | | | | | | ## Host Interface (Con't) #### Data I/O Registers Input and Output Data Registers are used to communicate with the Host Data (HD) bus. CPU Registers may be loaded directly from the Data Input Register (DIR) without passing through the FIFO. Similarly, the PAC1000 may be read via the Data Output Register (DOR). #### **Program Counter** The Program Counter may be read via the Host Data bus. This allows a host to monitor the Program Memory address bus. It can also be used to drive external memory devices for expansion of the Control Port. #### Status Register The Status Register (SR), shown in Figure 8, monitors all internal status. Status bits can be set only by program execution. The SR can be read or cleared as specified in the Host Interface Functions table. All SR flags are active high (1) and are latched at the rising edge of the clock. Figure 7. Example of FIFO Block Diagram and Usage ## Host Interface (Con't) - STAT11—(DBB) Security Bit, set when security is active: - 1= Security active. - 0= No security. STAT10-WSI Reserved. - STAT9—(FIXP) FIFO Exception, set when the CPU receives a command or Control Section receives data: - 1= Command or data received. - 0= No exception occurred. - STAT8—(FIIR) FIFO-Input Ready, set when there is at least one vacant location in the FIFO: - 1= FIFO ready for input. - 0= FIFO not ready for input. - STAT7—(CY) Carry Flag, set when a carry (addition) or borrow (subtraction) occurs in CPU operations: - 1= Carry occurred. - 0= No carry occurred. - STAT6—(Z) Zero Flag, set when the result of a CPU operation is zero: - 1= Zero occurred. - 0= No zero occurred. - STAT5—(O) Overflow Flag, set when an overflow occurs during a two's complement operation: - 1= Overflow occurred. - 0= No overflow occurred. - STAT4—(S) Sign Bit, set when the most significant bit of the result of the previous CPU operation is negative: - 1= Result is negative. - 0= Result is positive. - STAT3—(STKF) Stack Flag, set when the stack is full: - 1= Stack is full. - 0= Stack is not full. - STAT2—(BRKPNT) Breakpoint Flag, set when the address in the breakpoint register is equal to the EPROM address: - 1= Breakpoint occurred. - 0= No breakpoint occurred. - STAT1—(BCZ) Block Counter Zero, set when the counter decrements to all 0s: - 1= Block Counter reached zero. - 0= Block Counter is not zero. - STAT0—(ACO) Address Counter Ones, set when the counter increments to all 1s: - 1= Address Counter reached all ones. - 0= Address Counter is not all ones. Figure 8. Status Register #### **Control Section** The control section, shown in Figure 9, consists of a number of blocks which are concerned with the sequencing of the control programs in the PAC1000. These are: - □ Program Memory - Security - ☐ 15-Level Stack - Program Counter - Loop Counter - Breakpoint Register - Condition Codes - Case Logic - Interrupt Logic - Output Control Each block is described in detail below. #### Parallel Operations The PAC1000 can perform three simultaneous operations within a single instruction cycle, as shown in Figure 10. The ability to tetch an instruction from the Program Memory, execute it, and output a result within 50 nsec is due to a highly parallel structure. Figure 9. Control Architecture #### **Program Memory** The Program Memory is a 1Kx64 high-speed EPROM. This on-board-memory allows the PAC1000 to operate in embedded control applications and eliminates the need for external memory components. Using an erasable memory allows program code to be modified for debug and/or field upgrades. The Program Memory is easily programmed using the WSI MagicPro™ (Memory and PSD™ Programmer). Only sixteen Program Memory locations are reserved. The rest of the 1024 locations are available for applications. Program memory is segmented as follows: | Address | Function | |-----------|----------------------------------------| | 000H | Reset pointer program to here | | 000H-007H | User Defined<br>Initialization Routine | | 008H-00FH | Interrupt Vector<br>Locations | | 010H-3FFH | User-Defined<br>Application Programs | Upon receiving a reset, the Program Counter is forced to address 000H. This location may contain a jump or call which branches to an initialization routine. Alternatively, the first eight locations of memory may be used as an initialization/configuration routine. #### Security User programs may be protected by setting a security bit during EPROM programming. Thereafter, the EPROM contents cannot be read externally. When the EPROM is erased, the security bit is cleared. #### 15-Level Stack The 15-level Stack stores the return address following subroutine calls, interrupt service routines and the contents of the Loop Counter inside nested loops. When the stack is full, the STKF condition becomes true, and an interrupt (INT7) will occur. The interrupt service routine will overwrite the top of the stack. Popping from an empty stack produces the previous top of stack value; pushing on a full stack overwrites the top of the stack. #### **Program Counter** The 10-bit Program Counter (PC) generates sequential addressing to the 1K word Program Memory. Upon reset the PC is loaded with a 000H. From this point the value of the Program Counter is determined by program execution or interrupts. Any JUMP or Case instruction that is executed loads the Program Counter with the destination address. CALL instructions or interrupts cause PC + 1 to be pushed onto the stack. The RETURN instruction loads the Program Counter from the stack with the value of the return address. This value may have previously been placed on the stack by a CALL or interrupt. The PC can also be loaded from the Command/Data FIFO causing program execution to commence at an address provided by the host. Figure 10. Parailel Operations #### Loop Counter The Loop Counter (LC) has two functions: - 10-bit down counter that supports the LOOP instruction. - Branch Register that can be loaded from the CPU Register File or Program Memory and used as an additional source of branching to Program Memory. The LC can be loaded with values up to 1023. Loop initialization code places a value in LC. Loop termination code tests the counter for a zero value and then decrements LC. The loop count can be a constant, or it can be computed at execution time and loaded into LC from the CPU. The LC register can also be used as a CALL or JUMP execution vector. The content of the LC is automatically saved on (or retrieved from) the Stack when the program enters (or leaves) a nested loop. A loop count will be loaded into the LC when a FOR instruction is encountered. This count can be a fixed value or it can be calculated and loaded from the CPU. The ENDFOR instruction will test the Loop Counter for a zero value. If this condition is not met, then the LC will be decremented by one. The program loop will continue until the count value equals zero. In a nested loop, the FOR instruction will load a new value to the LC and push the previous value to the stack. #### Debug Capabilities The PAC1000 provides breakpoint and single step capabilities for debugging application programs. #### Breakpoint Register The Breakpoint Register (BR) is a 10-bit register used for real time debug of the PAC1000 application program. The Breakpoint Register can be loaded from one of two sources, either a constant value specified in the Program Memory or a calculated value loaded from the CPU. When the Program Memory address matches the contents of the Breakpoint Register an interrupt (INT 6) occurs. A service routine should exist in Program Memory which then performs the required procedure. ### Single Step Single step is a debugging mode in which the currently-executing program is interrupted by interrupt 6 after the execution of every instruction. The interrupt 6 service routine should reside in Program Memory. Bit 8 in the Mask Register determines whether the PAC1000 is in a breakpoint mode (mask-bit 8 equals 0) or in a single step mode (mask-bit 8 equals 1). Both breakpoint and single step use interrupt 6. The interrupt 6 service routine will typically dump the contents of the PAC1000 internal registers into external SRAM devices for examination by the user. #### **Condition Codes** The Condition Code (CC) logic operates on 21 individual program test conditions. Each condition can be tested for true or not true. The PAC1000 can also test up to four conditions simultaneously. For this feature refer to the section titled *Case Logic*. User-Specified Conditions User-Specified Conditions are treated in the same manner as internally generated test conditions. CC0—CC7 should be connected directly to the corresponding PAC1000 input pins. These signals must satisfy the required setup time to be serviced in the next cycle. CPU Flags CPU flags are internally generated. They reflect the status of the previous CPU arithmetic operation. These signals are internally latched and are valid only for one instruction (the instruction following their generation). The flags for arithmetic operations are defined as follows: Zero (Z)—The result of the previous CPU operation is zero (Z=1). Carry (CY)—The result of the previous CPU operation generated a carry (addition) or borrow (subtraction) (CY=1). Overflow (O)—The previous two's complement CPU operation generated an overflow (O=1). Sign (S)—The most significant bit of the result of the previous CPU operation is negative (S=1). #### FIFO Flags FIFO flags allow the user to synchronize and monitor the operations that are performed on the FIFO by the host or by user's program. Upon reset the FIFO flags are cleared, signifying an empty state. The meaning of the flags are as follows: FIFO Output Ready (FIOR)—There is at least one word in the FIFO (FIOR=1). FIFO Input Ready (FIR)—FIFO is not full (FIIR=1). This flag can also be connected to the host through I/07. FIFO Command/Data (FICD)—This flag indicates if the contents of the FIFO is a command or a data. This flag is generated directly from HAD5 (FICD=1 command, FICD=0 data). FIFO Exception (FIXP)—This flag indicates that one of two events occurred: (a) FIFO data has been read as a command, or (b) a command has been read as data. #### Stack-Full Flag STACK FULL flag (STKF=1) indicates that the stack is 15 levels full. This condition will also generate an interrupt (INT7) if not masked. #### Interrupt Flag INTERRUPT flag (INTR =1) indicates that there is a masked interrupt pending. This flag is cleared when the interrupt is cleared. #### Data Register Read Flag DATA REGISTER READ flag (DOR) is a handshake flag between the host and the PAC1000, accessible only to the PAC1000. The flag is reset (DOR=0) when the PAC1000 writes into the Data Output Register. The flag is set (DOR=1) after the host has performed a read on the Data Output Register. #### Counter Flag Counter flags reflect the status of their respective counters. The PAC1000 utilizes two counters; the Address (A) counter is a 16/22-bit auto-incrementing up counter; the ## Table 3. Condition-Code Logic | Test Group | Source | Conditions and Flags | |--------------------|-------------------|----------------------------------------------------------------------------------------------------------| | User-Specified | External | CC0-CC7 | | CPU | Internal | Carry (CY), Zero (Z), Overflow (O), Sign (S) | | FIFO | Internal | FIFO Command/Data (FICD), FIFO Output<br>Ready (FIOR), FIFO Input Ready (FIIR),<br>FIFO Exception (FIXP) | | Counters | Internal | Address Counter Ones (ACO), Block<br>Counter Zero (BCZ) | | Stack | Internal | Stack Full (STKF) | | Interrupt | External/Internal | Interrupt (INTR) is pending | | Data register read | Internal | Data Output Register(DOR) has been read | Block (B) counter is an auto-decrementing 16-bit down counter. The counters' clock input signal is the same as the PAC1000's clock signal. Each counter can be individually enabled or disabled. When disabled, the output retains the last count. The counter flags are defined as follows: ACO—A Counter Ones, set when the A counter has reached the value FFFFH, in the 16-bit mode, or the value 3FFFFH in the 22-bit mode. BCZ—B Counter Zero, set when the B counter has reached the value 0000H. #### Case Logic THE PAC1000 hardware implements two basic types of Case instructions: Case and Priority Case. #### Case Instructions Case instructions operate on any one of four different Case groups. Each Case group consists of a combination of four test conditions which can be tested in a single cycle. In that same cycle the PAC1000 will branch to one of the addresses contained in the sixteen memory locations following the instruction, depending on the status of the four inputs to the Case group being tested. There are four Case Groups (sets of Case Conditions): Case Group 0 (CG0): CC0-CC3. Case Group 1 (CG1): CC4-CC7. Case Group 2 (CG2): Z---Zero O-Overflow S-Sign CY---Carry Case Group 3 (CG3): INTR--Interrupt BCZ---B Counter Zero FIOR-FIFO output Ready FICD-FIFO Command/Data (The FIXP, ACO, STKF, FIIR, and DOR condition codes do not fall into any of the four Case groups.) #### Priority Case Instructions Priority Case instructions operate on the four internal and the four external interrupt inputs. In this mode of operation, interrupts are treated as prioritized test conditions and the priority encoder is used to generate a branch to the highest priority condition. The branch address is located in one of the nine memory locations following the Priority Case instruction. Priorities in this mode of operation are the same as in the Interrupt mode of operation. Once a Priority Case instruction is executed, the occurrence of a higher priority condition will not affect program execution until another Priority Case instruction is executed. For a Priority Case instruction to be executed, MODE0 of the Mask Register must be equal to zero (MODE0=0). #### Interrupt Logic The Interrupt Logic accepts eight inputs, four of them are generated externally and four are dedicated for internal conditions. The four external, user defined, inputs (INT0-INT3) are connected to pins INT0, INT1, INT2, and INT3. These are positive, rising-edge-triggered signals that have a maximum latency of two cycles. Each interrupt has a reserved area in memory that should contain a branch to an interrupt service routine. ## Table 4. Interrupt Assignments | Interrupt | Priority | Effect | Trigger Condition | Reserved Address | |-----------|----------|----------|--------------------------|------------------| | INT7 | Highest | Internal | FIXP+ACO+STKF+FIIR | OOFH | | INT6 | | Internal | BRKPT | 00EH | | INT5 | | Internal | FIOR | 00DH | | INT4 | | Internal | Software Interrupt (SWI) | 00CH | | INT3 | | External | INT3 | 00BH | | INT2 | | External | INT2 | 00AH | | INT1 | | External | INT1 | 009H | | INT0 | Lowest | External | INTO | 008H | Clearing a serviced interrupt is performed automatically. When the interrupt is serviced, the internally generated vector is decoded to clear the serviced interrupt. In addition, the user can clear any pending interrupt by using the Clear Interrupt Instruction (CLI). Interrupt Mask Register The Interrupt Mask Register, shown in Figure 11, allows individual interrupts to be masked. Setting a Mask Register bit to a 1 masks the associated interrupt. To unmask an interrupt, the appropriate Mask Register bit must be reset to 0. When the PAC1000 is reset, the Mask Register will mask all interrupts and the Mode Register will select the non-interrupt mode. To select the interrupt mode the MODE0 bit (see Configuration Register section in this document) should be set to 1 (MODE0=1). Mask8 is used to select INT6 to be either a single-step interrupt (when Mask8=1) or a breakpoint interrupt (when Mask8=0) .See the section on Debug Capabilities for further details. ### Table 5. Interrupt Definitions | Interrupt | Triggered By | | | |-------------------|-------------------------------------------------------------|--|--| | INT71 | FIFO Exception (FIXP) | | | | | Address Counter contains all Ones (ACO) | | | | | Stack Full (STKF) | | | | | FIFO Full (Not FIFO Input Ready, FIIR) | | | | INT6 <sup>2</sup> | Breakpoint or Single Step occurrence | | | | INT5 | FIFO Output Ready (FIOR) | | | | INT4 | Always pending; triggers when unmasked by program execution | | | | INT3 | User-defined | | | | INT2 | User-defined | | | | INT1 | User-defined | | | | INTO | User-defined | | | | | | | | #### Notes: - 1. The INT7 interrupt handler checks the source of the interrupt by testing the condition code. - 2. See Interrupt Mask Register, Mask8. Figure 11. Interrupt Mask Register #### **Output Control** The Output Control bus (OUTCNTL) consists of 16 latched Output Control signals. These signals can be changed on a clock to clock basis. For every Program Memory location there is a dedicated field which specifies the value of the Output Control bus. The OUTCNTL Operation places this value on the Output Control bus. The OUTCNTL Operation can be performed in parallel with any other PAC1000 instructions. The OUTCNTL bus can be used to control external events on a clock to clock basis. #### **Counters** The PAC1000 contains a 16 or 22-bit Address Counter and a 16-bit Block Counter. Each of these counters can change count on a clock to clock basis or can be internally or externally enabled or disabled on a clock to clock basis. These counters are in addition to the Loop and Program Counters of the Control Section. #### Address Counter The Address Counter (AC), shown in Figure 12, is a 16- or 22-bit ascending counter that can be loaded or read by the CPU and enabled/disabled with the ACEN bit of the Control Register. (This control is also available externally through the I/01 pin; see I/O and Special Functions). While enabled, the counter will increment by one every rising edge of the clock. The ACO flag indicates that the value of the counter is all ones. This flag stays latched until the counter is loaded with a new value. The counter will continue to count until disabled. ACO is a condition code and a member of a Case Group; see the Control Section description for more details. ACO can also generate an internal interrupt 7, if enabled. In the 16-bit mode, the counter outputs (ACH) are available through the ADD bus. The count is gated to the ADD bus by setting the ASEL bit (CTRL9) of the Control Register. In the 22-bit mode, the higher 16 bits (ACH) are available through the ADD bus and the six low order bits (ACL) are available through the Host Address (HAD) bus. These low order bits are multiplexed with the host address lines. The address lines from the host which drives the HAD bus must be placed in the high impedance state before the lower 6-bits (ACL) of the Address Counter can be read. Figure 12. Address and Block Counter ## Counters (Con't) Selecting the 16- or 22-bit count mode isperformed by setting or resetting the ACS22 bit in the I/O Configuration Register. The address Output Register is an alternate source of address outputs; it is selected by resetting the ASEL bit of the Control Register. In this mode the CPU can be used to provide address generation and the Address Counter can be used as an event counter. #### Block Counter The Block Counter (BC) is a 16-bit down counter. It is enabled by the BCEN bit of the Control Register. It is useful as a counter for DMA transfers. The BCEN signal is (option- ally) available externally through the I/O0 bit (see I/O and Special Functions). While enabled, the counter will decrement by one every rising edge of the clock. The BCZ flag indicates that the counter reached the zero value. After the occurrence of an all 0s condition the Block Counter will continue down counting until disabled. The flag is latched and can be cleared by loading a new value into the Block Counter. BCZ is a condition code and a member of a Case Group; see the Control Section description for more details. Both counters may be read without disabling the count operation and loaded via the CPU. ## Central Processing Unit The CPU, shown in Figure 13, performs 16-bit operations in a single clock cycle. It contains 33 general purpose registers (R0...R31, and Q). The Q register can be used in conjunction with any of the R0...R31 registers to perform double precision shift operations. The main building blocks are the register bank (R0...R31), Q register, ALU, Y-bus devices, and D-bus devices. The register bank supplies up to two 16-bit registers, one of which is always the destination register. Figure 13. CPU Block Diagram ## Central Processing Unit (Con't) The ALU operates on up to two external operands that are selected by its input MUX. In every instruction, 1 of the 10 D-bus devices (AOR, SWAP, ACL, ACH, BC, FIFO, DIR, AIR, IIR, and Program Store) or a member of the register bank or the Q register outputs, can be selected as an operand source to the ALU. The possibilities are shown in Figure 14. During ALU operations, three options can be selected to provide the carry-in (Cin) input: 0, 1, or the previous latched carry-out (adequate for multiple precision operations). The ALU's output or a selected register can be loaded into one of the seven Y-bus devices (IOR, AOR, LC, DOR, ACL, ACH, or BC) every instruction cycle. This can happen in parallel with the feedback path from the ALU's output that is directed either to the Q register or to the destination register of the register bank. ## Figure 14. CPU Sources and Destinations Table 6. CPU Operand Mnemonics | Mnemonic | Description | |-----------------------|-----------------------------------------------------------------------| | ACH or ACH/ACL | 16- or 22-bit Auto-incrementing Counter, or General Purpose Registers | | AIR | Address Input Register | | AOR | Address Output Register | | BC | Block Counter (16-bit auto-decrementing), or General Purpose Register | | <constant></constant> | Constant values in Program Storage | | DIR | Data Input Register | | DOR | Data Output Register | | FIFO | Input Data from FIFO | | IIÀ | I/O Input Register | | IOR | I/O Output Register | | LC LC | Program Loop Counter | | Q | 16-bit CPU Register | | R0-R31 | 16-bit CPU Registers | | SWPV | Byte Swap version of AOR | ### Central Processing Unit (Con't) CPU operations can be performed on one, two or three operands. Each operation is performed in a single clock cycle. In two- or three-operand instructions, one of the operands must be a CPU internal register (80...R31, or Q). CPU operations are performed independently of operations in the counters, Host Interface, Output Control, and Program Control. #### Arithmetic Operations The CPU can perform the following arithmetic operations: - Addition - Subtraction - Increment - Decrement - Compare ### Logic Operations The CPU can perform the following logic operations: - ☐ AND - u or - ☐ Invert - Exclusive OR - □ Exclusive NOR #### Shift Operations Single shift operations, shown in Figure 15, can occur either to the left or to the right, with or without the Q register. Shift instructions specify the sources that are shifted into the corresponding registers. All shift operations can be executed in the same clock cycle as an arithmetic or logic operation. The arithmetic or logic operation is executed first; the result is shifted and then stored in the register file. The shift can be either left or right. The CPU can perform the following shift operations: - Single-precision, left or right, within a general-purpose register (R0...R31, or Q). - Double-precision, left or right, between an R0...R31 register and the Q register. The LSB and MSB of the general-purpose registers are each fed by an eight-to-one multiplexer. The sources and destinations for shift operation are given below: Shift Right Zero Flag (Z) Carry Flag (CY) Sign Flag (S) Binary 0 (0) Binary 1 (1) Least-significant bit of this register (RLSB) Least-significant bit of the Q register (QLSB) Serial I/O port (SDATM) Shift Left Zero Flag (Z) Carry Flag (CY) Sign Flag (S) Binary 0 (0) Binary 1 (1) Most-significant bit of this register (RMSB) Most-significant bit of the Q register (QMSB) Serial I/O port (SDATL) ## Figure 15. Shift Operations ## Central Processing Unit (Con't) #### Rotate Operations The CPU can perform the following rotate operations, as shown in Figure 16: - Single-precision, left or right, within a general-purpose register (R0...R31, or Q). - Double-precision, left or right, between an R0...R31 register and the Q register. #### Multiple Precision Operations The carry-out in each instruction can be used in the next instruction for multiple precision operations (e.g., ADDC). This feature enables the user to implement complex arithmetic operations such as division or multiplication in several clock cycles. Figure 16. Rotate Operations ### I/O and Special Functions The I/O bus, shown in Figure 17, consists of eight lines which can be individually programmed as inputs or outputs. These lines can also be programmed to perform Special Functions. The functions of these pins are defined by the Mode Register and I/O Configuration Register (see Configuration Register Section). The I/O and Special Functions map according to the table. The I/O lines must first be configured as inputs or outputs via the I/O Configuration Register; the Special Function option can then be enabled via the Mode Register. Individual special function control is shown in the accompanying table. Once a Special Function has been enabled, the corresponding internal control function is automatically disabled. Conversely, when a Special Function is disabled, control of the corresponding internal control function is returned to the Control Register (see Configuration Register). Because the Inputs in the I/O Register are clocked on each cycle, the status of the special function can also be read to the CPU. Figure 17. I/O and Special Function Bus ## Configuration Registers The Configuration Registers allow the user to control and configure different operating modes of the PAC1000. The three 10-bit Configuration Registers are the Control Register, I/O Configuration Register, and Mode Register. Each register has an associated instruction which allows individual register bits to be modified. #### Control Register The Control Register, shown in Figure 18, provides for internal control of key functions within the PAC1000. Several of these functions can alternatively be controlled externally through the I/O bus (see I/O and Special Functions). The Control Register is modified on the falling edge of the clock. ## Table 7. I/O Pins and Special Functions | Pin | Special Function | Direction | Description | |------|------------------|---------------|----------------------------------| | 1/07 | FIIR | output | F(FO Input Ready, FIFO not full. | | 1/06 | ADOE | input | Address Output Enable | | 1/05 | HADOE | input | Host Address Output Enable | | 1/04 | HDOE | input | Host Data Output Enable | | 1/03 | QMSB | bidirectional | Q Register MSB | | I/O2 | QLSB | bidirectional | Q Register LSB | | 1/01 | ACEN | input | Address Counter Enable | | 1/00 | BCEN | input | Block Counter Enable | Table 8. Special-Function Control | Special Function | Pin Name | I/O Configuration | Mode | |------------------|----------|-------------------|----------| | FIIR | 1/07 | IOCG7=1 (output) | MODE8=1 | | ADOE | I/O6 | IOCG6=0 (input) | MODE7=1 | | HADOE | I/O5 | IOCG5=0 (input) | MODE6=1 | | HDOE | I/O4 | IOCG4=0 (input) | MODE5=1 | | QMSB | I/O3 | IOCG3=1 (output) | | | | | IOCG3=0 (input) | MODE4=1 | | QLSB | I/O2 | IOCG2=1 (output) | | | | | iOCG2=0 (input) | MODE4=1 | | ACEN | I/O1 | IOCG1=0 (input) | MODE3 =1 | | BCEN | 1/00 | IOCG0=0 (input) | MODE2 =1 | ### Configuration Registers (Con't) - ASEL (CTRL9)—Address Select. Selects the source that will write to the Address bus: - 1= Address Counter. - 0= Address Output Register (AOR). - AIREN (CTRL8)—Address Input Register Enable. Enables and disables writing to the Address Input Register from the ADD Port: - 1= Enable writing to Address Input Register (AIR). - 0= Disable writing to Address Input Register (AIR). - DIREN (CTRL7)—Data Input Register Enable. Enables and disables writing to the Data Input Register (DIR) from the HD Port: - 1= Enable writing to Data Input Register (DIR). - 0= Disable writing to Data Input Register (DIR). HDSEL1 (CTRL6) and HDSEL0 (CTRL5)— Host Data Select. Select the source to be connected to Host Data (HD) bus: | HDSEL1<br>(CTRL6) | HDSEL0<br>(CTRL5) | Selection | |-------------------|-------------------|-----------------------------| | 0 | 0 | FIFO—<br>Periphera!<br>Mode | | 0 | 1 | Data Output<br>Register | | 1 | 0 | Status<br>Register | | 1 | 1 | Program<br>Counter | - ADOE (CTRL4)—Address Output Enable. Selects direction of Address bus (ADD) for next clock cycle: - 1= Output (see ASEL). - 0= Input (see AIREN). - HADOE (CTRL3)—Host Address Output Enable. Selects direction of Host Address (HAD) bus for next clock cycle: - 1= Output (driven from ACL Register). - 0= Input (into the FIFO). - HDOE (CTRL2)—Host Data Output Enable. Selects Direction of Host Data (HD) bus for next clock cycle: - 1= Output (See HDSEL0 and HDSEL1). - 0= Input (See DIREN). - BCEN (CTRL1)—Block Counter Enable. Enables and disables Block Counter: - 1= Enable Counting on next rising clock edge. - 0= Disable Counting on next rising edge. - ACEN (CTRL0)—Address Counter Enable. Enables and disables Address Counter: - 1= Enable Counting on next rising clock edge. - 0= Disable Counting on next rising clock edge. ## Figure 18. Control Register ## Configuration Registers (Con't) #### I/O Configuration Register The I/O Configuration Register, shown in Figure 19, controls the direction of the individual lines of the I/O bus as well as configuring the Address Counter. Each I/O pin can be configured independently to be a general purpose input or output, or each can serve a special function (see I/O and Special Function). The I/O Configuration Register is also used to configure the Address Counter as a 16-bit counter with a maximum count of FFFFH or as a 22-bit counter with a maximum count of 3FFFFFH. The I/O Configuration Register is modified on the falling edge of the clock. ACS22 (IOCG9)—Configures Address Counter as a 22- or 16-bit counter: - 1= 22-bit counter. - 0= 16-bit counter. I/O7 (IOCG7)—Selects direction of I/O7 pin: - 1= Output. - 0= Input. I/O6 (IOCG6)—Selects direction of I/O6 pin: - 1= Output. - 0= Input. - I/O5 (IOCG5)—Selects direction of I/O5 pin: - 1= Output. - 0= Input. I/O4 (IOCG4)—Selects direction of I/O4 pin: - 1= Output. - 0= Input. I/O3 (IOCG3)—Selects direction of I/O3 pin: - 1= Output. - 0= Input. I/O2 (fOCG2)—Selects direction of I/O2 pin: - 1≈ Output. - 0= Input. I/O1 (IOCG1)—Selects direction of I/O1 pin: - 1= Output. - 0= Input. I/O0 (IOCG0)—Selects direction of I/O0 pin: - 1= Output. - 0= Input. Figure 19. I/O Configuration Register ## Configuration Registers (Con't) #### **Mode Register** The Mode Register, shown in Figure 20, allows the user to externally control and monitor key elements within the PAC1000 which would (alternatively) be controlled internally through the Control Register. Enabling a Special Function in the Mode Register disables the corresponding function in the Control Register. The Special Function input pins are shared with the general purpose I/O pins. The direction of the appropriate pin must be set in the I/O Configuration Register prior to programming the Mode Register. The Mode Register can also be used to reset the FIFO as well as program the interrupt controller to generate either interrupts or Priority Test Conditions. See the discussion on "Priority Case" in the *Condition Code* section, above. After Reset, all Mode Register bits equal zero. The Mode Register is modified on the falling edge of the clock. The use of the Mode Register and I/O Configuration register for Special Functions is shown in the Special Function Settings table. FIRST (MODE9)—FIFO Reset. (If held high, FIFO cannot receive information); - 1= Initiate FIFO Reset (FIRST). - 0= Complete FIFO Reset (FINRST). FIIR (MODE8)-FIFO Input Ready: - 1= I/O7 becomes output for the FIFO Input Ready (FIIR) flag. - 0= I/O7 becomes general purpose I/O (IO7). ADOE (MODE7)-Address Output Enable: - 1= I/O6 becomes input for the Address Output Enable (AOE). - 0= 1/O6 becomes general purpose 1/O (IO6). HADOE (MODE6)—Host Address Output Enable: - 1= I/O5 becomes input for Host Address Output Enable (HADOE). - 0= I/O5 becomes general purpose I/O (IO6). HDOE (MODE5)-Host Data Output Enable: - 1= I/O4 becomes input for Host Data bus Output Enable HDOE). - 0= 1/O4 becomes general purpose I/O (IO4). SIOEN (MODE4)—Serial I/O Enable: - 1= I/O3 and I/O2 become MSB and LSB (respectively) of the CPU's Q register (SIO). - 0= 1/O3 and 1/O2 become general purpose 1/O ACEN(MODE3). ACEN (MODE3)---Address Counter Enable: - 1= I/O1 becomes input for Address Counter Enable (ACEN). - 0= I/O1 becomes general purpose I/O. BCEN (MODE2)-Block Counter Enable: - 1= I/O0 becomes input for Block Counter Enable (BCEN). - 0= 1/00 becomes general purpose I/O. Reserved (MODE1) INTR (MODE0)—Interrupt/Priority-Case Mode: - 1= Select Interrupt mode (INTR). - 0= Selects Priority Case mode (PCC). ## Figure 20. Mode Register ## State Following Reset Whenever the PAC1000 RESET input is driven low for at least two processor clocks, the chip goes through reset. The next two tables describe the PAC1000 signal and internal register states following reset. ## Table 9. Special Function Settings | Mode Bit | I/O Configuration Bit | Function | |----------|-----------------------|-----------------------------------------------------------------------| | MODE8=1 | IOCG7=1 | FIIR flag output on I/O7 | | MODE7≖1 | IOCG6=0 | ADOE provided by I/O6 | | MODE6=1 | IOCG5=0 | HADOE provided by I/O5 | | MODE5=1 | IOCG4=0 | HDOE provided by I/O4 | | MODE4=1 | IOCG3=1 | MSB of Q register output on I/O3 | | MODE4=1 | IOCG3=0 | I/O3 can be shifted into MSB of Q register<br>or destination register | | MODE4=1 | IOCG2=1 | LSB of Q register output on I/O2 | | MODE4=1 | IOCG2=0 | I/O2 can be shifted into LSB of Q register<br>or destination register | | MODE3=1 | IOCG1=0 | ACEN provided by I/O1 | | MODE2=1 | IOCG0=0 | BCEN provided by I/O0 | ## Table 10. Signal States Following Reset | Signal | Condition | |-----------|-----------| | HAD[5:0] | Input | | HD[15:0] | Input | | IO[7:0] | Input | | ADD[15:0] | Input | | OC[15:0] | 0000H | ## Table 11. Internal States Following Reset | Component | Contents | | |-------------------------------|-----------|--| | ACH Register | 0 | | | ACL Register | 0 | | | AOR Register | 0 | | | AIR Register | 0 | | | DOR Register | 0 | | | DIR Register | 0 | | | IOR Register | 0 | | | IIR Register | 0 | | | STATUS Register | 0 | | | I/O Configuration Register | 0 | | | CONTROL Register | 0 | | | Breakpoint Register | 0 | | | Mode Register | 0 | | | PC Register (Program Counter) | 0 | | | MASK Register | 01111111B | | | BC Register | FFFFH | | | R31-R0 Registers | Unknown | | | Q Register | Unknown | | | LC Register | Unknown | | | FIFO Locations | Unknown | | | FIFO Flags | Empty | | ## Electrical and Timing **Specifications** ## Table 12. Absolute **Maximum Ratings** Storage Temperature -65°C to +150°C Voltage to any pin with respect to GND -0.6V to +7V Ves with respect to GND -0.6 V to +14.0V **ESD Protection** >2000V Stresses above those listed here may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. Table 13. Operating Range | Range | Temperature | V <sub>cc</sub> | | |------------|-----------------|-----------------|--| | Commercial | 0°C to +70°C | +5V ± 5% | | | Industrial | -40°C to +85°C | +5V ± 10% | | | Military | -55°C to +125°C | $+5V \pm 10\%$ | | Table 14. DC **Characteristics** Over operating range with $V_{\mu\rho}=V_{cc}$ | Parameter | Symbol | Test Conditions | Min | Max | Units | |-----------------------------------------------|-------------------------|----------------------------------|----------------------|------------|----------| | Output Low Voltage | $V_{oL}$ | I <sub>ot</sub> =8 mA | | 0.4 | V | | Output High Voltage | $V_{OH}$ | I <sub>OH</sub> =-4 mA | 2.4 | | V | | V <sub>cc</sub> Standby<br>Current CMOS | l <sub>sē1</sub> | note 1 | | 65 | mA | | V <sub>cc</sub> Standby<br>Current TTL | l <sub>s82</sub> | note 2 | | 65 | mA | | Active Current (CMOS) —Commercial —Military | I <sub>GC1</sub> | notes 1, 3 | | 80<br>90 | mA<br>mA | | Active Current —Commercial —Military | <b>I</b> <sub>CC2</sub> | notes 2, 3 | | 110<br>120 | mA<br>mA | | V <sub>PP</sub> Supply Current | l <sub>ee</sub> | $V_{PP} = V_{CC}$ | | 100 | μΑ | | V <sub>PP</sub> Read Voltage | $V_{PP}$ | notes 1, 2 | V <sub>cc</sub> -0.4 | $V_{cc}$ | ٧ | | Input Load Current | l <sub>u</sub> | V <sub>IN</sub> =5.5V<br>or GND | -10 | 10 | μА | | Output Leakage Current | I <sub>LO</sub> | V <sub>our</sub> ⊭5.5V<br>or GND | <b>–</b> 10 | 10 | μА | #### Notes: - 1. CMOS inputs: GND $\pm$ 0.3V or V $_{\rm CC}$ $\pm$ 0.3V. 2. TTL inputs: V $_{\rm IL}$ $\leq$ 0.8V, V $_{\rm IH} \geq$ 2.0V. - 3. Active current is an AC test and uses AC timing levels. ## Table 15. AC Timing Levels Inputs: 0 to 3V Reference 1.5V Outputs: 0.4 to 2.4V Table 16. AC Characteristics | Parameter | Symbol | | MHz ¹ | | MHz ¹ | | NHz² | |----------------------------------------|------------------------|-----|-------|------|-------|-----|------| | CLOCK CYCLE | | Min | Max | Min | Max | Min | Max | | Cycle Time | t <sub>ck</sub> | 84 | | 62.5 | | 50 | | | Clock Pulse Width High | t <sub>ckh</sub> | 26 | | 24 | | 21 | | | Clock Pulse Width Low | t <sub>CKL</sub> | 26 | | 24 | | 21 | | | HOST READ CYCLE | | | | | | | | | Read Cycle Time | t <sub>ec</sub> | 50 | | 40 | | 30 | | | Address to Data Valid | tACC | | 45 | | 35 | | 30 | | CS to Data Valid | t <sub>cs</sub> | | 45 | | 35 | | 30 | | CS to tristate | t <sub>csz</sub> | 0 | 45 | 0 | 35 | 0 | 30 | | HOST WRITE CYCLE | | | | | | | | | Pulse width of CS and WR LOW | t <sub>pwL</sub> | 20 | | 15 | | 15 | | | Pulse width of CS and | | | | | | | | | WR High | t <sub>PWH</sub> | 15 | | 10 | | 10 | | | Data setup to WR | $t_{SD}$ | 10 | | 10 | | 5 | | | Data hold to WR | t <sub>HD</sub> | 10 | | 10 | | 5 | | | RESET CYCLE | | | | | | | | | RESET setup | t <sub>se</sub> | 10 | | 10 | | 5 | | | RESET to tristate of ADD, HAD, HD, I/O | t <sub>RZ</sub> | 25 | | 25 | | 20 | | | RESET clocked to<br>OUTCNTL low | t <sub>ROL</sub> | 30 | | 30 | | 25 | | | ADDRESS TIMING | | | | | | | | | Address/Data setup | + | 10 | | 10 | | 10 | | | Address/Data hold | <sup>t</sup> sadd<br>t | 8 | | 8 | | 5 | | | Clocked Counter to | t <sub>HADD</sub> | J | 40 | J | 05 | Ŭ | 00 | | Address output | t <sub>CADD</sub> | | 43 | | 35 | | 30 | | Clocked Address Register to Address | t <sub>RADD</sub> | | 43 | | 35 | | 30 | | ADOE enable to data valid | t <sub>adoe</sub> | | 50 | | 40 | | 30 | | HADOE enable to | | | | | | | | | data valid | t <sub>HADOE</sub> | | 50 | | 40 | | 30 | | Address output disable | t <sub>ckz</sub> | 0 | 25 | 20 | | 0 | 16 | Table 16. AC Characteristics (Con't) | Parameter | Symbol | 121 | AHz 1 | 16MHz 1 | | 201 | MHz² | |---------------------------------------------|--------------------|-----|-------|---------|-----|-----|------| | DATA AND I/O TIMING | | Min | Max | Min | Max | Min | Max | | Clock to I/O Output Valid | | | 35 | | 30 | | 30 | | Clock to HD Output | t <sub>ckio</sub> | | 35 | | 30 | | 30 | | IO data setup | t <sub>CKHD</sub> | 10 | 00 | 10 | 30 | 10 | 50 | | IO data hold | t <sub>sio</sub> | 8 | | 8 | | 5 | | | HD data setup | t <sub>ню</sub> | 10 | | 10 | | 10 | | | HD data setup<br>HD data hold | t <sub>shD</sub> | 8 | | 8 | | 5 | | | HDOE enable to data valid | t <sub>HHO</sub> | 8 | 50 | o | 40 | ə | 30 | | | t <sub>HDOE</sub> | _ | • | | | | | | Bus Output Disable | t <sub>ckz</sub> | 0 | 25 | 0 | 20 | 0 | 16 | | TEST AND INTERRUPT TIMING | | | | | | | | | Condition Code setup | t <sub>scc</sub> | 60 | | 50 | | 40 | | | Condition Code hold | t <sub>HCC</sub> | 0 | | 0 | | 0 | | | Clock to OUTCNTL Valid | t <sub>cov</sub> | | 33 | | 33 | | 25 | | Minimum interrupt pulse | | | | | | | | | for acceptance | t <sub>iPWA</sub> | 15 | | 10 | | 10 | | | SPECIAL FUNCTION TIMING (1/ | O Bus) | | | | | | | | SQ15 setup | t <sub>SSQ15</sub> | 15 | | 10 | | 10 | | | SQ15 hold | t <sub>HSQ15</sub> | 0 | | 0 | | 0 | | | SQ0 setup | t <sub>ssoo</sub> | 15 | | 10 | | 10 | | | SQ0 hold | t <sub>HSO0</sub> | 0 | | 0 | | 0 | | | Clock to Q0 output | t <sub>ckgo</sub> | | 35 | | 30 | | 30 | | Clock to Q15 output | t <sub>CKQ15</sub> | | 35 | | 30 | | 30 | | Address Counter | | | | | | | | | enable setup | t <sub>sacen</sub> | 20 | | 15 | | 10 | | | Address Counter | _ | | | _ | | _ | | | enable hold | t <sub>HACEN</sub> | 10 | | 5 | | 5 | | | Block Counter enable setup | t <sub>sacen</sub> | 20 | | 15 | | 10 | | | Block Counter enable hold | t <sub>HBCEN</sub> | 10 | | 5 | | 5 | | | External output enable to data valid | | | 30 | | 25 | | 20 | | | t <sub>sfv</sub> | | ЗŲ | | 20 | | 20 | | External output enable to<br>high impedance | t <sub>SFZ</sub> | | 30 | | 25 | | 20 | Operating temperature range: Commercial, Industrial, Military Operating temperature range: Commercial Figure 21. Clock Cycle Timing Figure 22. Host Read Cycle Timing Figure 23. Host Write FIFO Cycle Timing Figure 24. Reset Cycle Timing ## Figure 25. Data and I/O Timing Figure 26. Address Timing Figure 27. Test and Interrupt Timing Figure 28. Special Function Timing ## Pin Assignments Figure 29. 88-Pin Ceramic PGA Pin Assignments #### TOP (THROUGH PACKAGE) VIEW **BOTTOM VIEW** 1738 29 Table 17. PGA Pin Assignments | Name | Pin | Name | Pin | Name | Pin | |---------|-----|------|-----|------|-------------| | CS | F2 | GND | H2 | 1/00 | F1 | | RD | H1 | GND | L1 | 1/01 | E1 | | RESET | B6 | GND | A3 | 1/02 | E2 | | WR | G1 | GND | F12 | 1/03 | D1 | | ADD0 | K12 | GND | N3 | 1/04 | D2 | | ADD1 | N13 | GND | N11 | I/O5 | A1 | | ADD10 | E13 | HAD0 | M10 | 1/06 | C2 | | ADD11 | E12 | HAD1 | M11 | 1/07 | B1 | | ADD12 | D13 | HAD2 | N12 | INTO | B9 | | ADD13 | D12 | HAD3 | M12 | INT1 | A9 | | ADD14 | C13 | HAD4 | M13 | INT2 | B8 | | ADD15 | C12 | HAD5 | L12 | INT3 | 8A | | ADD2 | K13 | HD0 | N1 | OC0 | В7 | | ADD3 | J12 | HD1 | N2 | 001 | A7 | | ADD4 | J13 | HD10 | M7 | OC10 | L2 | | ADD5 | H12 | HD11 | N7 | 0011 | M2 | | ADD6 | H13 | HD12 | N8 | OC12 | K1 | | ADD7 | G12 | HD13 | N9 | OC13 | <b>K</b> 2 | | ADD8 | G13 | HD14 | M9 | OC14 | J2 | | ADD9 | F13 | HD15 | N10 | OC15 | J1 | | CCO | B13 | HD2 | M3 | OC2 | A6 | | CC1 | B12 | HD3 | C1 | OC3 | A5 | | CC2 | B2 | HD4 | M4 | OC4 | B5 | | CC3 | A13 | HD5 | N4 | OC5 | A4 | | CC4 | A12 | HD6 | M5 | OC6 | B4 | | CC5 | B11 | HD7 | N5 | OC7 | B3 | | CC6 | B10 | HD8 | M6 | OC8 | A2 | | CC7 | A10 | HD9 | N6 | OÇ9 | M1 | | СК | G2 | | | VCC | <b>A</b> 11 | | | | | | VCC | L13 | | <u></u> | | | | vcc | М8 | Figure 30. 100-Pin Plastic or Ceramic Quad Flatpack (Gullwing) Pin Assignments Table 18. Plastic or Ceramic Quad Flatpack (Gullwing) Pin Assignments | Pin | Name | Pin | Name | Pin | Name | Pin | Name | |-----|------|-----|------|-----|-------|-----|---------------| | 1 | RD | 26 | HD11 | 51 | ADD7 | 76 | OC1 | | 2 | GND | 27 | HD12 | 52 | ADD8 | 77 | OC2 | | 3 | GND | 28 | VCC | 53 | ADD9 | 78 | RESET | | 4 | OC15 | 29 | VCC | 54 | GND | 79 | N/C | | 5 | OC14 | 30 | HD13 | 55 | GND | 80 | OC3 | | 6 | OC12 | 31 | HD14 | 56 | ADD10 | 81 | OC4 | | 7 | OC13 | 32 | HD15 | 57 | ADD11 | 82 | OC5 | | 8 | GND | 33 | HAD0 | 58 | ADD12 | 83 | OC6 | | 9 | GND | 34 | GND | 59 | ADD13 | 84 | GND | | 10 | OC10 | 35 | GND | 60 | ADD14 | 85 | GND | | 11 | OC9 | 36 | HAD1 | 61 | ADD15 | 86 | OC7 | | 12 | OC11 | 37 | HAD2 | 62 | CC0 | 87 | OC8 | | 13 | N/C | 38 | N/C | 63 | CC1 | 88 | CC2 | | 14 | HD0 | 39 | HAD3 | 64 | CC3 | 89 | 105 | | 15 | HD1 | 40 | ADD1 | 65 | CC4 | 90 | 107 | | 16 | HD2 | 41 | HAD4 | 66 | CC5 | 91 | IO6 | | 17 | GND | 42 | HAD5 | 67 | VCC | 92 | HD3 | | 18 | GND | 43 | VCC | 68 | VCC | 93 | IO4 | | 19 | HD4 | 44 | VCC | 69 | CC6 | 94 | 103 | | 20 | HD5 | 45 | ADD0 | 70 | CC7 | 95 | 102 | | 21 | HD6 | 46 | ADD2 | 71 | INT0 | 96 | IO1 | | 22 | HD7 | 47 | ADD3 | 72 | INT1 | 97 | <del>CS</del> | | 23 | HD8 | 48 | ADD4 | 73 | INT2 | 98 | 100 | | 24 | HD9 | 49 | ADD5 | 74 | INT3 | 99 | CK | | 25 | HD10 | 50 | ADD6 | 75 | OC0 | 100 | WŔ | ### Instruction Set Overview The PAC1000 architecture can perform three operations simultaneously in each instruction cycle. The operations are specified in the System Entry Language (PACSEL) using a single statement. PACSEL instructions can perform three operations: - Program Control (PROGCNTL) - □ CPU - □ Output Control (OUTCNTL) Each instruction is executed in a single cycle; the three operations are executed in parallel. The syntax of a PACSEL statement has a label and three components: [label:] PROGCNTL, CPU, OUTCNTL; The PROGCNTL component determines program flow and determines the next statement to be executed; the CPU component determines which operation is to be performed by the CPU; the OUTCNTL component determines the state of the control outputs. A comma (, ) is used to separate the instructions and a semi-colon marks the end of a statement. In general, each statement is executed in a single cycle. In PACSEL statements, the PROGCNTL, CPU, OUTCNTL components can come in any order or any combination of Macro or Assembler operators. That is, you may mix Assembler operators among Macro operators. Tables at the end of this section summarize the Macro and Assembler operators. In some cases, the same mnemonic is used to specify identical operations in both Macro and Assembler level. You may: Specify all the components in the same statement in order to perform the operations in parallel: PROGENTL, CPU, OUTCNTL; Specify components one at a time: CPU; PROGENTL; OUTCNTL; Use components in any combination: PROGCNTL, CPU; PROGENTL, OUTCNTL; CPU, OUTCNTL; WSI recommends that, in general, you maintain a consistent ordering of these components and consistent groupings of Assembler-level and Macro operators, e.g. in separate files. This manual uses the PROGCNTL, CPU, OUTCNTL ordering. When PROGCNTL is omitted, the implied instruction is CONTinue, that is, proceed to the next control instruction. When CPU is omitted, the implied instruction is NOP. When OUTCNTL is omitted, the implied instruction is MAINTain, that is, maintain the most recent OUTCTL, in Assembler order. A summary of PACSEL Assembler and Macro statements follows. ## Table 19. PACSEL Assembler Language Summary | EI <mask> ENABLE INTERRUPT ESS JCase <cg> <value> UNCOND BRANCH CaseBLK JMP <maskstart <maskstart="" jm<="" jmpc="" jmpnc="" th=""><th>Mnemonic<br/>The PROCENTLY</th><th>Arguments</th><th>Meaning</th></maskstart></value></cg></mask> | Mnemonic<br>The PROCENTLY | Arguments | Meaning | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------------------|-----------------------------------------| | CALL <label fifo="" loptr="" =""> UNCOND BRANCH SUBRTN CALLC <cond> <label fifo="" =""> COND BRANCH SUBRTN CALLNC <cond> <label fifo="" =""> INV COND BRANCH SUBRTN CCASE <cg> <value> BRANCH SUBRTN CASEBLK CLI <mask> CLEAR INTERRUPT CONT(D) CONTINUE CONTINUE CPI <value> PRIORITIZED SUB RTN DI <mask> DISABLE INTERRUPT DSS DISABLE SINGLE STEP MODE EI <mask> ENABLE SINGLE STEP MODE JCASSE <cg> <value> UNCOND BRANCH CASSBLK JMP <label fifo="" loptr="" =""> UNCONDITIONAL BRANCH JMPC <cond> <label fifo="" =""> UNCONDITIONAL BRANCH JMPC <cond> <label fifo="" =""> INVERT COND BRANCH JMP <label fifo="" loptr="" =""> UNCONDITIONAL BRANCH JMPC <cond> <label fifo="" =""> INVERT COND BRANCH JMPC <cond> <label fifo="" =""> INVERT COND BRANCH JMPC <cond <label="" fifo="" =""> INVERT COND BRANCH LOBP <unconditional branch<="" t<="" td=""><td></td><td></td><td>SET A COUNTER SIZE</td></unconditional></cond></label></cond></label></cond></label></label></cond></label></cond></label></value></cg></mask></mask></value></mask></value></cg></label></cond></label></cond></label> | | | SET A COUNTER SIZE | | CALLC | | | | | CALINC COND> cLABEL FIFO> INV COND BRANCH SUBRTN CCASE CG> cVALUE> BRANCH SUBRTN CASEBLK CLI cMASK> CLEAR INTERRUPT CONT(D) CONTINUE CONT(D) CONTINUE CPI cVALUE> PRIORITIZED SUB RTN DI cMASK> DISABLE INTERRUPT DSS DISABLE SINGLE STEP MODE EI cMASK> ENABLE INTERRUPT ESS ENABLE SINGLE STEP MODE JCASE CG> cVALUE> UNCOND BRANCH CASEBLK JMP cLABEL LCPTR FIFO> UNCONDITIONAL BRANCH JMPC cCOND> cLABEL FIFO> CONDITIONAL BRANCH JMPNC cCOND> cLABEL FIFO> INVERT COND BRANCH JPI cVALUE> PRIORITIZED BRANCH LDBP cVALUE> LOAD BP REG LDAD BP COMP VALUE LDC cVALUE> LOAD CONDITIONAL BRANCH LOAD COUNTER LOAD COUNTER LOAD COUNTER LOAD COUNTER LOAD COUNTER LOAD COUNTER PUSH VALUE & LOCTR PUSH VALUE & LOCTR PUSH VALUE & LOCTR PUSH VALUE & LOCTR PUSH VALUE & LOCTR PUSH CONTR RET RESTART RET RETURN RC cOND> CONDITIONAL RETURN RSTCON CONDS RESET MODE REG RSTIO CMASK> RESET MODE REG | | • | | | CCASE | | • | | | CLI <mask> CLEAR INTERRUPT CONT(D) CONTINUE CPI <value> PRIORITIZED SUB RTN DI <mask> DISABLE INTERRUPT DSS DISABLE SINGLE STEP MOD EI <mask> ENABLE INTERRUPT ESS ENABLE SINGLE STEP MOD JCase <cg><value> UNCOND BRANCH CaseBLK JMP <label fifo="" loptr="" =""> UNCONDITIONAL BRANCH JMPC <cond> <label fifo="" =""> UNCONDITIONAL BRANCH JMPC <cond> <label fifo="" =""> INVERT COND BRANCH JPI <value> PRIORITIZED BRANCH JDBP <value> PRIORITIZED BRANCH LDBP <value> LOAD BP REG LDAD BP REG LOAD COUNTER LDC LOAD COUNTER LOAD COUNTER LDCD LOAD COUNTER LOAD COUNTER LDCD PUSH VALUE &amp; LOCTR PUDLC PUSH VALUE &amp; LOCTR POP STACK POP STACK POP STACK POP STACK POP STACK POP STACK <t< td=""><td></td><td>•</td><td></td></t<></value></value></value></label></cond></label></cond></label></value></cg></mask></mask></value></mask> | | • | | | CONT(D) CONTINUE CPI <value> PRIORITIZED SUB RTN DI <mask> DISABLE INTERRUPT DSS DISABLE SINGLE STEP MODE EI <mask> ENABLE INTERRUPT ESS ENABLE SINGLE STEP MODE JCase <cg><value> UNCOND BRANCH CaseBLK JMP <label fifo="" loptr="" =""> UNCONDITIONAL BRANCH JMPC <cond> <label fifo="" =""> INVERT COND BRANCH JMPNC <cond> <label fifo="" =""> INVERT COND BRANCH JPI <value> PRIORITIZED BRANCH JPI <value> PRIORITIZED BRANCH LDBP <value> LOAD BP REG LDAD BP COMP VALUE LOAD COUNTER LDLC <value> LOAD COUNTER LDCD LOAD COUNTER LOAD COUNTER LDCD PUSH VALUE &amp; LOCTR PLDLC PUSH VALUE &amp; LOCTR POPLC POP STACK POP STACK POP STACK POP STACK TO CNTR PUSH CNTR BRANCH TO 0 RETURN RC <c< td=""><td></td><td></td><td></td></c<></value></value></value></value></label></cond></label></cond></label></value></cg></mask></mask></value> | | | | | CPI | | | <del></del> | | DI | . , | <value></value> | • • • • • • • • • • • • • • • • • • • • | | DSS EI | | <u>-</u> | | | ESS CG> <value> UNCOND BRANCH CaseBLK JMP</value> | DSS | | DISABLE SINGLE STEP MODE | | JCase | EI | <mask></mask> | ENABLE INTERRUPT | | JMP | ESS | | ENABLE SINGLE STEP MODE | | JMPC | JCase | <cg> <value></value></cg> | UNCOND BRANCH CaseBLK | | JMPC | JMP | <label fifo="" lcptr="" =""></label> | UNCONDITIONAL BRANCH | | JPI < VALUE> PRIORITIZED BRANCH LDBP | JMPC | , , | CONDITIONAL BRANCH | | LDBP | JMPNC | • | INVERT COND BRANCH | | LDBPD LDLC | JPI | <value></value> | PRIORITIZED BRANCH | | LDLC | LDBP | <value></value> | LOAD BP REG | | LDLCD LOOPNZ REPEAT BRANCH,CNTRNZ PUSH VALUE & LDCTR CNTR PUSH CNTR BRANCH TO 0 RETURN RET RET RETURN ROC COND INV CONDITIONAL RETURN RSTCON RSTCON RSTCON RESET CONTROL REG RSTIO RSTMODE MASK> RESET MODE REG | LDBPD | | LOAD BP COMP VALUE | | LOOPNZ <label> REPEAT BRANCH,CNTRNZ PLDLC <value> PUSH VALUE &amp; LDCTR PLDLCD PUSH VAL&amp;LDCTR CM VL POP POP STACK POPLC POP STACK TO CNTR PUSHLC PUSH CNTR RESTART BRANCH TO 0 RET RETURN RC <cond> CONDITIONAL RETURN RNC <cond> INV COND RETURN RSTCON <mask> RESET CONTROL REG RSTIO <mask> RESET I/O CONFIG REG RSTMODE <mask> RESET MODE REG</mask></mask></mask></cond></cond></value></label> | LDLC | <value></value> | LOAD COUNTER | | PLDLC <value> PUSH VALUE &amp; LDCTR PLDLCD PUSH VAL&amp;LDCTR CM VL POP POP STACK POPLC POP STACK TO CNTR PUSHLC PUSH CNTR RESTART BRANCH TO 0 RET RETURN RC <cond> CONDITIONAL RETURN RNC <cond> INV COND RETURN RSTCON <mask> RESET CONTROL REG RSTIO <mask> RESET I/O CONFIG REG RSTMODE <mask> RESET MODE REG</mask></mask></mask></cond></cond></value> | LDLCD | | LOAD CTR COMPUTED VAL | | PLDLCD PUSH VAL&LDCTR CM VL POP POP STACK POPLC POP STACK TO CNTR PUSH CNTR PUSH CNTR RESTART BRANCH TO 0 RET RETURN RC <cond> CONDITIONAL RETURN RNC <cond> INV COND RETURN RSTCON <mask> RESET CONTROL REG RSTIO <mask> RESET I/O CONFIG REG RSTMODE <mask> RESET MODE REG</mask></mask></mask></cond></cond> | LOOPNZ | <label></label> | REPEAT BRANCH, CNTRNZ | | POP POP STACK POPLC POP STACK TO CNTR PUSHLC PUSH CNTR RESTART BRANCH TO 0 RETURN RC <cond> CONDITIONAL RETURN RNC <cond> INV COND RETURN RSTCON <mask> RESET CONTROL REG RSTIO <mask> RESET I/O CONFIG REG RSTMODE <mask> RESET MODE REG</mask></mask></mask></cond></cond> | PLDLC | <value></value> | PUSH VALUE & LDCTR | | POPLC POP STACK TO CNTR PUSHLC PUSH CNTR RESTART BRANCH TO 0 RET RETURN RC <cond> CONDITIONAL RETURN RNC <cond> INV COND RETURN RSTCON <mask> RESET CONTROL REG RSTIO <mask> RESET I/O CONFIG REG RSTMODE <mask> RESET MODE REG</mask></mask></mask></cond></cond> | PLDLCD | | PUSH VAL&LDCTR CM VL | | PUSHLC RESTART RESTART BRANCH TO 0 RET RC COND> CONDITIONAL RETURN RNC COND> INV COND RETURN RSTCON RSTCON CMASK> RESET CONTROL REG RSTIO CMASK> RESET I/O CONFIG REG RSTMODE CMASK> RESET MODE REG | POP | | POP STACK | | RESTART BRANCH TO 0 RET RETURN RC <cond> CONDITIONAL RETURN RNC <cond> INV COND RETURN RSTCON <mask> RESET CONTROL REG RSTIO <mask> RESET I/O CONFIG REG RSTMODE <mask> RESET MODE REG</mask></mask></mask></cond></cond> | POPLC | | POP STACK TO CNTR | | RET RETURN RC <cond> CONDITIONAL RETURN RNC <cond> INV COND RETURN RSTCON <mask> RESET CONTROL REG RSTIO <mask> RESET I/O CONFIG REG RSTMODE <mask> RESET MODE REG</mask></mask></mask></cond></cond> | PUSHLC | | PUSH CNTR | | RC <cond> CONDITIONAL RETURN RNC <cond> INV COND RETURN RSTCON <mask> RESET CONTROL REG RSTIO <mask> RESET I/O CONFIG REG RSTMODE <mask> RESET MODE REG</mask></mask></mask></cond></cond> | RESTART | | BRANCH TO 0 | | RNC <cond> INV COND RETURN RSTCON <mask> RESET CONTROL REG RSTIO <mask> RESET I/O CONFIG REG RSTMODE <mask> RESET MODE REG</mask></mask></mask></cond> | RET | | RETURN | | RSTCON <mask> RESET CONTROL REG RSTIO <mask> RESET I/O CONFIG REG RSTMODE <mask> RESET MODE REG</mask></mask></mask> | RC | <cond></cond> | CONDITIONAL RETURN | | RSTIO <mask> RESET I/O CONFIG REG RSTMODE <mask> RESET MODE REG</mask></mask> | RNC | <cond></cond> | INV COND RETURN | | RSTMODE <mask> RESET MODE REG</mask> | RSTCON | <mask></mask> | RESET CONTROL REG | | | RSTIO | <mask></mask> | RESET I/O CONFIG REG | | OFTOON ALLOW OFTOOMERS DEC | RSTMODE | <mask></mask> | RESET MODE REG | | SETCON <mask> SETCONTROL REG</mask> | SETCON | <mask></mask> | SET CONTROL REG | | SETIO <mask> SET I/O CONFIG REG</mask> | SETIO | <mask></mask> | SET I/O CONFIG REG | | SETMODE <mask> SET MODE REG</mask> | SETMODE | <mask></mask> | SET MODE REG | Table 19. PACSEL Assembler Language Summary (Con't) | Mnemonic<br>The CPU Operators | Arguments | Meaning | |-------------------------------|---------------------------------------------|-----------------------| | ADC | <arg1> <arg2> [<arg3>]</arg3></arg2></arg1> | ADD WITH CARRY | | ADD | <arg1> <arg2> [<arg3>]</arg3></arg2></arg1> | ADD | | AND | <arg1> <arg2> [<arg3>]</arg3></arg2></arg1> | BITWISE AND | | CMP | <arg1> <arg2></arg2></arg1> | COMPARE | | DEC | <arg1> [<arg2>]</arg2></arg1> | DECREMENT | | INC | <arg1> [<arg2>]</arg2></arg1> | INCREMENT | | INV | <arg1> [<arg2>]</arg2></arg1> | INVERT | | MOV | <dest> <src></src></dest> | MOVE SRC TODEST | | NOP(D) | | NO OPERATION | | OR | <arg1> <arg2> [<arg3>]</arg3></arg2></arg1> | BITWISE OR | | RDFIFO | | READ FIFO DATA TO REG | | SBC | <arg1> <arg2> [<arg3>]</arg3></arg2></arg1> | SUB WITH CARRY | | SHLRQ | <reg> <rarg> <qarg></qarg></rarg></reg> | SHIFT LEFT REG & Q | | SHLR | <reg> <rarg></rarg></reg> | SHIFT LEFT REG | | SHRRQ | <reg> <rarg> <qarg></qarg></rarg></reg> | SHIFT RIGHT REG & Q | | SHRR | <reg> <rarg></rarg></reg> | SHIFT RIGHT REG | | SUB | <arg1> <arg2> [<arg3>]</arg3></arg2></arg1> | SUBTRACT | | XOR | <arg1> <arg2> [<arg3>]</arg3></arg2></arg1> | EXCLUSIVE OR | | XNOR | <arg1> <arg2> [<arg3>]</arg3></arg2></arg1> | EXCLUSIVE NOR | | The MACRO Operato | nrs | | | DIV | <arg1> <arg2> <arg3></arg3></arg2></arg1> | DIVISION | | MUL | <arg1> <arg2> <arg3></arg3></arg2></arg1> | 2'S COMP MULTIPLY | | The OUTCNTL Opera | ntors | | | MAINT(D) | | MAINTAIN PREV VALUE | | OUT | <value></value> | OUTPUT | ## Table 20. PACSEL Macro Language Summary ``` The PROGENTL Operators ACSIZE <16/22> CALL < label | LCPTR | FIFO> [ON] |NOT] [<cond>] CASE n, PROGCNTL, CPU, OUTCNTL; CLEAR <int level> [...<int level>] CONFIGURE <pm1> [<pm2>...<pm10>] CONT DISABLE <int level> [<int level>...<int level>] ELSE ENABLE <int level> (<int level>...<int level>l ENDFOR ENDIF ENDPSWITCH ENDSWITCH ENDWHILE FOR <value> GOTO < label | LCPTR | FIFO> [ON] [NOT] [<cond>) IF [NOT] <cond> INPUT <i/o pin> {<i/o pin>...<i/o pin>] LOADBP <value> OUTPUT <i/o pin> [<i/o pin>...<i/o pin>] PRIORITY m, PROGCNTL, CPU, OUTCNTL; PSWITCH RESET <p1> [<p2>...<p10>} RETURN [ON] [NOT] [<cond>] SET <pl> [<p2>...<pl0>] SWITCH <case group> WHILE [NOT] <cond> ``` # Table 20. PACSEL Macro Language Summary (Con't) #### The CPU-Operator Assignment OUT <argl> [<arg2>...<arg16>] #### System Development Tools PAC1000 System Development Tools are a complete set of PC-based development tools. They provide an integrated easy-to-use software and hardware environment to support PAC1000 development and programming. The tools run on an IBM-XT, AT, PS2 or compatible computer running MS-DOS version 3.1 or later. The system must be equipped with 640 Kbytes of RAM and a hard disk. #### Hardware The PAC1000 System Programming Hardware consists of: - WS6000 MagicPro Memory and PSD Programmer (XT, AT only) - Package Adaptors (88-Pin Ceramic Pin-Grid Array and 100-Pin Ceramic Quad Flatpack—Gullwing) for the MagicPro Remote Socket Adaptor Unit The MagicPro Programmer is the common hardware platform for programming all WSI programmable products. It consists of the IBM-PC plug-in Programmer Board and the Remote Socket Adaptor Unit. #### Software The PAC1000 System Development Software consists of the following: - WISPER Software—PSD Software Interface - □ IMPACT Software—Interface Manager for PAC1000 - PACSEL Software—System Entry Language - □ PACSIM Software—Functional Simulator - PACPRO Software—Device Programming Software WISPER and IMPACT software provide a menu-driven user interface enabling other tools to be easily invoked by the user. The system design is entered into PACSEL source program files using an editor chosen by the user. PACSEL supports assembly-level and high-level Macro programming. The PACSEL Assembler produces object code format in single or multiple modules, which are then linked by the PACSEL Linker into a single load file with a format suitable for PACSIM and PACPRO. The PACSIM functional simulator enables the user to test and debug programs by examining the state of PAC1000 internal registers before and during a complete functional simulation of the device. PACPRO software programs PAC1000 devices by using the MagicPro hardware and the socket adapter. The programmed PAC1000 is then ready to be used. #### Support WSI provides a complete set of quality support services to registered owners. These support services include the following: - 12-month Software Updates. - Hotline to WSI Application Experts—For direct design assistance. - 24-Hour Electronic Bulletin Board—For design assistance via dial-up modem. #### Training WSI provides in-depth, hands-on workshops for the PAC1000 and the System Development Tools. Workshop participants will learn how to develop and program their own high-performance microcontrollers. Workshops are held at the WSI facility in Fremont, California. ### Ordering Information— PAC1000 | Part Number | Speed<br>(MHz) | Package<br>Type | Package<br>Drawing | Operating<br>Temperature | Manufacturing<br>Procedure | |----------------|----------------|-----------------------------------------------|--------------------|--------------------------|----------------------------| | PAC1000-12F* | 12 | 100-Pin Ceramic<br>Quad Flatpack,<br>Gullwing | F3 | Commercial | Standard | | PAC1000-12FI* | 12 | 100-Pin Ceramic<br>Quad Fiatpack,<br>Gullwing | F3 | Industrial | Standard | | PAC1000-12FM* | 12 | 100-Pin Ceramic<br>Quad Flatpack,<br>Gullwing | F3 | Military | Standard | | PAC1000-12FMB* | 12 | 100-Pin Ceramic<br>Quad Flatpack,<br>Gullwing | F3 | Military | MIL-STD-883C | | PAC1000-12Q* | 12 | 100-Pin Plastic<br>Quad Flatpack,<br>Gullwing | Q1 | Commercial | Standard | | PAC1000-12X | 12 | 88-Pin Ceramic<br>Pin-Grid Array | <b>X</b> 1 | Commercial | Standard | | PAC1000-12XI | 12 | 88-Pin Ceramic<br>Pin-Grid Array | <b>X</b> 1 | Industrial | Standard | | PAC1000-12XM | 12 | 88-Pin Ceramic<br>Pin-Grid Array | <b>X</b> 1 | Military | Standard | | PAC1000-12XM8 | 12 | 88-Pin Ceramic<br>Pin-Grid Array | <b>X</b> 1 | Military | MIL-STD-883C | | PAC1000-16F* | 16 | 100-Pin Ceramic<br>Quad Flatpack,<br>Gullwing | F3 | Commercial | Standard | | PAC1000-16FI* | 16 | 100-Pin Ceramic<br>Quad Flatpack,<br>Gullwing | F3 | Industrial | Standard | | PAC1000-16FM* | 16 | 100-Pin Ceramic<br>Quad Flatpack,<br>Gullwing | F3 | Military | Standard | | PAC1000-16FMB* | 16 | 100-Pin Ceramic<br>Quad Flatpack,<br>Gullwing | F3 | Military | MIL-STD-883C | | PAC1000-16Q* | 16 | 100-Pin Plastic<br>Quad Flatpack,<br>Gullwing | Q1 | Commercial | Standard | | PAC1000-16X | 16 | 88-Pin Ceramic<br>Pin-Grid Array | X1 | Commercial | Standard | | PAC1000-16XI* | 16 | 88-Pin Ceramic<br>Pin-Grid Array | <b>X</b> 1 | Industrial | Standard | | PAC1000-16XM* | 16 | 88-Pin Ceramic<br>Pin-Grid Array | X1 | Military | Standard | | PAC1000-16XMB* | 16 | 88-Pin Ceramic<br>Pin-Grid Array | X1 | Military | MIL-STD-883C | | PAC1000-20F* | 20 | 100-Pin Ceramic<br>Quad Flatpack,<br>Gullwing | F3 | Commercial | Standard | | PAC1000-20X* | 20 | 88-Pin Ceramic<br>Pin-Grid Array | <b>X</b> 1 | Commercial | Standard | | PAC1000-20Q* | 20 | 100-Pin Plastic<br>Quad Flatpack,<br>Gullwing | Q1 | Commercial | Standard | <sup>\*:</sup> These products are advanced information. Ordering Information— System Development Tools | Part Number | Contents | |----------------|---------------------------------------------------------------------| | PAC1000-GOLD | WISPER Software | | | IMPACT Software | | | PACSEL Software | | | PACSIM Software | | | PACPRO Software | | | User's Manual | | | WSI-Support | | | WS6000 MagicPro Programmer | | PAC1000-SILVER | WISPER Software | | | IMPACT Software | | | PACSEL Software | | | PACSIM Software | | | PACPRO Software | | | User's Manual | | | WSI-Support | | WS6000 | MagicPro Programmer | | | IBM PC plug-in Adaptor Card | | | Remote Socket Adaptor | | WS6010 | 88-Pin CPGA Adaptor | | | Used with the WS6000 MagicPro Programmer | | WS6012 | 100-Pin Ceramic Quad Flatpack (Gullwing) Adaptor | | | Used with the WS6000 MagicPro Programmer | | WSI-Support | Support Services, including: | | | □ 12-month Software Update Service | | | ☐ Hotline to WSI Application Experts | | | <ul> <li>24-hour access to WSI Electronic Bulletin Board</li> </ul> | | WSI-Training | Workshops at WSI, Fremont, CA | | | For details and scheduling, call PSD Marketing, (415) 656-5400 | # Programmable System™Device SAM448 Introduction # User-Configurable Microsequencer #### Overview 8 - In 1988 WSI introduced a new concept in programmable VLSI: the Programmable System™ Device (PSD). The PSD is defined as a family of *User-configurable system level building blocks on-a-chip enabling quick implementation of application specific controllers and peripherals.* The first generation PSD series includes the MAP168, a User-Configurable Peripheral with Memory; the SAM448, a User-Configurable Microsequencer; and the PAC1000, a User-Configurable Microcontroller. The SAM448 is a microsequencer intended for use in digital systems that require events to be controlled at high speed. A microsequencer is basically an instruction oriented device executing one internal instruction on each system cycle. This can be done in a linear flow or the sequencer can test the state of logic inputs or internal events and respond to program branching on a result. In addition, it has the capability of driving output signals on a cycle by cycle basis. The SAM448 can operate at a high clock speed (30 MHz) so sequential operations can be performed much faster than with lower end microcontrollers. A classic application of the SAM448 would be in the generation of pulse waveforms for video line and frame synchronization with blanking output controls for both line and frame flyback. The device could also control the load and shift activity in the video output registers and supervise the video memory address counters. All these activities are sequential in nature so microcode could be developed for the SAM device and programmed into the device's on-chip EPROM. Prior to the development of the SAM448 Microsequencer, a designer would most likely develop a system from discrete EPROM or ROM plus 74LS TTL logic with dedicated LIFO and registers. The actual development of such a design would escalate in chip count to eventually cover an entire printed circuit card. With the advent of Programmable Logic Devices (PLDs), the development of a microsequencing circuit became simpler. However, a typical system still required five to six PLDs. In addition, and EPROM was needed to hold the microcode. Because microcode is usually rather wide, a number of EPROMs were needed. The SAM448 provides the optimum solution when implementing a microsequencer of medium complexity. It has been designed to be cascadable in width and depth so more complex microsequencer designs may be achieved. # Microcode EPROM Architecture The core of the SAM448 is a microcode EPROM organized as a 448 locations deep and 36 bits wide. On each clock cycle, the current 32 bit wide instruction is clocked into the pipeline register. The 32 bit word is split into a number of fields. The F field consists of 16 bits and drives the output lines as user defined output pins. The remaining 20 bits are subdivided into one 8-bit Q field which generally directs processing to the next address of the EPROM. The 8-bit D field can be used to hold a constant or direct value but it can also be used for next address generation. The OP field is three bits in width and contains the current instruction to be executed. The remaining field is the # Microcode EPROM Architecture (Cont.) E field and performs a 3-State control function on the pipeline register. When HIGH, the output pins are enabled and when LOW the outputs are in a high impedance state. This feature enables one SAM448 device to share the same outputs with a second for vertical cascading. The EPROM locations are connected such that the first 192 locations (0 to 191) are in a linear sequence. The remaining locations are organized in four rows of 192 to 255. This permits a one of four branch control. The internal branch control logic will make the decision as to which branch to take depending on the state of the user defined inputs and the value of the next state address. # Branch Control Logic The branch control logic determines the location from where the next instruction will be fetched. The next address can come from the Q or D field of the instruction currently in the pipeline register, the top of the stack or LIFO or the Branch Select EPLD. The Branch Select EPLD can be programmed to view inputs or the logical combination of inputs to invoke a branch when a logic state becomes true. #### Stack The stack or Last In First Out (LIFO) memory is 15 locations deep and 8 bits wide and can be used to hold the value of a return address so successful CALL to and RETURN from subroutines may be invoked. A loop counter is included in the SAM448 architecture and the stack can be used to hold the contents of this loop counter when nested loops are invoked. The eight input lines may also be pushed onto the stack to externally load the counter. # Loop Counter To make provision for a number of operations to be repeated a defined number of times, a loop counter called CREG has been included in the design. This eight bit counter is loaded from the D field by a dedicated instruction LOADC or from the stack in the case of nested loops. The counter decrements to zero and then holds at zero. So repetitive routines may be achieved by a LOOPNZ instruction. #### Instruction Set The instruction set for the SAM448 consists of 12 instructions to handle multiway branching, subroutines, nested for-next loops and dispatch functions. With only 12 instructions a designer can become familiar with creating SAM448 designs very quickly. The WSI State Machine Input Language (ASMILE) support software enables designs to be generated quickly and efficiently. WAFERSCALE INTEGRATION, INC. # Programmable System™ Device **SAM448** # User-Configurable Microsequencer #### Features - ☐ First Generation Programmable System Device - User-Programmable Microsequencer for implementing High-Performance State Machines - On-Chip Reprogrammable EPROM Microcode Memory Up to 448 Words Deep - ☐ 15 × 8 Stack - ☐ Loop Counter - ☐ Prioritized, Multi-Way Control Branching - 8 General-Purpose Branch Control Inputs - 16 General-Purpose Control Outputs - Cascadable to Expand Outputs or States - Low-Power CMOS Technology - ☐ Footprint Efficient 28 Pin 300 Mil Dip or 28 Lead CLDCC/PLDCC Package - ☐ 30 MHz Minimum Clock Frequency - High Level PC-XT/AT, PS2 or Compatible Design Support Software (SAM+PLUS): - WSI PSD Integrated Software Environment - State Machine Input Language - Microcode Assembler - Functional Simulator # Description In 1988 WSI introduced a new concept in programmable VLSI, Programmable System™ Devices (PSD). The PSD is defined as a family of User-configurable system level building blocks on-a-chip enabling quick implementation of application specific controllers and peripherals. The first generation PSD series includes the MAP168, a User-Configurable Peripheral with Memory; the SAM448, a User-Configurable Microsequencer; and the PAC1000, a User-Configurable Microsequencer. The SAM448 is a first generation PSD and is WSI's first user programmable microsequencer. On-chip EPROM (up to 448) words) is integrated with Branch Control Logic, Pipeline Register, Stack, and Loop Counter. This generic microcoded architecture provides an efficient vehicle for implementing a broad range of high performance controllers spanning the spectrum from basic state machines to traditional bit-slice controller applications. The SAM448 has eight general purpose input pins, a clock pin and a reset pin. It has 16 user-definable outputs packaged in a 28-pin 300 mil Dip or 28 Lead CLDCC/PLDCC package. One-Time-Programmable plastic versions are available to minimize volume production costs. # Pin Configuration (Top View) # Description (Cont.) Programming the SAM448 device is accomplished on a standard WSI PSD WISPER development system installed with the optional SAM+PLUS software package and device adapters. New users can purchase a separate WISPER-SAM development system with programming hardware included. SAM+PLUS allows designs to be entered in either state machine or microcoded formats. SAM+PLUS automatically performs logic minimization and design fitting for the device. The design may then be simulated or programmed directly to achieve customized working silicon within minutes. Using WSI's proprietary high performance CMOS EPROM technology allows SAM448 to operate at a 25-MHz typical clock frequency while still enjoying the benefits of low CMOS power consumption. This technology also facilitates 100% generic testability which eliminates the need for post-programming testing. Ideal application areas for SAM448 include programmable sequence generators (state machines), bus and memory control functions, graphics and DSP algorithm controllers, and other complex, high performance machines. The devices may be cascaded easily to obtain greater output requirements (horizontal cascade) or greater microcode memory depth (vertical cascade) or both. #### SAM as a State Machine The SAM448 architecture allows easy implementation of synchronous state machines. SAM's internal EPROM memory together with its Pipeline Register allows storage of up to 448 unique states. SAM's Branch Control Logic allows single clock, multi-way branching in response to the eight inputs, current device state, and user-defined transition conditions. Design entry is simplified with WSI's State Machine Input Language (ASMILE) supported by the SAM+PLUS development system. This high level language uses IF-THEN-ELSE statements to define state transitions and a truth table to define or tri-state the outputs on a state-by-state basis. #### SAM as a Microcoded Sequencer SAM's architecture has several advanced features that enable it to be used as a sophisticated microcoded sequencer. SAM's on-chip EPROM (448 words) is integrated with a microcoded sequencer consisting of Branch Control Logic, Stack, and Loop Counter. The eight general-purpose inputs, the Counter, the Stack, and the Pipeline Register feed the Branch Control Logic. The Branch Control Logic gives flexible multi-way microcode branch capability in a single clock, enhancing throughput beyond that of conventional controllers or sequencers. SAM+PLUS development software offers high level microcode entry featuring a compact assortment of powerful instructions (OP-codes) allowing easy implementation of conditional branches, subroutine calls, multiple level for-next loops, and dispatch functions (branching to an externally specified address). # Functional Description The SAM architecture is shown in Figure 1. The primary elements are the Microcode EPROM, 36-bit Pipeline Register, Branch Control Logic, 15 $\times$ 8-bit Stack, and 8-bit Loop Counter. The Branch Control Logic generates the address of the next state and applies this address to the Microcode Memory. The outputs of the Microcode Memory represent the user-defined outputs and internal control values associated with the next state. On the leading edge of the clock these new values are clocked into the Pipeline Register and become the current state. The new values in the Pipeline Register—along with the Counter, Stack and Inputs—are used by the Branch Control Logic to generate the new nextstate address. #### Microcode EPROM and Pipeline Register The Microcode EPROM is organized into 448, 36-bit words or locations, each of which can be viewed as a single state. 16 of these bits (the F-field) are available at device pins as user-defined outputs. The other 20 bits are internal control signals that are divided into 4 fields: the 8-bit Q-field normally provides the next-state address; the 8-bit D-field is a general purpose field used either as a constant or as an alternative next-state address; the OP-field contains the instruction; and, the # Functional Description (Cont.) E-field contains a single bit which enables or tri-states the device outputs. As shown in Figure 2, the Microcode Memory is organized as 256 rows or addresses. Addresses 0 through 191 contain a single 36-bit word which is associated with the desired next-state. This state information will be clocked into the Pipeline Register on the next rising edge of the clock and the outputs will become valid one T<sub>CO</sub> (clock to output delay) later. Addresses 192–255, on the other hand, access four unique 36-bit words which correspond to four possible next states. (The extension .0, .1, .2, and .3 are used to distinguish those four states.) These 64 addresses are known as Multi-Way Branch locations and are used to perform single clock 4-way branches. Whenever the next-state address falls within the Multi-Way Branch locations, the Branch Control Logic will make the necessary 1-of-4 selection based on the next-state address and user-defined input conditions. Figure 1. SAM448 Block Diagram Figure 2. SAM Microcode Memory Figure 3. SAM Branch Control Logic #### Branch Control Logic Block At the heart of the high-performance sequencing ability of the SAM family is the Branch Control Logic, This block determines the next-state to be clocked into the Pipeline Register based on the current status of the Pipeline Register, the Counter, the Stack, and the eight input pins. The Branch Control Logic is divided into two segments: the Address Multiplexer and the Branch Select EPLD. The Address Multiplexer provides the nextstate address to the Microcoded Memory. The next-state address can come from the Q-field, the D-field, or the Top-of-Stack. The selection between these three resources is based on the instruction in the Pipeline Register and the condition of the Zero Flag from the Counter. The Branch Select EPLD is used to perform up to a 4-way branch based on user-defined input conditions. This block is a 768 product-term programmable logic device with 16 inputs and four outputs. When the next-state address falls within the multi-way branch block of memory (any address greater than 191) the Branch Select EPLD performs the necessary 1-of-4 selection. When the next-state address is less than 192, the Branch Select EPLD is turned off since no selection is required. The conditions controlling the multi-way branch are defined by the user with a simple IF, THEN, ELSE format like the following: IF (cond3) THEN select 201.3 ELSEIF (cond2) THEN select 201.2 ELSEIF (cond1) THEN select 201.1 ELSE select 201.0 The conditions are prioritized so that if the first condition is not met (cond3), then microword 201.3 will be selected and clocked into the Pipeline Register regardless of the results of cond2 and cond1. If none of the three conditions are met, then the microword 201.0 will be clocked into the Pipeline Register. The three conditional expressions are user defined and may contain any logical equation based on the inputs that can be reduced to four product-terms. For example, the expression contains four product-terms and is a valid condition. There is a unique set of 12 product-terms for each of the 64 multi-way branch locations for a total of 768 productterms. (See Figure 4.) The SAM448 has been designed so that the number of available product-terms should never be the limiting factor on a design. Prioritization provides an effective product-term count of more than 12 per location. A trade-off between number of product-terms and number of possible branches can be made by simply placing identical state information in two locations as shown in Figure 5. Figure 4. SAM Branch Logic for Address 192 Through 255 Figure 5. Multi-Way Branching # Functional Description (Cont.) #### Stack The Stack of the SAM448 is a Last In First Out (LIFO) arrangement consisting of 15 8-bit words. The Top-of-Stack may be used as the next-state address or popped into the Counter. Values may be pushed onto the stack either from the D-field in the Pipeline Register or from the Counter enabling efficient implementation of subroutines, nested loops, and other iterative structures. The eight input lines may also be pushed onto the stack to allow external address specification in a dispatch function or to externally load the counter. The PUSHing or POPing of the stack occurs on the leading edge of the clock. The stack is "zero filled" so that a POP from an empty stack will return atl eight bits set to zero. On the other hand, a push to an already full stack will write over the Top-of-Stack leaving the other 14 values unchanged. #### Loop Counter The SAM448 contains an 8-bit Loop Counter, referred to as the Count Register (CREG), which is useful for controlling timing loops and affecting a variety of branch operations. The CREG is a down counter and may be loaded directly from the D-field of the Pipeline Register or from the Top-of-Stack. The value of the CREG may be saved and restored by pushing and popping it to and from the Stack. The CREG is loaded or decremented on the leading edge of the clock. It is designed so that it will not decrement once it reaches zero to prevent roll-over. A Zero Flag indicates when the counter has reached zero and is used with the LOOPNZ command to control program flow (see Instruction Set Description). Single instruction delay loops are easily constructed and, in combination with the Stack, nested loops or delays of arbitrary length may be generated. ## Instruction Set The instruction set of the SAM448 consists of a compact assortment of powerful commands. Assembly language constructs allow efficient implementation of multi-way branching, subroutines, nested for-next loops, and dispatch functions. The complete instruction set is described at the end of this data sheet. These instructions are only used with assembly language design entry and are automatically supplied when using the WSI State Machine Input Language (ASMILE). # Output Enable Control Each microcode word contains an OE bit (the E-field) which enables the outputs when E = 1 and causes a high-impedance when E = 0. These bits are accessible through high-level constructs in the WSI Development Software. This capability allows the vertical cascading of SAM448 devices to increase the number of states. # nRESET Pin The nRESET pin acts as a master reset for the SAM448 causing it to empty the Stack, clear the Counter, and load the microword found at address 0 into the Pipeline Register. The nRESET signal is useful for system reset or for synchronizing several SAMs that are cascaded vertically or horizontally. The nRESET signal must be held low for at least three clock rising edges to perform a valid clear. A nRESET of one clock rising edge causes the SAM448 to enter into a supervisor mode and a nRESET of two clock edges results in an undefined state. The outputs of the boot address (00 Hex) will appear at the pins from the fourth clock edge after nRESET goes low, until the third clock edge after nRESET returns to high. ## Horizontal and Vertical Cascading Just as with memory and bit slice devices, the SAM devices can be cascaded to provide greater functionality. If an application requires more output lines, two or more SAMs can be cascaded horizontally. Likewise, if an application requires more states, two or more SAMs can be cascaded vertically. In either case, no speed penalty is incurred. Designs utilizing horizontal cascading are fully supported by the SAM+PLUS development software. Vertical cascading requires the designer to make certain tradeoffs to split the design. # Figure 6. SAM448 Cascading # Functional Testing The SAM448 is fully functionally tested and guaranteed through complete testing of each programmable EPROM bit and all internal logic elements thus ensuring 100% programming yield. The erasable nature of the SAM448 allows test programs to be used and then erased during early stages of production flow. This facility to use application-independent, general purpose tests is called generic testing and is unique among user-defined LSI logic devices. The devices also contain on board test circuitry to allow verification of function and AC specification once encapsulated in non-windowed packages. # Recommended Operating Conditions | Symbol | Parameter | Conditions | Min | Мах | Unit | |-----------------|--------------------------|------------|------------|-----------------|------| | V <sub>cc</sub> | Supply Voltage | Note 6 | 4.75 (4.5) | 5.25 (5.5) | ٧ | | V <sub>I</sub> | Input Voltage | | 0 | V <sub>cc</sub> | ν | | Vo | Output Voltage | | 0 | v <sub>cc</sub> | ٧ | | T <sub>R</sub> | Input Rise Time (Note 6) | | - " | 500 (100) | ns | | T <sub>F</sub> | Input Fall Time (Note 6) | | | 500 (100) | ns | # DC Operating Characteristics $V_{CC}$ = 5V ± 5%, 0°C to +70°C for Commercial $V_{CC}$ = 5V ± 10%, -40°C to +85°C for Industrial $V_{CC}$ = 5V ± 10%, -55°C to +125°C for Military | Symbol | Parameter Parame | Conditions | Min | Typ | Max | Unit | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------|-----|----------------------|------| | V <sub>IH</sub> | High Level Input Voltage | | 2.0 | | V <sub>CC</sub> +0.3 | ٧ | | V <sub>IL</sub> | Low Level Input Voltage | | -0.3 | | 0.8 | ٧ | | V <sub>OH</sub> | High Level TTL Output<br>Voltage | I <sub>OH</sub> = -8 mA DC | 2.4 | | | ٧ | | V <sub>OH</sub> | High Level CMOS<br>Output Voltage | I <sub>OH</sub> = -4 mA DC | 3.84 | | | ٧ | | V <sub>OL</sub> | Low Level TTL Output<br>Voltage | I <sub>OL</sub> = 8 mA (4 mA) DC | | | 0.45 | ٧ | | J <sub>I</sub> " | Input Leakage Current | V <sub>I</sub> = V <sub>CC</sub> or GND | | | ±10 | μА | | I <sub>OZ</sub> | 3-State Output Off-State<br>Current | V <sub>O</sub> = V <sub>CC</sub> or GND | | • | ±10 | μА | | I <sub>CC1</sub> | V <sub>CC</sub> Supply Curent<br>(Standby) (Note 6) | $V_1 = V_{CC}$ or GND<br>$I_0 = 0$ CLK = $V_{CC}$ | | 30 | 65 (90) | mA | | I <sub>CC2</sub> | V <sub>CC</sub> Supply Current<br>(Active) (Note 6) | No Load 50% CLK<br>f = 20 MHz | | 55 | 120 (170) | mΑ | ## Absolute Maximum Ratings (See Design Recommendations) | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------|-----------------------------------|------------------------------|------|------|------| | Vcc | Supply Voltage | | -2.0 | 7.0 | ٧ | | V <sub>PP</sub> | Programming Supply Voltage | With Respect to GND (Note 2) | -2.0 | 14.0 | ٧ | | Vi | DC Input Voltage | (14010 2) | -2.0 | 7.0 | ٧ | | I <sub>CCMAX</sub> | DC V <sub>CC</sub> or GND Current | | -250 | 250 | mΑ | | Тоит | DC Output Current, per Pin | | -25 | 25 | mA | | P <sub>D</sub> | Power Dissipation | | | 1200 | mW | | Т <sub>\$ТG</sub> | Storage Temperature | No Bias | -65 | 150 | °C | | T <sub>AMB</sub> | Ambient Temperature | Under Bias | -10 | 85 | °C | # Capacitance (Note 3) | Symbol | Parameter | Conditions | Тур | Unit | |------------------|------------------------|--------------------------------------|-----|------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$<br>f = 1.0 MHz | 10 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V<br>f = 1.0 MHz | 15 | pF | | C <sub>CLK</sub> | Clock Pin Capacitance | V <sub>IN</sub> = 0V<br>f = 1.0 MHz | 10 | pF | | C <sub>RST</sub> | nRESET Pin Capacitance | | 75 | pF | ### AC **Characteristics** $V_{\rm CC} = 5V \pm 5\%$ , 0°C to +70°C for Commercial $V_{\rm CC} = 5V \pm 10\%$ , -40°C to +85°C for Industrial $V_{\rm CC} = 5V \pm 10\%$ , -55°C to +125°C for Military (Note 7) | Cumbal | Parameter | Conditions | SAM448-30 | | SAM448-25 | | SAM448-20 | | ttm tt | |------------------|--------------------------------------|------------------------|-----------|------|-----------|-----|-----------|-----|--------| | Symbol | rarameter | Congitions | Min | Max | Min | Max | Min | Max | Unit | | faya | Maximum Frequency | C₁ = 35 pF | 30 | | 25 | | 20 | | MHz | | t <sub>CYC</sub> | Minimum Clock Cycle | C <sub>1</sub> = 35 με | | 33.3 | | 40 | | 50 | ns | | t <sub>su</sub> | Input Setup Time | | 16.5 | | 20 | | 22 | | ns | | t <sub>i+</sub> | Input Hold Time | | 0 | | 0 | | 0 | | ns | | t <sub>co</sub> | Clock to Output Delay | $C_1 = 35 \text{ pF}$ | | 16.5 | | 20 | | 22 | ns | | t <sub>CZ</sub> | Clock to Output<br>Disable or Enable | | | 16.5 | | 20 | | 22 | ns | | t <sub>CL</sub> | Minimum Clock<br>Low Time | | 11 | | 12 | | 15 | | , ns | | t <sub>CH</sub> | Minimum Clock<br>High Time | | 11 | | 12 | | 15 | | ns | | t <sub>SUR</sub> | nRESET Setup Time | - | 16.5 | | 18 | | 18 | | ns | | t <sub>HR</sub> | nRESET Hold Time | | 5 | | 5 | | 5 | | ns | NOTES: 1. Typical values are for $T_A = 25$ °C, $V_{CC} = 5$ V. - 2. Minimum DC input is -0.3V. During transitions, the inputs may undershoot to -2.0V for periods less than 20 ns. - 3. Capacitance measured at 25°C. Sample tested only. - 4. If the nRESET is held low for more than 3 clock edges, then the outputs associated with the boot address (00 Hex) will remain at the pins until the third clock edge after nRESET goes high. - 5. For 1.0 < V<sub>1</sub> < 3.8, the nRESET pin will source up to 200 $\mu$ A. - 6. Figures in ( ) pertain to military and industrial temperature versions. - 7. The specifications noted above apply to military operating range devices, MIL-STD-883 compliant product specifications are provided in military product drawings available on request from WSI marketing at Tel. 415-656-5400. These military product drawings should be used for the preparation of source control drawings. ### Figure 8. Reset Timing Waveforms ## Desian Security The SAM448 contains a programmable design security feature that controls the access to the data programmed into the device. If this programmable feature is used, a proprietary design implemented in the device cannot be copied nor retrieved. This enables a high level of design control to be obtained since programmed data within EPROM cells in invisible. The bit that controls this function, along with all other program data, may be reset simply by erasing the device. #### Design Recommendations Operation of the SAM448 with conditions above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this data sheet is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. These devices contain circuitry to protect the input against damage to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, it is recommended that opaque labels be placed over the device window. Input and output pins must be constrained to the range GND $\leq$ ( $V_{IN}$ or $V_{OUT}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be tied to an appropriate logic level (e.g., either $V_{CC}$ or GND). A power supply decoupling capacitor of at least 0.1 $\mu F$ must be connected directly between the $V_{CC}$ pin and GND. When operating in noisy environments it is possible that a glitch on the nRESET pin one $T_{SUR}$ before the clock edge could initiate a supervisor mode. To prevent this possibility, it is recommended to connect a capacitor of at least 0.1 $\mu$ F from the nRESET input to ground. All general purpose inputs to the SAM448 should be synchronized to be guaranteed to meet the setup time. Input transitions which occur less than one T<sub>SU</sub> before the leading clock edge can cause the SAM448 to enter an undefined state. Figure 9. Output Drive Current # Instruction Set Description Following is a description of the instruction set available with the SAM448. These instructions can be used in conjunction with the Assembly Language entry to access the various features of the SAM448. They are automatically supplied when using the WSI State Machine Input Language (ASMILE). In the following description label1 and label2 indicate arbitrary labels located in the assembly (.ASM) file. These labels will be converted by the software into the 8-bit address of that label. The parameter constant is any 8-bit number (0–255 Decimal, 0–FF Hex) representing an address, a mask, or a constant. The instructions influence the control of the Stack, the Counter, and the Address Multiplexer. These effects are summarized in the Instruction Table. Throughout the examples it is assumed for simplicity that the destination labels do not lie within the Multi-Way Branch Block of memory so that branching based on inputs is not performed. It is valid, however, for any of these labels to lie within the Multi-Way Branch Block so that 4-way branching based on the inputs can be performed. See the MULTI-WAY BRANCH section at the end of this data sheet for more details. The SAM+PLUS development system allows the designer to use the high level Assembly Language without worrying about the actual values that are placed in the various fields. CONTINUE simply causes execution to continue with the next sequential instruction found in the Assembly Language file (.ASM). #### CONTINUE The JUMP instruction causes execution to branch to the indicated location. If address 44 contains the instruction JUMP label1, then the next state will come from label1 which in this case is located at address 73. #### JUMP label1 The CALL/RETURNTO instruction is typically used to call a subroutine. In general it will push the address of label2 onto the Stack and cause label1 to be the next-state address. Leaving the RETURNTO designation off will cause label2 to default to the next instruction in the .ASM file. In the example, address 44 contains the command 'CAŁL label1' where label1 is located at address 73. This causes the address of the following instruction, in this case 45, to be pushed onto the Stack, and the next state to come from address 73. The RETURN command at address 75 returns the execution to address 45. #### CALL label1 RETURNTO label2 The RETURN command is used to return from a subroutine call or in general to cause the next-state address to come from the top of the Stack. In the example, the command at address 44 CALLed the subroutine at address 73 and PUSHed the value 45 onto the Stack. The RETURN command at address 75 will transfer execution to address 45 and POP that value off the Stack. #### RETURN The LOAD Counter command loads the Counter with the value specified and transfers execution to label1. The LOADC command is typically used to initialize the Counter for a repetitive loop. In the example, address 44 has the command 'LOADC 73D GOTO label1' which causes the decimal value 73 to be loaded into the Counter and the next state to come from label1. In this case label1 is located at address 73. If the GOTO designation is left off label1 will default to the next instruction in the ASM file. #### LOADC constant GOTO label1 The LOOP on Non-Zero/ON ZERO goto command jumps to one of two addresses based on the value of the Zero Flag and decrements the Counter if not zero. This instruction is typically used to implement for-next loops. In the example, address 44 has the command 'LOOPNZ label1 ONZERO label2' where label1 is located at address 42 and label2 is located at address 73. If the Counter is not at zero then the next state will come from address 42 and the Counter will be decremented. If the Counter is already at zero then the instruction at address 73 will be executed and the Counter will stay at zero. If the ONZERO designation is left off, the default for label2 will be the next instruction in the ASM file. #### LOOPNZ label1 ONZERO label2 The DEcrement Counter on Non-Zero GOTO command will decrement the Counter if it is non-zero and jump to label1. In the example, address 44 has the command 'DECNZ GOTO label1' where label1 is located at address 73. The Counter is decremented and the next instruction comes from address 73. The default for label1 is the next instruction in the .ASM file. #### DECNZ GOTO label1 The PUSH Counter LOAD Counter command will push the current value of the Counter onto the Stack, load a constant into the Counter, and jump to label1. This instruction is useful for implementing nested for-next loops. In the example, the instruction at address 44 is 'PUSHLOADC 153D GOTO label1' where label1 is located at address 73. The value in the Counter will be pushed onto the Stack, the decimal value 153 will be loaded into the Counter, and the next instruction will come from address 73. The default for label1 is the next instruction in the ASM file. #### PUSHLOADC constant GOTO label1 The POP Stack to Counter GOTO command will pop the top of Stack into the Counter and jump to label1. This command is typically used in conjunction with the PUSHLOADC to implement nested for-next loops. In the example, address 44 has the command 'POPC GOTO label1' where label1 is located at address 73. The default for label1 is the next instruction in the .ASM file. #### POPC GOTO label1 The PUSH constant to Stack GOTO command will push the value constant onto the Stack and jump to label1. In the example, address 44 has the command 'PUSH 34D GOTO label1' where label1 is located at address 73. The decimal value 34 is pushed onto the Stack and the next state comes from address 73. The default for label1 is the next instruction in the ASM file. ## PUSH constant GOTO label1 The PUSH Input GOTO command will push the eight inputs (17-10) onto the Stack, In the example address 44 has the instruction 'PUSHI GOTO label1' where label1 is located at address 73. At the leading edge of the clock the eight inputs are pushed onto the Stack. In a typical example, address 73 would have a RETURN instruction which would cause execution to jump to the address represented by the recently PUSHed input pins. This implements a dispatch function. The default for label1 will be the next instruction in the .ASM file. This instruction can also be used to load the Counter with an externally specified variable. In this case address 73 would have a POPC instruction. #### **PUSHI GOTO label1** The AND PUSH Input GOTO command is identical to the PUSHI command except the inputs are first bit-wise ANDed with a constant. This allows the masking of irrelevant inputs before PUSHing an address for a dispatch routine. #### ANDPUSHI constant GOTO label1 The POP and XOR Stack to Counter GOTO command will pop the top of Stack, bitwise XOR it with a constant, load the result into the Counter, and jump to label1. In the example, address 44 has the command 'POPXORC 25D GOTO label1' where label1 is located at address 73. The top of Stack is POPed off the Stack. XORed with the decimal number 25, and loaded into the Counter. The next state comes from address 73. Since a XOR function does a comparison, this command can be used to compare the input to a constant and then branch based. on the result with a LOOPNZ command. If the GOTO designation is left off the default for label1 will be the next instruction in the .ASM file. #### POPXORC constant GOTO label1 # Figure 10. Instruction Set Summary | Instruction | Definition | Next-State<br>Address | Stack | Counter | |-------------|-------------------------------------------------|-----------------------|-------------|------------------| | CONTINUE | Continue with Next Instruction | label1 | None | HOLD | | JUMP | Jump to a Label | label1 | None | HOLD | | CALL | Call Subroutine | label1 | label2 | HOLD | | RETURN | Return From Subroutine | STACK | POP | HOLD | | LOADC | Load CREG | label1 | None | Constant | | LOOPNZ | Loop/Dec. on Non-Zera | label 1 or 2 | None | DECREMENT | | DECNZ | Decrement CREG on Non-Zero | label1 | None | DECREMENT | | PUSHLOADC | Push CREG to Stack and<br>Load CREG | label1 | CREG | Constant | | POPC | Pop Stack to CREG | label1 | POP | STACK | | PUSH | Push Constant to Stack | label1 | Constant | HOLD | | PUSHI | Push Inputs to Stack | label1 | INPUTS | HOLD | | ANDPUSHI | Push Masked Inputs to Stack | label1 | INP * const | HOLD | | POPXORC | XOR Stack with Constant and Send Result to CREG | labeli | POP | STACK ① Constant | NOTE: The value label1 is placed in the Q-field. The values label2 and constant are placed in the D-field. # Multi-Way Branching The multi-way branching capability can be super imposed upon the instruction set providing another dimension of capability. Figure 11 shows how this translates into the flow diagrams. If location 44 had the instruction 'JUMP labelt' where label1 is located at address 201, then the next-state would come from address 201. But address 201 is within the Multi-Way Branch Block so the Branch Select EPLD must decide which of the four words to send to the pipeline register. This selection is based on user-defined functions of the inputs. Similarly, location 44 could contain any of the 13 available commands so that the multi-way branch capability can enhance each instruction. If location 44 was a CALL to a subroutine, then address 201 could contain the starting instruction for 4 unique subroutines. The actual routine executed would depend on the condition of the inputs as defined by the user. The actual Assembly Language code required to implement this example is as follows: 44D: [Output Spec] CALL label1; 201D: IF cond! THEN [out 1] JUMP 102D; ELSEIF cond2 THEN [out 2] JUMP 73D; ELSEIF cond3 THEN [out 3] JUMP 53D; ELSE [out 4] JUMP 34D; Figure 11. Jump to a Multi-Way Branch Address Figure 12. AC Test Conditions Power supply transients can affect AC measurements; simultaneous transitions of multiple outputs should be avoided for accurate measurement. Do not attempt to perform threshold tests under AC conditions. Large amplitude, fast ground current transients normally occur as the device outputs discharge the load capacitances. These transients flowing through the parasitic inductance between the device ground pin and the test system ground can create significant reductions in observable input noise immunity. Figure 13. I<sub>CC</sub> vs. F<sub>MAX</sub> # **Product Grades** | <b>Application</b> | Temperature Range | Marking Designator | |-----------------------|-------------------|--------------------| | Commercial | 0°C to +70°C | | | Industrial | -40°C to +85°C | ı | | Military | -55°C to +125°C | М | | MIŁ-STD-883C, Class B | -55°C to +125°C | МВ | SAM system development tools are a complete set of PC-based development tools for the SAM448. Installed on an IBM-XT, AT or compatible computer, these tools provide an integrated easy-to-use software and hardware environment to support SAM448 development. These tools may be purchased as a complete development system or as individual software and hardware products. SAM system development tools contain all necessary programming hardware and software required to build high-performance state machines. # Host Requirements The host system requirements for installing and using the SAM448 system development tools are an IBM-XT, AT, or compatible computer running MS-DOS version 3.1 or later. The system must be equipped with 640 Kbytes of RAM and a hard disk. #### Hardware The SAM448 system programming hardware consists of the following: - MagicPro Memory and System Programmer - WS6008 28 Pin Dip Socket Adaptor for MagicPro Remote Socket Adaptor Unit - WS6009 28 Pin LCC Socket Adaptor for MagicPro Remote Socket Adaptor Unit The MagicPro Programmer is the common hardware platform for programming all WSI programmable products. It consists of the IBM-PC® plug-in Programmer Board and the Remote Socket Adaptor Unit. #### Software The SAM448 System Development Software consists of the following: - WISPER Software WSI Integrated Software and Programming Environment - SAMPLUS Software Interface Manager for SAM Tools - ASMILE Software System Entry Language - SAMSIM Software Functional Simulator - SAMPRO Software Device Programming Software The complete SAM448 development cycle is illustrated in Figure 1. WISPER and SAMPLUS software provide a menu-driven user interface enabling other tools to be easily invoked by the user. The system design is entered into ASMILE (WSI State Machine Input Language) source program files using an editor chosen by the user. ASMILE supports Microcode entry and State Machine entry. The ASMILE produces object code format which can be loaded to SAMSIM and SAMPRO The SAMSIM functional simulator enables the user to test and debug programs by examining the state of SAM448 internal states before and during a complete functional simulation of the device. SAMPRO software programs SAM448 devices by using the MagicPro hardware and the socket adaptor. The programmed SAM448 is then ready to be used. Figure 1. SAM Development Cycle #### **Documentation** SAM448 Software User's Manual. # WSI-Support WSI provides a complete set of quality support services (WSI-Support) to registered system development tools owners. These services include the following: - 12-Month Software update service Upto-date software maintenance, access to latest software and product information. - Hotline to WSI Application Experts Direct system development assistance - 24-Hour Electronic Bulletin Board Service — Design assistance via our auto-answer dial-up modem service. # Training Workshops WSI provides "Do-It-Yourself Systems" Technical Training Workshops that provide an in-depth tutorial on SAM448 and SAM system development tools, Workshop participants will learn how to build their own high-performance state machine using the SAM448. SAM Development Training Workshops are held at the WSI Fremont facility. ## Ordering Information — System Development Tools # **SAM448-Gold** package consists of the following: - Software - WISPER Software - SAMPLUS Software - ASMILE Software - SAMSIM Software - SAMPRO Software - User's Manual - WSI-Support - Hardware - WS6000 MagicPro Programmer # **SAM448-Silver** package consists of the following: - Software - WISPER Software - SAMPLUS Software - ASMILE Software - SAMSIM Software - SAMPRO Software - User's Manual - WSI-Support # **W\$6000 MagicPro™** Memory and PSD Programmer Includes IBM PC plug-in adaptor card and Remote Socket Adaptor #### **Adaptors** - · WS6008 28 Pin Dip Socket Adaptor - WS6009 28 Pin CLLCC/CLDCC/PLDCC Socket Adaptor #### WSI-Support - Includes 12-month Software Update Service to registered system owners - Includes Hotline to WSI Application experts - Includes 24-hour access to WSI's Electronic Bulletin Board Service #### SAM Training Workshops Includes SAM448 Training Workshops at the WSI Fremont facility. For details and scheduling, contact PSD Marketing at (415) 656-5400. # Ordering Information | Part Number | Speed<br>(MHz) | Package<br>Type | Package<br>Drawing | Operating<br>Temperature<br>Range | WSI<br>Manufacturing<br>Procedure | |--------------|----------------|--------------------------|--------------------|-----------------------------------|-----------------------------------| | SAM448-20J | 20 | 28 Pin PLDCC | J3 | Comm'l | Standard | | SAM448-20L | 20 | 28 Pin CLDCC | L2 | Comm'l | Standard | | SAM448-20LI | 20 | 28 Pin CLDCC | L2 | Industrial | Standard | | SAM448-20LM | 20 | 28 Pin CLDCC | L2 | Military | Standard | | SAM448-20LMB | 20 | 28 Pin CLDCC | L2 | Military | MIL-STD-883C | | SAM448-20S | 20 | 28 Pin Plastic Dip, 0.3" | S2 | Comm'l | Standard | | SAM448-20T | 20 | 28 Pin CERDIP, 0.3" | T2 | Comm'i | Standard | | SAM448-20TI | 20 | 28 Pin CERDIP, 0.3" | T2 | Industrial | Standard | | SAM448-20TM | 20 | 28 Pin CERDIP, 0.3" | T2 | Military | Standard | | SAM448-20TMB | 20 | 28 Pin CERDIP, 0.3" | T2 | Military | MIL-STD-883C | | SAM448-25J | 25 | 28 Pin PLDCC | J3 | Comm'l | Standard | | SAM448 25L | 25 | 28 Pin CLDCC | L2 | Comm'l | Standard | | SAM448-25S | 25 | 28 Pin Plastic Dip, 0.3" | \$2 | Comm'l | Standard | | SAM448-25T | 25 | 28 Pin CERDIP, 0.3" | T2 | Comm'l | Standard | | SAM448-30J | 30 | 28 Pin PLDCC | J3 | Comm'l | Standard | | SAM448-30L | 30 | 28 Pin CLDCC | L2 | Comm'l | Standard | | SAM448-30S | 30 | 28 Pin Plastic Dip, 0.3" | S2 | Comm'l | Standard | | SAM448-30T | 30 | 28 Pin CERDIP 0.3" | T2 | Comm'l | Standard | # Programmable System™ Device # Electronic Bulletin Board #### Bulletin Roard WSI provides a 24-hour electronic bulletin board system that provides the user with the latest information on software updates, enhancements, and applications relating to WSI products. In addition, users developing applications software for WSI products can send portions of their code to WSI for application's consultation if desired. The following hardware is required to use the WSI bulletin board: - Computer Terminal - ☐ 300, 1200, 2400 Baud Modem - 8 Data Bits - No Parity - 1 Stop Bit #### Access Line To access the bulletin board, dial (415) 498-1002 and wait for the modem tone. When your modem establishes a connection, enter <return> <return> to signal the bulletin board software. The board should respond: WSI Customer Engineering Support Electronic Bulletin Board Service followed by some other messages, after which you will be asked for your name, and a password. Upon initial use, follow the on-screen prompts for establishing your password. Now that you have entered the bulletin board service, you will be given a choice of "MAIN" commands: ## Main Commands #### M)sg-Section Choose this option to leave messages. #### F)lle-Section Choose this option to download or upload data files and/or utility programs #### B)ulletins Choose this option to see the latest important news such as software versions and programming tips for WSI Memory and PSD products. #### S)tatistics This option describes the current bulletin board statistics #### C)hanae Choose this option to change operational settings that the bulletin board maintains for your user name. #### P)age-Operator Choose this to page the operator for assistance. It is not likely that the operator will be available during West Coast U.S. non-business hours. #### L)ist-Callers Choose this option to see who else is using the board at this moment. #### A)ns-Questionnaire Choose this option to answer a user profile questionnaire. #### V)ersion Describes the board software version. #### G)oodbye Choose this to leave the bulletin board. See the individual software manuals for more detailed explanation and usage of the bulletin board. # WAFERSCALE INTEGRATION, INC. | GENERAL INFORMATION | | |------------------------------------------------|---| | PROMITPROM MEMORY PRODUCTS | 2 | | EPROM HEMORY PRODUCTS | 3 | | PROGRAMMABLE SYSTEM" DEVICES (PSD) | 1 | | MEMORY PROGRAMMING AND PSD DEVELOPMENT SYSTEMS | 9 | | CMOS LOGIC PRODUCTS | 6 | | MILITARY PRODUCTS | 7 | | QUALITY AND RELIABILITY | 3 | | PACKAGE INFORMATION | 9 | | SALES REPRESENTATIVES AND DISTRIBUTORS | | # **SECTION INDEX** # MEMORY PROGRAMMING AND PSD DEVELOPMENT SYSTEMS | Introduction | 5- | |--------------------------------------------------|------| | Data I/O Programming Support | 5-3 | | Memory Programming System | 5-5 | | PAC1000 — PSD Development Systems | 5-9 | | MAP168 — PSD Development Systems | 5-13 | | SAM448 — PSD Development Systems | 5-17 | | WS6000 MagicPro™ Programmer and Package Adaptors | 5-21 | For additional information, call 800-TEAM-WSI (800-832-6974). In California, call 800-562-6363. # Memory Programming and PSD Development Systems #### Introduction WSI is a company built upon userprogrammable products. Customer success in programming our memory and Programmable System Devices is paramount to our continued growth and success. Consequently, WSI places a high priority on programming support and customer ease of programming of our products. The WSI MagicPro™ Memory and PSD Programmer helps system designers as they develop end products that include WSI's memories or Programmable System Devices. MagicPro Programming software is immediately available for any new WSI memory or PSD product as soon as the product becomes available for sampling. The MagicPro enables newly developed software to be programmed into a WSI product and tried immediately in a prototype system. It is used with an IBM-PC or compatible computer and accepts a variety of socket adaptors for virtually any WSI package. Several manufacturers of EPROM programmers support WSI products. For information on Data I/O, refer to Data I/O Programming Support in this section. Programmer manufacturers are listed below: | U.S.A. Tele | ephone | |-------------|--------| |-------------|--------| | Data I/O | 1-800-247-5400, Ext. 400 | |--------------------|--------------------------| | Logical Devices | 1-800-EEI-PROM | | Stag | 408-988-1118 | | Bytek | 407-994-3520 | | Digelec | 818-887-3755 | | Link | 201-994-6669 | | Elan | 415-932-0882 | | Oliver Advanced Er | ngineering 818-240-0080 | | Kontron | 800-227-8834 | | BP Microsystems | 800-225-2102 | | | | #### Europe | Micropross (France) | (16) 20.47.90.40 | |--------------------------|------------------| | Sprint/SMS (W. Germany) | 32-2-687-4154 | | Kontron Messtechnik Gmbh | (08165) 77-0 | | (W. Germany) | , | #### Asia | Ando Electric Co., Ltd | 03-733-1151 | |---------------------------|--------------| | Advantest Corporation | 03-342-7500 | | Minato Electronics Inc. | 045-591-5611 | | Aval Data Corporation | 03-344-2001 | | Data I/O Japan Co. Ltd. | 03-432-6991 | | Japan Macnics Corporation | 044-711-0330 | | Promac | | Please contact your local WSI sales office for information relating to commercially available programmers that support WSI products. The PSD Development Systems are complete hardware/software or software development packages for any of the PSD products. The Gold package includes the MagicPro Memory and PSD Programmer, development and/or programming software and a comprehensive user manual. The Silver package contains the same items as the Gold package with the exception of the MagicPro Programmer. # Data I/O Programming Support All WSI memory products program easily on standard commercially available EPROM programmers. Manufacturers of these EPROM programmers offer a broad range of products which cover prototyping through high volume production requirements. The table below covers that portion of Data I/O's product line which supports WSI's programmable products. For more information regarding programming support for WSI products call toll-free 800-TEAM WSI (800-832-6974) or 800-451-5970 (CA). | Product | Pkg<br>Type | Family/Pinout<br>Code | Unipak<br>2 | Unipak<br>2B | Unipak 2B<br>Çartridge | Series<br>22 | S1000 | S1000<br>Rail | UniSite | UniSite<br>Module | SetSite | GangPak | 288 | 288<br>Module | 212 | 212<br>Module | |------------|-------------|-----------------------|-------------|--------------|------------------------|--------------|-------|---------------|---------|-------------------|---------|---------|------|---------------|------|---------------| | WS57C191 | DIP | 7B/21 | V12 | V12 | | | V12 | SR 28 | V2.0 | SITE 40/48 | V2.0 | V07 | _ | | V1.1 | MOD-EPROM | | W\$57C191B | DIP | 7B/21 | V17 | V17 | _ | _ | _ | _ | V2.5 | SITE 40/48 | _ | _ | V2.0 | MOD 32 | _ | _ | | WS57C191B | PLCC | 7B/8B | _ | V18 | 351B093 | _ | _ | _ | V2.5 | CHIPSITE | _ | _ | - | _ | _ | _ | | WS57C191C | DIP | 12D/021 | V18 | V1B | _ | _ | _ | _ | V2.5 | SITE 40/48 | _ | _ | _ | | _ | _ | | WS57C291 | DIP | 7B/21 | V12 | V12 | _ | - | _ | _ | V2.5 | SITE 40/48 | - | V08 | V2 0 | MOD 32 | V1.1 | MOD-EPROM | | WS57C291B | DIP | 7 <b>B</b> /21 | V17 | V17 | _ | | _ | _ | V2.5 | SITE 40/48 | _ | _ | _ | | _ | | | WS57C291C | DIP | 12D/021 | V18 | V18 | - | _ | _ | _ | V2.5 | SITE 40/48 | _ | | _ | _ | _ | _ | | WS57C45 | DIP | 122/0B0 | V17 | V17 | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | | WS57C43 | DIP | 7B/63 | V12 | V12 | _ | _ | V12 | SR 28 | V2.0 | SITE 40/48 | V2.0 | V07 | _ | _ | _ | _ | | WS57C43B | DIP | 7B/63 | V17 | V17 | _ | _ | _ | _ | V2.5 | SITE 40/48 | V2.0 | _ | 0.EV | MOD 32 | | _ | | W\$57C43B | PLCC | 7B/8E | _ | V18 | 351B093 | | | | V2.5 | CHIPSITE | V2.5 | _ | _ | _ | _ | _ | | WS57C43C | DIP | 12D/063 | V18 | V18 | _ | _ | _ | _ | V2.5 | SITE 40/48 | _ | _ | _ | _ | _ | _ | | WS57C49 | DIP | 76/67 | _ | _ | _ | _ | _ | _ | V2.0 | SITE 40/48 | V2 0 | _ | _ | _ | _ | - | | W\$27C64F | DIP | 5C/33 | _ | _ | - | - | _ | - | - | _ | _ | V08 | - | _ | _ | _ | | WS27C64F | DIP | 3C/33 | V12 | V12 | 351B086 | _ | V07 | SR 28 | V2 0 | SITE 40/48 | V2 0 | _ | V2.0 | MOD 32 | V1.1 | MOD-EPROM | | WS57C65 | DIP | 2C/E7 | | | | | | | V2.0 | SITE 40/48 | _ | | | | | | | WS57C49 | DIP | 3C/67 | V12 | V12 | _ | V05 | _ | _ | _ | _ | _ | V07 | _ | _ | _ | _ | | WS57C49 | DIP | F3C/067 | _ | _ | _ | _ | V12 | SR 28 | _ | _ | _ | _ | _ | _ | | _ | | WS57C49 | DIP | 7B/67 | _ | _ | _ | _ | _ | _ | V2.0 | SITE 40/48 | V2.0 | _ | _ | _ | V1.1 | MOD-EPROM | | WS57C49 | LCC | 7 <del>8</del> /9A | _ | _ | _ | _ | _ | _ | V2.5 | CHIPSITE | _ | _ | _ | _ | - | _ | | W\$57C49B | DIP | 3C/67 | V17 | V17 | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | | | WS57C49B | DIP | 78/67 | _ | _ | _ | _ | _ | _ | V2.5 | SITE 40/48 | _ | _ | V3 0 | MOD 32 | | _ | | W\$57C49B | LCC | 7B/9A | _ | _ | _ | _ | _ | _ | V2.5 | CHIPSITE | _ | _ | _ | _ | | _ | | WS57C49B | PLCC | 3C/9A | | V18 | 351B093 | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | | W\$57C49B | PLCC | 7B/9A | _ | - | _ | _ | _ | _ | V2.5 | CHIPSITE | _ | _ | | _ | _ | _ | | W\$57C49B | DIP | 7B/67 | _ | _ | _ | _ | | | V2.5 | SITE 40/48 | | | | _ | _ | _ | | WS57C49C | DIP | 12D/067 | V18 | V18 | _ | | _ | _ | V2.5 | SITE 40/48 | | | _ | | _ | _ | | W\$57C64F | DIP | 3C/33 | V12 | V12 | 351B086 | V05 | V01 | SR 28 | V2.0 | SITE 40/48 | V2.0 | V07 | V2.0 | MOD 32 | V1.1 | MOD-EPROM | | WS57C64F | LCC | 3C/C1 | _ | V17 | 351B099 | _ | _ | _ | V2.4 | CHIPSITE | _ | _ | _ | _ | _ | _ | | W\$27C64L | DIP | 11D/033* | _ | V17 | _ | _ | V12 | _ | V2.5 | _ | _ | _ | _ | _ | _ | _ | | WS57C65 | DIP | 2C/E7 | _ | V12 | 351B095 | | V06 | \$R 40 | V2.0 | SITE 40/48 | | | V2.0 | MOD 40 | V1.1 | MOD-EPROM | | WS57C65 | LCC | 02C/124 | _ | _ | _ | | | _ | V2.5 | CHIPSITE | _ | _ | _ | _ | _ | _ | | WS27C128F | DIP | 3C/51 | V12 | V12 | 351B086 | | V07 | SR 28 | V2.0 | SITE 40/48 | V2.0 | V07 | V2.0 | MOD 32 | V1 1 | MOD-EPROM | | W\$27C128F | LCC | 3C/C2 | _ | V17 | 351B099 | _ | _ | _ | V2.4 | CHIPSITE | _ | _ | _ | _ | _ | _ | | WS57C128F | DIP | 3C/51 | V12 | V12 | 351B086 | V05 | V01 | SR 28 | V2.5 | SITE 40/48 | _ | _ | V2.0 | MOD 32 | V1.1 | MOD-EPROM | # Data I/O Programming Support (Cont.) | Product | Pkg | Family/Pinout | Unipak | Unipak | Unipak 28 | Series | S1000 | \$1000 | UniSite : | UniSite | SetSite | GangPak | 288 | 288 | 212 | 212 | |------------|------|------------------|--------|--------|-----------|--------|-------|--------|-----------|------------|---------|----------------|------|--------|--------------|-----------| | 1100001 | Type | Code | 2 | 2B | Cartridge | 22 | 0.000 | Rail | - Citione | Module | 4010110 | Court 150 mile | 200 | Module | | Module | | WS57C128F | LCC | 3C/C2 | _ | V17 | 351B099 | _ | _ | _ | V2.4 | CHIPSITE | _ | _ | _ | _ | | _ | | WS27C128L | DIP | 11D/051 * | _ | V17 | _ | _ | V12 | _ | V2.5 | _ | _ | _ | _ | _ | _ | _ | | W\$27C128L | PLCC | 11D/0C2 | _ | V19 | _ | _ | _ | _ | _ | _ | - | _ | _ | - | _ | _ | | WS57C51 | DIP | 7B/78 | _ | V13 | 351B101 | _ | _ | _ | V2.0 | SITE 40/48 | V2.0 | _ | _ | _ | V1.1 | MOD-EPROM | | WS57C51 | DIP | F7B/078 | _ | _ | _ | | V12 | SR 28 | _ | | | _ | - | _ | _ | | | WS57C51B | DIP | 7B/78 | | V17 | 3518101 | | | | V2.5 | SITE 40/48 | V2.5 | | V3.0 | MOD 32 | | | | W\$57C51B | LCC | 078/123 | _ | _ | _ | _ | _ | _ | V2.5 | CHIPSITE | _ | _ | _ | - | | _ | | WS27C256F | DIP | 124/032 | V17 | V17 | 351B086 | | _ | _ | V2.4 | SITE 40/48 | _ | | _ | _ | _ | _ | | WS27C256F | DIP | 3C/32 | _ | | _ | | _ | _ | _ | _ | _ | V08 | V2.0 | MOD 32 | _ | _ | | W\$27C256F | LCC | 124/0C3 | _ | V17 | 351B099 | - | _ | | V2.4 | CHIPSITE | _ | _ | _ | _ | _ | _ | | W\$27C256L | DIP | 124/032 | V17 | V17 | 351B086 | | | _ | V2.4 | SITE 40/48 | _ | _ | _ | | _ | | | WS27C256L | DIP | 11D/F32 * | _ | _ | _ | _ | V12 | 5R 28 | _ | _ | _ | - | | _ | _ | _ | | WS27C256L | LCC | 124/0C3 | _ | V17 | 351B099 | _ | _ | _ | V2.4 | CHIPSITE | | _ | _ | _ | _ | _ | | W\$27C256L | PLCC | 124/0C3 | _ | V18 | 351B099 | _ | | _ | V2.5 | CHIPSITE | _ | _ | _ | _ | _ | _ | | WS57C256F | DIP | 124/032 | V17 | V17 | 351B086 | | _ | _ | V2.4 | SITE 40/48 | _ | _ | _ | _ | _ | _ | | WS57C256F | DIP | 3C/32 | _ | _ | _ | _ | _ | _ | _ | _ | | | V2.0 | MOD 32 | _ | | | WS57C256F | LCC | 124/0C3 | _ | V17 | 351B099 | _ | _ | - | V2.4 | CHIPSITE | _ | _ | _ | _ | _ | _ | | WS57C257 | D⊧P | 1F/E1 | _ | V14 | 351B095 | _ | V09 | SR 40 | _ | _ | _ | _ | _ | | - | _ | | WS57C257 | PID | 2C/E1 | _ | _ | _ | _ | _ | _ | V2.4 | SITE 40/48 | _ | _ | V2.0 | MQD 40 | _ | | | W\$57C257 | LCC | 01 <b>F</b> /113 | _ | Vt7 | 351B095P | _ | _ | _ | V2.4 | CHIPSITE | | - | _ | _ | <del>-</del> | _ | | WS57C257 | PLCC | 01F/113 | | V18 | 351B095P | | _ | | V2.5 | CHIPSITE | _ | _ | | _ | _ | | | WS27C512F | PID | 125/0A4 | V17 | V17 | 351B086 | _ | _ | _ | V2.5 | SITE 40/48 | _ | - | - | _ | _ | _ | | WS27C512L | DIP | 125/0A4 | V17 | V17 | 351B086 | _ | V12 | SR 28 | V2.4 | SITE 40/48 | _ | _ | _ | _ | _ | _ | | WS27C512L | PLCC | 11E/0C4 | _ | V18 | 351B099 | _ | _ | _ | V2.5 | CHIPSITE | _ | _ | _ | _ | _ | _ | | WS27C010L | DIP | 109/0CB | | V17 | 351B104 | | V12 | SR 40 | V2.4 | SITE 40/48 | | _ | _ | | | _ | | WS27C010L | LCC | 118/0DE | | V17 | 351B104P | | _ | | V2.4 | CHIPSITE | _ | _ | _ | _ | _ | | | WS27C010L | PLCC | 11B/0DE | _ | _ | _ | _ | _ | _ | V2.5 | CHIPSITE | - | _ | _ | _ | _ | - | | W\$27C010L | PLCC | 11B/0DE | _ | V18 | 351B104P | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | WS27C010R | DIP | 11B/0CC | _ | V18 | 3518104 | | _ | _ | V2.5 | CHIPSITE | | | | _ | _ | _ | | SAM448 | DIP | F7/2F | _ | | _ | _ | _ | | V2.6 | SITE 40/48 | | | _ | _ | _ | | | SAM448 | LDCC | 0F7/72F | _ | _ | _ | _ | _ | _ | V2.6 | CHIPSITE | _ | _ | _ | _ | _ | _ | <sup>\*</sup>AMD # Memory Programming System # Description Memory-GOLD/Memory-SILVER is a complete set of IBM-PC-based development tools. They provide the integrated easy-to-use environment to support programming of all WSI Memory products. WSI Memory devices include the following: RPROMs (2 Kbit-256 Kbit) | | Eact | <b>EPROMs</b> | (6/ | Khit2 | 56 | Khit) | |----|------|---------------|-----|--------|----|-------| | ┙. | rast | EPROMS | LD4 | NDII-Z | 90 | NOIL. | L-Family EPROMs (64 Kbit-4 Mbit) The tools run on an IBM-PC XT, AT or compatible computer running MS-DOS version 3.1 or later. # Memory Programming Software The Memory Programming Software is the interface software that enables the user to program a memory device on the WS6000 MagicPro™ programmer. The software enables the user to load the program into the programmer and to execute the following operations: - □ Help - Upload RAM from device - ☐ Load RAM from disk - ☐ Write RAM to FILE - Display device data - ☐ Blank test device - Verify device - Program device - Configuration - Quit # W\$6000 MagicPro™ Programmer The WS6000 MagicPro Programmer is an engineering development tool designed to program all WSI programmable products (EPROMs, RPROMs, PAC1000, MAP168, PSD301 and SAM448). It is used within the IBM-PC and compatible environment. The MagicPro consists of a short plug-in board and a Remote Socket Adaptor (RSA). It occupies a short expansion slot in the PC. The RSA has two ZIF-DIP sockets that will support WSI's 24, 28, 32 and 40 pin standard 600 mil or slim 300 mil DIP packages without adaptors. Other packages are supported using adaptors. # WSI-Support WSI provides on-going support for users of Memory-GOLD/Memory-SILVER. For the first year, software and programmer updates are included at no charge. After that, the user may purchase the WSI-Support agreement to continue to receive the latest software releases. # Ordering Information | Product | Description | |---------------|-------------------------------------------------------------------------------------------------------------------------------------| | Memory-SILVER | WSI EPROM/RPROM Programming Software, User's Manual, WSI-Support. | | Memory-GOLD | Contains Memory-SILVER, WS6000 MagicPro<br>Programmer, WSI-Support. | | WSI-Support | 12-Month Software Update Service, Access to WSI's 24-Hour Electronic Bulletin Board, and Hotline to WSI System Application Experts. | # Memory-GOLD - ☐ Memory Programming Software - ☐ Programmer user's manual - WSI-SUPPORT agreement. - WS6000 MagicPro<sup>™</sup> Programmer. # Memory-SILVER - Memory Programming Software - Programmer user's manual - WSI-SUPPORT agreement. # Programmable System™ Device PAC1000 # **PSD Development System** # Description PAC1000-GOLD/PAC1000-SILVER is a complete set of IBM-PC-based development tools. They provide the integrated easy-to-use environment to support the PAC1000 program development and device programming. The tools run on an IBM-PC XT, AT or compatible computer running MS-DOS version 3.1 or later. ### PACSEL PACSEL is the PAC1000 system entry language. It has the following features: - Enables specification of up to three parallel operations: - Program control operation - CPU operation - Out Control operation General Syntax: Label: Program Control, CPU, Out Control; - Enables mixing of three source language types in one instruction: - High Level Language - Assembler - Microcode - Specific instructions support unique PAC1000 architecture features available in all three source language types. - Links unlimited amounts of modules. # **PACSIM** PACSIM is a functional simulator and software debugger. It has the following features: - Clock driven functional simulator. - Provides trace capabilities on internal states (Registers, Flags, Pins and more). - Provides breakpoint capabilities on any internal state of the PAC1000. - Supports batch mode simulation. - Provides waveform analysis. - On-line HELP available at any level. ### PACPRO PACPRO is the interface software that enables the user to program a PAC1000 microcontroller on the WS6000 MagicPro™ programmer. The PACPRO enables the user to load the program into the programmer and to execute the following operations: - ☐ Help - ☐ Upload RAM from PAC - Load BAM from disk - ☐ Write BAM to FILE - Display PAC data - Blank test PAC - Verify PAC - Program PAC - Configuration - Quit # **IMPACT** IMPACT is the interface manager to the PAC1000 tools. IMPACT enables the user to access PACSEL, PACSIM, PACPRO, DOS and an editor with a menu driven interface. File specification can be done without extension enabling the user to use the same name throughout the design. A HELP window is available on-line giving information on all the needed steps at each level. # WS6000 MagicPro™ Programmer MagicPro is an engineering development too! designed to program all WSI programmable products (EPROMs, RPROMs, PAC1000, MAP168, PSD301 and SAM448). It is used within the IBM-PC and compatible environment. The MagicPro consists of a short plug-in board and a Remote Socket Adaptor (RSA). It occupies a short expansion slot in the PC. The RSA has two ZIF-DIP sockets that will support WSI's 24, 28, 32 and 40 pin standard 600 mil or slim 300 mil DIP packages without adaptors. Other packages are supported using adaptors. # WS6010 Socket Adaptor The WS6010 is a socket adaptor that mounts on the MagicPro RSA and adapts the PAC1000 in an 88-pin CPGA package to the programmer. # WS6013 Socket Adaptor The WS6013 is a socket adaptor that mounts on the MagicPro RSA and adapts the PAC1000 in a 100-pin QFP package to the programmer. # WSI-Support WSI provides on-going support for users of PAC1000-GOLD/PAC1000-SILVER. For the first year, software and programmer updates are included at no charge. After that, the user may purchase the WSI-Support agreement to continue to receive the latest software releases. # Ordering Information | Product | Description | |----------------|-------------------------------------------------------------------------------------------------------------------------------------| | PAC1000-SILVER | Contains PAC1000 Software (PACSEL, PACSIM, PACPRO, and IMPACT), Software User's Manual, WSI-Support. | | PAC1000-GOLD | Contains PAC1000-SILVER, WS6000 MagicPro<br>Programmer, WSI-Support. | | WSI-Support | 12-Month Software Update Service, Access to WSI's 24-Hour Electronic Bulletin Board, and Hotline to WSI System Application Experts. | # PAC1000-GOLD - ☐ PACSEL - System design entry language and program linker. - PACSIM Functional simulator and software debugger. - □ PACPRO Interface software to PAC1000 device programmer (MagicPro<sup>™</sup>). - IMPACT - Interface manager for PAC1000 microcontroller development tools. - Software user's manual. - WSI-SUPPORT agreement. - WS6000 MagicPro Programmer. # PAC1000-SILVER - PACSEL System design entry language and program linker. - PACSIM Functional simulator and software debugger. - □ PACPRO Interface software to PAC1000 device programmer (MagicPro<sup>™</sup>). - IMPACT Interface manager for PAC1000 microcontroller development tools. - Software user's manual. - WSI-SUPPORT agreement. # Programmable System™ Device MAP168 # **PSD Development System** # Description MAP168-GOLD/MAP168-SILVER is a complete set of IBM-PC-based development tools. They provide the integrated easy-to-use environment to support the MAP168 program development and device programming. The tools run on an IBM-PC XT, AT or compatible computer running MS-DOS version 3.1 or later. ### MAPLE MAPLE is the MAP168 Locator Editor. It has the following features: - Simple Menu Driven Commands for selecting different configurations of the MAP168: - Byte wide or word wide operation. - Address or Chip Select Input (CSI) Mode. - PAD security option. - Generating the PAD programming data that maps the 8 segments of EPROM, two segments of SRAM and eight Chip Selects Outputs to the user's address space. - Combining all the different files to be programmed into the EPROM segments. ### **MAPPRO** MAPPRO is the interface software that enables the user to program a MAP168 device on the WS6000 MagicPro™ programmer. The MAPPRO enables the user to load the program into the programmer and to execute the following operations: - ☐ Help - Upload RAM from MAP - ☐ Load RAM from disk - ☐ Write RAM to FILE - Display MAP data - Blank test MAP - Verify MAP - Program MAP - Configuration - 🗀 Quit # W\$6000 MagicPro™ Programmer The WS6000 MagicPro Programmer is an engineering development tool designed to program all WSI programmable products (EPROMs, RPROMs, PAC1000, MAP168, PSD301 and SAM448). It is used within the IBM-PC and compatible environment. The MagicPro consists of a short plug-in board and a Remote Socket Adaptor (RSA). It occupies a short expansion slot in the PC. The RSA has two ZIF-DIP sockets that will support WSI's 24, 28, 32 and 40 pin standard 600 mil or slim 300 mil DIP packages without adaptors. Other packages are supported using adaptors. # WS6003 Socket Adaptor The WS6003 is a socket adaptor that mounts on the MagicPro RSA and adapts the MAP168 in 44-pin CLDCC, PLDCC or CLLCC packages to the programmer. | WS601 | 1 | |--------|---------| | Socket | Adaptor | The WS6011 is a socket adaptor that mounts on the MagicPro RSA and adapts the MAP168 in a 44-pin PGA package to the programmer. # WSI-Support WSI provides on-going support for users of MAP168-GOLD/MAP168-SILVER. For the first year, software and programmer updates are included at no charge. After that, the user may purchase the WSI-Support agreement to continue to receive the latest software releases. # Ordering Information | Product | Description | |---------------|-------------------------------------------------------------------------------------------------------------------------------------| | MAP168-SILVER | Contains MAP168 Software (MAPLE-MAP and MAPPRO),<br>Software User's Manual, WSI-Support. | | MAP168-GOLD | Contains MAP168-SILVER, WS6000 MagicPro<br>Programmer, WSI-Support. | | WSI-Support | 12-Month Software Update Service, Access to WSI's 24-Hour Electronic Bulletin Board, and Hotline to WSI System Application Experts. | # MAP168-GOLD - MAPLE-MAP Locator editor. - MAPPRO Interface software to MAP168 device programmer (MagicPro™). - Software user's manual. - WSI-SUPPORT agreement. - ☐ WS6000 MagicPro Programmer. # MAP168-SILVER - MAPLE-MAP Locator editor. - MAPPRO Interface software to MAP168 device programmer (MagicPro<sup>™</sup>). - ☐ Software user's manual. - WSI-SUPPORT agreement. # Programmable System™ Device *SAM448* = # **PSD Development System** ### Description SAM448-GOLD/SAM448-SILVER is a complete set of IBM-PC-based development tools. They provide the integrated easy-to-use environment to support the SAM448 program development and device programming. The tools run on an IBM-PC XT, AT or compatible computer running MS-DOS version 3.1 or later. # **ASMILE** ASMILE is the SAM448 system entry language. It has the following features: - State Machine Design Entry. - Assembly Design Entry Language. - User Definable Macros # SAMSIM SAMSIM is an interactive functional simulator with Virtual Logic Analyzer Interface: - Clock driven functional simulator. - Provides trace capabilities on internal states (Registers, Flags, Pins and more). - Displays input and output waveforms interactively providing such features as multiple zoom levels, split screens and differential time display. - Line disassembler converts the actual code back into the original Assembly source code. - On-line HELP available at any level. # SDP The SAM Design Processor (SDP) takes an assembly file and creates an optimized JEDEC file for the SAM448. The SDP first expands macros that have been defined by the user. It then parses the design, listing any syntax or correction errors in an Error Log file. Next it minimizes the Boolean expressions that define the transition conditions. Finally, it fits the design into the SAM448, generating a JEDEC file. ### **SAMPRO** SAMPRO is the interface software that enables the user to program a SAM448 device on the WS6000 MagicPro<sup>™</sup> programmer. The SAMPRO enables the user to load the program into the programmer and to execute the following operations: - ☐ Help - ☐ Upload RAM from SAM - ☐ Load RAM from disk - ☐ Write RAM to FILE - Display SAM data - Blank test SAM - ☐ Verify SAM - Program SAM - Configuration - Quit ### SAMPLUS SAMPLUS is the interface manager to the SAM448 software tools. SAMPLUS enables the user to access ASMILE, SAMSIM, SDP, SAMPRO, DOS and an editor with a menu driven interface. File specification can be done without extension enabling the user to use the same name throughout the design. A HELP window is available online giving information on all the needed steps at each level. # W\$6000 MagicPro™ Programmer MagicPro is an engineering development tool designed to program all WSI programmable products (EPROMs, RPROMs, PAC1000, MAP168, PSD301 and SAM448). It is used within the IBM-PC and compatible environment. The MagicPro consists of a short plug-in board and a Remote Socket Adaptor (RSA). It occupies a short expansion slot in the PC. The RSA has two ZIF-DIP sockets that will support WSI's 24, 28, 32 and 40 pin standard 600 mil or slim 300 mil DIP packages without adaptors. Other packages are supported using adaptors. # WS6008 Socket Adaptor The WS6008 is a socket adaptor that mounts on the MagicPro RSA and adapts the SAM448 in a 28 pin DIP package to the programmer. # WS6009 Socket Adaptor The WS6009 is a socket adaptor that mounts on the MagicPro RSA and adapts the SAM448 in a 28-pin PLDCC/CLDCC/ CLLCC package to the programmer. # WSI-Support WSI provides on-going support for users of SAM448-GOLD/SAM448-SILVER. For the first year, software and programmer updates are included at no charge. After that, the user may purchase the WSI-Support agreement to continue to receive the latest software releases. # Ordering Information | Product | Description | |---------------|-------------------------------------------------------------------------------------------------------------------------------------| | SAM448-SILVER | Contains SAM448 Software (ASMILE, SAMSIM, SDP, SAMPRO and SAMPLUS), Software User's Manual, WSI-Support. | | SAM448-GOLD | Contains SAM448-SILVER, WS6000 MagicPro<br>Programmer, WSI-Support. | | WSI-Support | 12-Month Software Update Service, Access to WSI's 24-Hour Electronic Bulletin Board, and Hotline to WSI System Application Experts. | # SAM448-GOLD - ASMILE SAM design entry language. - SAMSIM Interactive Functional simulator with Virtual Logic Analyzer user interface. - SAM Design Processor Compiles the User's program to fit into the SAM448 Device. - SAMPRO Interface software to SAM448 device programmer (MagicPro™). - SAMPLUS Interface manager to SAM448 development tools. - Software user's manual. - WSI-SUPPORT agreement. - WS6000 MagicPro Programmer. # SAM448-SILVER - ASMILE SAM design entry language. - SAMSIM Interactive Functional simulator with Virtual Logic Analyzer user interface. - SDP SAM Design Processor Compiles the User's program to fit into the SAM448 Device. - ☐ SAMPRO Interface software to SAM448 device programmer (MagicPro). - ☐ SAMPLUS Interface manager to SAM448 development tools - Software user's manual. - WSI-SUPPORT agreement. # MAGICPRO™ MEMORY AND PSD PROGRAMMER ### **KEY FEATURES** - Programs All WSI CMOS Memory and PSD Products and All Future Programmable Products - Programs 24, 28, 32 and 40 Pin Standard 600 Mil or Slim 300 Mil Dip Packages Without Adaptors - Programs LCC, PGA and QFP Packaged Product by Using Adaptors - Easy-to-Use Menu-Driven Software - Compatible with IBM PC/XT/AT Family of Computers (and True Plug-Compatible) ### GENERAL DESCRIPTION MAGICPRO™ is an engineering development tool designed to program existing WSI EPROMs, RPROMs, Programmable System Devices, and future WSI programmable products. It is used within the IBM-PC® and compatible computers. The MAGICPRO™ is meant to bridge the gap between the introduction of a new WSI programmable product and the availability of programming support from programmer manufacturers (e.g., Data I/O, etc.). The MAGICPRO™ programmer and accompanying software enable quick programming of newly released WSI programmable products, thus accelerating the system design process. The MagicPRo™ plug-in board is integrated easily into the IBM-PC®. It occupies a short expansion slot and its software requires only 256K bytes of computer memory. The two external ZIF-Dip sockets in the Remote Socket Adaptor (RSA) support 24, 28, 32 and 40 pin standard 600 mil or slim 300 mil Dip packages without adaptors. LCC, PGA and QFP packages are supported using adaptors. Many features of the MagicPro<sup>™</sup> Programmer show its capabilities in supporting WSI's future products. Some of these are: - 24 to 40 pin JEDEC Dip pinouts - 1 Meg. address space (20 address lines) - 16 data I/O lines The MagicPro™ menu driven software makes using different features of the MagicPro™ an easy task. Software updates are done via floppy disk which eliminates the need for adding a new memory device for system upgrading. Please call 800-TEAM-WSI for information regarding programming WSI products not listed herein. The MagicPro™ reads Intel Hex format for use with assemblers and compilers. #### MagicPro™ COMMANDS WSI PRODUCTS WS57C191/191B/291/291B $2K \times 8$ **RPROM** Help - Upload RAM from device WS57C43/43B $4K \times 8$ **BPROM** 8K x 8 Load RAM from disk. WS57C49/49B RPROM Write BAM to disk. 16K x 8 WS57C51/51B **BPROM** 8K x 8 Display RAM data WS27C64F/L **EPROM** Edit RAM WS57C64F 8K x 8 **EPROM** Move/copy RAM WS57C65 $4K \times 16$ **EPROM** - Fill BAM WS57C66 $4K \times 16$ **EPROM** Blank test device (Mux I/O, 28 Pin DIP) WS27C128F/L 16K × 8 Verify device **EPROM** WS57C128F 16K × 8 **EPROM** Program device - Select device W\$27C256F/L 32K × 8 **EPROM** Configuration WS57C256F 32K × 8 **EPROM** 16K x 16 — Quit MagicPro™ WS57C257F **EPROM** $64K \times 8$ WS27C512F/L **EPROM** WS27C010L 128K × 8 **EPROM** MAP168 PAC1000 SAM448 PSD301 ### TECHNICAL INFORMATION - Size: IBM-PC®short length card - Port Address Location: 100H to 1FFH—default 140H (If a conflict exists with this address space, the address location can be changed in software and with the switches on the plug-in board.) - System Memory Requirements: 256K bytes of RAM - Power: +5 Volts, 0.03 Amp.; +12 Volts, 0.04 Amp. - Remote Socket Adaptor (RSA): The RSA contains two ZIF-Dip sockets that are used to program and read WSI programmable products. The 32 pin ZIF-Dip socket supports 24, 28 and 32 pin standard 600 mil or slim 300 mil Dip packaged product. The 40 pin ZIF-Dip socket supports all 40 pin Dip packages. Adaptor sockets are available for LCC, PGA and QFP packages. ### ORDERING INFORMATION ### The WS6000 MagicPRo™ System contains: - MAGICPRO™ IBM-PC® plug-in programmer board - MagicPRo<sup>™</sup> Remote Socket Adaptor and cable - MAGICPRO<sup>™</sup> Operating System Floppy Disk and Operating Manual ### MAGICPRO™ Adaptors include: - WS6001 28 Pin CLLCC Package adaptor for memory. - WS6003 44 Pin PLDCC/CLDCC/CLLCC package adaptor for MAP168. - WS6008 28 Pin 0.3" wide DIP adaptor for SAM448. - WS6009 28 Pin PLDCC/CLDCC/CLLCC package adaptor for SAM448. - WS6010 88 Pin PGA package adaptor for PAC1000. - WS6011 44 Pin PGA package adaptor for MAP168. - WS6012 32 Pin CLDCC package adaptor for memory. - WS6013 100 Pin QFP package adaptor for PAC1000. - WS6014 44 Pin CLDCC/PLDCC package adaptor for MAP168 and PSD301. - WS6015 44 Pin PGA package adaptor for MAP168 and PSD301. | GENERAL INFORMATION | 1 | |------------------------------------------------|---| | PROM/APPROM MEMORY PROBUCTS | 2 | | EPROM MEMORY PRODUCTS | 3 | | PROGRAMMABLE SYSTEM" DEVICES (PSD) | 4 | | MEMORY PROGRAMMING AND PSD DEVELOPMENT SYSTEMS | 5 | | CMOS LOGIC PRODUCTS | 6 | | MILITARY PRODUCTS | 7 | | QUALITY AND RELIABILITY | 8 | | PACKAGE INFORMATION | 9 | | SALES REPRESENTATIVES AND DISTRIBUTORS | 0 | # **SECTION INDEX** # **CMOS LOGIC PRODUCTS** | W\$5901 | CMOS 4-Bit High-Speed Microprocessor Slice | 6-1 | |--------------|---------------------------------------------|--------| | WS59016 | CMOS 16-Bit High-Speed Microprocessor Slice | . 6-11 | | WS59032 | CMOS 32-Bit High-Speed Microprocessor Slice | . 6-23 | | WS5910A/B | CMOS Microprogram Controller | . 6-35 | | W859510 | Multilevel Pipeline Register | . 6-45 | | WS59520/521 | Multilevel Pipeline Register | . 6-53 | | WS59820/820B | Bi-Directional Bus Interface Registers | . 6-57 | | | | | For additional information, call 800-TEAM-WSI (800-832-6974). In California, call 800-562-6363. # CMOS 4-BIT HIGH-SPEED MICROPROCESSOR SLICE ### **KEY FEATURES** - 2901 Architecture in CMOS - Drop-in Replacement for 2901C - Expandable in 4-Bit Increments - DESC SMD No. 5962-88535 01QA - High Speed - Maximum Clock Frequency of 43 MHz (23 ns) - Very Low Power - 30 mA Maximum (Commercial Temperature) - EPI Processing - Latch-Up Immunity Over 200 mA ### GENERAL DESCRIPTION The WS5901 is a 4-bit high-speed microprocessor which contains the logic of a Bipolar 2901 bit slice processor. This microprogrammable circuit has the flexibility to efficiently emulate almost any digital computing machine. It is an ideal candidate for such applications as peripheral controllers, CPUs, programmable microprocessors, and Digital Signal Processors. The advanced CMOS process, with which the 5901 is manufactured, provides significant performance improvements over its counterpart. While operating as fast as a 2901C based system, the WS5901C requires less than 8% of the power consumed by its Bipolar equivalent. The WS5901D is a 25% speed enhancement over the "C" speed. The WS5901 is also a macro cell in the WaferScale cell library. As such it can be combined with other cells to build High Performance CMOS Application Specific Integrated Circuits. ### FUNCTIONAL BLOCK DIAGRAM # PIN DESCRIPTION | Signal Name | 1/0 | Description | |-------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0-3 | 1 | Addresses which select the word of on board RAM which is to be displayed through the A port. | | B0-3 | I | Addresses which select the word of on board RAM which is to be displayed through the B port and into which data is written when the clock is low. | | 10-8 | 1 | Block of three instruction groups which are to select 1) which data sources will be applied to the ALU (I012), 2) what function the ALU will perform (I345), and 3) what data is to be written into the Q register or on board RAM(I678). | | Q3, RAM3 | 1/0 | Signal paths at the MSB of the on-board RAM and the Q-register which are used for shifting data. When the destination code on 1678 indicates an up shift (Octal 6 or 7) the three state outputs are enabled and the MSB of the ALU output is available on the RAM 3 pin and the MSB of the Q-register is available on the Q3 pin. Otherwise, the pins appear as inputs. When the destination code calls for a down shift, the pins are used as the data inputs to the MSB of RAM (octal 4 and 5) and the Q register (octal 4). | | Qo, RAMo | 1/0 | Shift lines similar to Q3 and RAM3. However the description is applied to the LSB of RAM and the Q register. | | D0-D3 | 1 | These four direct data inputs can be selected as a data source for the ALU. DO is the LSB. | | Y0-Y3 | ٥ | These four three state outputs, when enabled, display either the data on the A-port of the register stack or the outputs of the ALU as determined by the destination code 1678 | | ŌĒ | ı | When high, the Y outputs are in the high impedance state When low, either the contents of the A-register of the outputs of the ALU are displayed on Y0-Y3, as determined by 1678. | | G, P | 0 | The carry generate and propagate outputs of the ALU. | | OVR | 0 | This signal indicates that an overflow into the sign bit has occurred as a result of a two's complement operation | | F = 0 | 0 | This output, when high, indicates the result of an ALU operation is zero. | | F3 | 0 | The most significant ALU output bit. | | Cn | 1 | The carry-in to the ALU. | | Cn + 4 | 0 | The carry-out of the ALU. | | CP | ) | This clock signal is applied to the A and B-port latches, RAM, and O-register. The clock low time is the writtenable to the on-board 16 x 4 RAM, including set-up time for the A and B port registers. The A and B port and O-register outputs change on the clock low-to-high transition. | # **PIN DESIGNATOR** ### ABSOLUTE MAXIMUM RATINGS\* | Operating Temp (Comm'l) | 0°C to +70°C | |-------------------------|-----------------| | (Mil) | ~55°C to +125°C | | Storage Temp. (No Bias) | ~65°C to +150°C | | Voltage on Any Pin with | | | Respect to GND | 0.6V to +7V | | Latch-Up Protection | >200 mA | | ESD Protection | >+2000V | \*Notice: Stresses above those listed here may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. ### DC READ CHARACTERISTICS Over Operating Temperature Range (Note 1) | SYMBOL | PARAMETER | TEST CONDITIONS | | | | MAX | UNITS | |-----------------|----------------------------------|-----------------------------------------------------|-----------------------------------------------------------------|--------------------------------|-----|-----|-------| | V <sub>OH</sub> | Output High Voltage | $V_{CC} = Min$ $V_{IN} = V_{IH} \text{ or } V_{IL}$ | All Outputs | I <sub>OH</sub> = -3.4 mA | 2.4 | | | | ., | Outrout Low Valtage | V <sub>CC</sub> = Min | Y <sub>0</sub> -Y <sub>3</sub> | I <sub>OL</sub> = 20 mA Comm'l | | 0.4 | v | | V <sub>OL</sub> | Output Low Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL}$ | All Others | l <sub>OL</sub> = 16 mA Mil | 0.4 | 0.4 | ' | | V <sub>IH</sub> | Input High Voltage | Guaranteed Input High Voltage | | | | | ] | | V <sub>IL</sub> | Input Low Voltage | Guaranteed Input L | | 0.8 | | | | | I <sub>EX</sub> | Input Load Current | V <sub>CC</sub> = Max, V <sub>IN</sub> = | V <sub>CC</sub> = Max, V <sub>IN</sub> = Gnd or V <sub>CC</sub> | | | | | | l <sub>oz</sub> | High Impedance<br>Output Current | $V_{CC} = Max, V_{O} = Gnd \text{ or } V_{CC}$ | | | -40 | 40 | μΑ | | Icc | Power Supply Current | V <sub>CC</sub> = Max (Note 2) | Comm'l (0°0 | C to +70°C) | | 30 | mA | NOTES: 1) Commercial: $V_{CC} = +5V \pm 5\%$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$ . 2) 100 ns System Cycle # LOGIC FUNCTIONS FOR $\overline{G}$ , $\overline{P}$ , $C_{n+4}$ , and OVR The four signals, G, P, $\rm C_{n+4}$ and OVR are designed to indicate carry and overflow conditions when the WS5901 is in the add or subtract mode. The table below indicates the logic equations for these four signals for each of the eight ALU functions. The R and S inputs are the two inputs selected according to Table 1. Definitions (+ = OR) $\begin{array}{lll} P_0 = R_0 + S_0 & G_0 = R_0 S_0 \\ P_1 = R_1 + S_1 & G_1 = R_1 S_1 \\ P_2 = R_2 + S_2 & G_2 = R_2 S_2 \\ P_3 = R_3 + S_3 & G_3 = R_3 S_3 \\ C_4 = G_3 + P_3 G_2 + P_3 P_2 G_1 + P_3 P_2 G_0 + P_3 P_2 P_1 P_0 C_n \\ C_3 = G_2 + P_2 G_1 + P_2 P_1 G_0 + P_2 P_1 P_0 C_n \end{array}$ | 1543 | Function | P | Ğ | Cn · 4 | OVR | | | | | | |------|------------------|---------------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--|--|--|--|--| | 0 | R+S | $\overline{P_3P_2P_1P_0}$ | $\overline{G_3 + P_3G_2 + P_3P_2G_1 + P_3P_2P_1G_0}$ | C <sub>4</sub> | C <sub>3</sub> <del>∨</del> C <sub>4</sub> | | | | | | | 1 | S-R | | Same as R + S equations, but substitute R, for R, in definitions | | | | | | | | | 2 | R-S | | Same as R + S equations, but substitute $\overline{S}_i$ for $S_i$ in definitions | | | | | | | | | 3 | RVS | LOW | P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> | P <sub>3</sub> P <sub>2</sub> P <sub>1</sub> P <sub>0</sub> +C <sub>n</sub> | $\overline{P_3P_2P_1P_0} + C_n$ | | | | | | | 4 | RAS | LOW | $\overline{G_3 + G_2 + G_1 + \overline{G_0}}$ | $G_3+G_2+G_1+G_0+C_n$ | G <sub>3</sub> +G <sub>2</sub> +G <sub>1</sub> +G <sub>0</sub> +C <sub>n</sub> | | | | | | | 5 | R۸S | LOW | - Same as R A S equations | s, but substitute $\overline{R}_i$ for F | in definitions — | | | | | | | 6 | R∀S | - | Same as R ♥S equations, but sub | stitute R, for R, in defin | itions | | | | | | | 7 | <del>ิ</del> Я∀S | $G_3 + G_2 + G_1 + G_0$ | $P_3G_2 + P_3P_2G_1 + P_3P_2P_1G_0$ | $\frac{\overline{G_3 + P_3 G_2 + P_3 P_2 G_1}}{+ P_3 P_2 P_1 P_0 (G_0 + \overline{C}_n)}$ | See note 1 | | | | | | NOTES: 1) $(P_2 + G_2P_1 + \overline{G}_2\overline{G}_1\overline{P}_0 + \overline{G}_2\overline{G}_1\overline{G}_0C_n) \neq (\overline{P}_3 + \overline{G}_3\overline{P}_2 + \overline{G}_3\overline{G}_2\overline{P}_1 + \overline{G}_3\overline{G}_2\overline{G}_1\overline{P}_0 + \overline{G}_3\overline{G}_2\overline{G}_1\overline{G}_0C_n)$ 2) + = OR # **FUNCTIONAL TABLES** | Mnemonic | MICRO CODE | | | | ALU SOURCE<br>OPERANDS | | | |----------|------------|----|----------------|---------------|------------------------|---|--| | | 12 | l, | l <sub>o</sub> | Octal<br>Code | R | s | | | AQ | L | L | L | 0 | Α | α | | | AB | L | L | н | 1 1 | Α | В | | | ZQ | L | н | L | 2 | 0 | Q | | | ZB | L | Н | н | 3 | 0 | В | | | ZA | H | L | L | 4 | 0 | Α | | | DA | н | L | Н | 5 | D | Α | | | DQ | H | Н | L | 6 | D | Q | | | DZ | н | Н | Н | 7 | D | 0 | | | Mnemonic | МІ | CF | 10 ( | CODE | ALU | SYMBOL | | |---------------------------------------------------|------|----------|---------------|--------------------------------------|--------------------------------------------------------------------------------------------|-----------------------------------------|--| | Miletionic | Octa | | Octal<br>Code | Function | STRIBUL | | | | ADD<br>SUBR<br>SUBS<br>OR<br>AND<br>NOTRS<br>EXOR | | コーエエコーエエ | | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | R Plus S<br>S Minus R<br>R Minus S<br>R OR S<br>R AND S<br>R AND S<br>R EXOR<br>R EX-NOR S | S R S S S S S S S S S S S S S S S S S S | | Table 2. ALU Function Control. | Мпеmonic | MICRO CODE | | | ODE | RAM<br>FUNCTION | | Q-REG.<br>FUNCTION | | Y OUTPUT | RAM<br>SHIFTER | | Q SHIFTER | | |----------|----------------|----|----|---------------|-----------------|---------|--------------------|---------|----------|------------------|------------------|----------------|-----------------| | | ۱ <sub>8</sub> | 17 | lβ | Octal<br>Code | SHIFT | LOAD | SHIFT | LOAD | 1 001101 | RAM <sub>0</sub> | RAM <sub>3</sub> | $\mathbf{Q}_0$ | Q <sub>3</sub> | | QREG | Г | L | Ļ | 0 | Х | NONE | NONE | F→Q | F | X | X | Х | Х | | NOP | L | L | Н | 1 | Х | NONE | Х | NONE | F | х | Х | X | Х | | RAMA | L | Ι | L | 2 | NONE | F→B | Х | NONE | Α | X | Х | Х | X | | RAMF | Г | Н | Ξ | 3 | NONE | F⊸B | X | NONE | F | X | Х | Х | X | | RAMQD | Н | ᆜ | L | 4 | DOWN | F/2 → B | DOWN | Q/2 - Q | F | Fo | IN <sub>3</sub> | Q <sub>0</sub> | IN <sub>3</sub> | | RAMD | Н | L | Н | 5 | DOWN | F/2 → B | Х | NONE | F | Fo | INз | Qo | Х | | RAMQU | I | Н | ы | 6 | UP | 2F B | UP | 2Q – Q | F | INo | F3 | INo | Qз | | RAMU | Н | Ξ | Ξ | 7 | UP | 2F→B | Х | NONE | ;<br>F | INO | _F <sub>3</sub> | Х | Q <sub>3</sub> | Table 3, ALU Destination Control. | | | | | | I <sub>210</sub> {Octa | l Code) | | | | | | | |--------------|---------------------------------|-----------|-------------------|---------|------------------------|---------|-----------|-----------|---------|--|--|--| | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | | | | 1543 | ALU | | ALU Source (R, S) | | | | | | | | | | | (Octal Code) | | A, Q | A, B | O, Q | O, B | O, A | D, A | Đ, Q | D, O | | | | | 0 | C <sub>n</sub> ≃ L<br>R Plus S | A + Q | A + B | Q | В | А | D+A | D+Q | D | | | | | | C <sub>n</sub> ≃ H | A + Q + 1 | A + B + 1 | Q+1 | B + 1 | A + 1 | D + A + 1 | D + Q + 1 | D + 1 | | | | | 1 | C <sub>n</sub> = L | Q-A-1 | B-A-1 | Q - 1 | B-1 | A - 1 | A - D - 1 | Q-D-1 | - D - 1 | | | | | ' | S Minus R<br>C <sub>n</sub> = H | Q-A | B - A | Q | В | А | A D | Q-D | - D | | | | | 2 | C <sub>n</sub> = L<br>R Minus S | A - Q - 1 | A - B - 1 | - Q - 1 | - B - 1 | - A - 1 | D-A-1 | D-Q-1 | D - 1 | | | | | 2 | C <sub>n</sub> = H | A - Q | A – B | – Q | - B | - A | D-A | D-Q | D | | | | | 3 | RORS | AvQ | AvB | Q | В | Α | DVA | DVQ | D | | | | | 4 | RANDS | AΛQ | A∧B | 0 | 0 | 0 | DΛA | DAQ | 0 | | | | | 5 | RANDS | ĀĸQ | ĀΛB | a | В | Α | DΛA | ĎΛQ | 0 | | | | | 6 | R EX-OR S | ΑVQ | A⊽B | Q | В | Α | D∵A | D⊽Q | D | | | | | 7 | REX-NORS | Ā⊽Ō | Ā⊽B | ā | B | Ā | D⊽A | D⊽Q | D | | | | <sup>+ =</sup> Plus; - = Minus, v = OR; A = AND, ▼ = EX-OR. Table 4. Source Operand and ALU Function Matrix. X = Don't care. B = Register Addressed by B inputs. DOWN is toward LSB. UP is toward MSB. ### SOURCE OPERANDS AND ALU FUNCTIONS Eight source operand pairs are available to the ALU as determined by the I0, I1, and I2 instruction inputs. The ALU performs eight functions; three arithmetic and five logic. This function selection is controlled by the I3, I4, and I5 instruction inputs. When in the arithmetic mode, the ALU results are also affected by the carry, Cn. In the logic mode, the Cn input has no effect. The matrix of Table 4 results when Cn and I0 through I5 are viewed together. Table 5 defines the logic operations which the WS5901 can perform and Table 6 shows the arithmetic operations of the device, Both carry-in HIGH (Cn = 1) and carry-in LOW (Cn = 0) are defined in these operations. | Octal<br>I <sub>543</sub> , I <sub>210</sub> | Group | Function | |----------------------------------------------|--------|------------------------------------------------------------------------------| | 40<br>41<br>45<br>46 | AND | A | | 30<br>31<br>35<br>36 | OR | A v Q<br>A v B<br>D v A<br>D v Q | | 60<br>61<br>65<br>66 | EX-OR | A T Q<br>A T B<br>D T A<br>D T Q | | 70<br>71<br>75<br>76 | EX-NOR | Ā <del>V</del> Q<br>Ā <del>V</del> B<br>D <del>V</del> Q<br>D <del>V</del> Q | | 7 2<br>7 3<br>7 4<br>7 7 | INVERT | 미커피이 | | 62<br>63<br>64<br>67 | PASS | Q<br>B<br>A<br>D | | 32<br>33<br>34<br>37 | PASS | О<br>В<br>А<br>D | | 42<br>43<br>44<br>47 | "ZERO" | 0<br>0<br>0 | | 50<br>51<br>55<br>56 | MASK | <b>本 Q</b> | | Table 5. AL | .U Logic | Mode | Functions. | |-------------|----------|------|------------| |-------------|----------|------|------------| | Octal | C <sub>n</sub> = | : L | C <sub>n</sub> = H | | | | |----------------------------------------------|-------------------------|-------------------------------------------------------------|-------------------------|----------------------------------------------------------------------|--|--| | I <sub>210</sub> | Group | Function | Group | Function | | | | 00<br>01<br>05<br>06 | ADD | A + Q<br>A + B<br>D + A<br>D + Q | ADD plus<br>one | A+Q+1<br>A+B+1<br>D+A+1<br>D+Q+1 | | | | 02<br>03<br>04<br>07 | PASS | Q<br>B<br>A<br>D | Increment | Q+1<br>B+1<br>A+1<br>D+1 | | | | 1 2<br>1 3<br>1 4<br>2 7 | Decrement | Q-1<br>B-1<br>A-1<br>D-1 | PASS | Q B A D | | | | 2 2<br>2 3<br>2 4<br>1 7 | 1's Comp. | -Q - 1<br>-B - 1<br>-A - 1<br>-D - 1 | 2's Comp.<br>(Negate) | -Q<br>-B<br>-A<br>-D | | | | 10<br>11<br>15<br>16<br>20<br>21<br>25<br>26 | Subtract<br>(1's Comp.) | Q-A-1<br>B-A-1<br>A-D-1<br>Q-D-1<br>A-Q-1<br>A-B-1<br>D-A-1 | Subtract<br>(2's Comp.) | Q - A<br>B - A<br>A - D<br>Q - D<br>A - Q<br>A - B<br>D - A<br>D - Q | | | Table 6. ALU Arithmetic Mode Functions. ## WS5901C COMMERCIAL RANGE AC CHARACTERISTICS The tables shown here specify the guaranteed performance of the WS5901C over the Commercial operating temperature range of 0°C to $\pm$ 70°C and a power supply range of 5V $\pm$ 5%. Inputs are switching between 0 and 3V with rise and fall times of 1 V/ns and measurements made at 1.5V. All outputs have maximum DC load. # CYCLE TIME AND CLOCK CHARACTERISTICS | READ-MODIFY-WRITE (from select of A, B registers to end of cycle) | 31 ns | |---------------------------------------------------------------------|--------| | Maximum Clock Frequency to Shift Q (50% duty cycle, t = 432 or 632) | 32 MHz | | Minimum Clock Low Time | 15 ns | | Minimum Clock High Time | 15 ns | | Minimum Clock Period | 31 ns | ### **OUTPUT ENABLE/DISABLE TIME** Disable tests performed with $C_L = 5 pF$ and measured to 0.5V change of output voltage. | From OE Low to Y output enable | 23 ns | |--------------------------------|-------| | From OE High to output disable | 23 ns | ### COMBINATIONAL PROPAGATION DELAYS (CL = 50 pF) | TO OUTPUT INPUT | Y | F3 | C <sub>n+4</sub> | G, P | F = 0 | OVR | RAMO,<br>RAM3 | Q0,<br>Q3 | UNITS | |--------------------------------|----|----|------------------|------|-------|-----|---------------|-----------|-------| | A, B ADDRESS | 40 | 40 | 40 | 37 | 40 | 40 | 40 | | | | D <sub>0</sub> -D <sub>3</sub> | 30 | 30 | 30 | 30 | 38 | 30 | 30 | | | | C <sub>n</sub> | 22 | 22 | 20 | | 25 | 22 | 25 | | | | I <sub>012</sub> | 35 | 35 | 35 | 37 | 37 | 35 | 35 | _ | ns | | l <sub>345</sub> | 35 | 35 | 35 | 35 | 38 | 35 | 35 | _ | 110 | | l <sub>678</sub> | 25 | - | _ | _ | | _ | 26 | 26 | | | A BYPASS ALU<br>(I = 2XX) | 35 | _ | _ | _ | | | _ | _ | | | CLOCK | 35 | 35 | 35 | 35 | 35 | 35 | 35 | 28 | | # SET-UP AND HOLD TIMES RELATIVE TO CLOCK (CP) INPUT | CP | Set Up before H → L | Hold after H → L | Set Up before L H | Hold after L – H | UNITS | |--------------------------------|---------------------|------------------|-------------------|------------------|-------| | A, B Source<br>Address | 15 | 1 (Note 3) | 30 (Note 4) | 1 | | | B Destination<br>Address | 15 | DO NOT C | HANGE (Note 2) | 1 | | | D <sub>0</sub> -D <sub>3</sub> | | | 25 | 0 | | | C <sub>n</sub> | _ | | | 0 | ns | | l <sub>012</sub> | _ | _ | 30 | 0 | | | 1345 | _ | | 30 | 0 | | | I <sub>678</sub> | 10 | DO NOT C | HANGE (Note 2) | 0 | | | RAM0, 3 and<br>Q0, 3 | _ | <u> </u> | 12 | 0 | | NOTES: 1) Dashes indicate that a set-up time constraint or a propagation delay path does not exist. - The phrase "DO NOT CHANGE" indicates that certain signals must remain low for the duration of the clock Low time. Otherwise, erroneous operation may be the result. - 3) Prior to clock H>L transition, source addresses must be stable to allow time for the source data to be set up before the latch closes. After this transition the A address may be changed. If it is not being used as a destination, the B address must remain stable during the clock Low period. - Set-up time before H>L included here. # WS5901CYM MILITARY RANGE AC CHARACTERISTICS The tables shown here specify the guaranteed performance of the WS5901C over the Military operating temperature range of $-55^{\circ}$ C to $+125^{\circ}$ C and a power supply range of $5V \pm 10\%$ . Inputs are switching between 0 and 3V with rise and fall times of 1 V/ns and measurements made at 1.5V. All outputs have maximum DC load. ### CYCLE TIME AND CLOCK CHARACTERISTICS | READ-MODIFY-WRITE (from select of A, B registers to end of cycle) | 32 ns | |---------------------------------------------------------------------|--------| | Maximum Clock Frequency to Shift Q (50% duty cycle, I = 432 or 632) | 31 MHz | | Minimum Clock Low Time | 17 ns | | Minimum Clock High Time | 15 ns | | Minimum Clock Period | 32 ns | ### **OUTPUT ENABLE/DISABLE TIME** Disable tests performed with $C_L = 5 \text{ pF}$ and measured to 0.5V change of output voltage. | From OE Low to Y output enable | 25 ns | |--------------------------------|-------| | From OE High to output disable | 25 ns | ### COMBINATIONAL PROPAGATION DELAYS (C. = 50 pF) | FROM OUTPUT | Y | F3 | C <sub>n+4</sub> | <u>G</u> , ₱ | F = 0 | OVR | RAMO,<br>RAM3 | Q0,<br>Q3 | UNITS | |--------------------------------|----|----|------------------|--------------|-------|-----|---------------|-----------|-------| | A, B ADDRESS | 48 | 48 | 48 | 44 | 48 | 48 | 48 | _ | | | D <sub>0</sub> -D <sub>3</sub> | 37 | 37 | 37 | 34 | 40 | 37 | 37 | _ | | | C <sub>n</sub> | 25 | 25 | 21 | _ | 28 | 25 | 28 | _ | | | I <sub>012</sub> | 40 | 40 | 40 | 44 | 44 | 40 | 40 | _ | ns | | 345 | 40 | 40 | 40 | 40 | 40 | 40 | 40 | _ | ''\$ | | l <sub>678</sub> | 29 | . | - | , 1 | | | 29 | 29 | | | A BYPASS ALU<br>(I = 2XX) | 40 | - | 1 | | _ | _ | - | _ | | | CLOCK | 40 | 40 | 40 | 40 | 40 | 40 | 40 | 33 | | # SET-UP AND HOLD TIMES RELATIVE TO CLOCK (CP) INPUT | 227-OF AND HOLD HINES RELATIVE TO GLOCK (OF) HAT OT | | | | | | | | | | |-----------------------------------------------------|---------------------|------------------|---------------------|------------------|-------|--|--|--|--| | CP INPUT | Set Up before H → L | Hold after H → L | Set Up before L - H | Hold after L → H | UNITS | | | | | | A, B Source<br>Address | 15 | 1 (Note 3) | 32 (Note 4) | 2 | | | | | | | B Destination<br>Address | 15 | DO NOT C | 2 | | | | | | | | D <sub>0</sub> -D <sub>3</sub> | _ | _ | 25 | 0 | | | | | | | Cn | _ | _ | 20 | 0 | ns | | | | | | l <sub>012</sub> | _ | _ | 30 | 0 | | | | | | | 1345 | | _ | 30 | 0 | | | | | | | l <sub>678</sub> | 10 | DO NOT C | HANGE (Note 2) | 0 | | | | | | | RAM0, 3 and Q0, 3 | _ | _ | 12 | 0 | | | | | | NOTES: 1) Dashes indicate that a set-up time constraint or a propagation delay path does not exist. - 2) The phrase "DO NOT CHANGE" indicates that certain signals must remain low for the duration of the clock Low time. Otherwise, erroneous operation may be the result. - 3) Prior to clock H>L transition, source addresses must be stable to allow time for the source data to be set up before the latch closes. After this transition the A address may be changed. If it is not being used as a destination, the B address must remain stable during the clock Low period. - 4) Set-up time before H>L included here. # WS5901D COMMERCIAL RANGE AC CHARACTERISTICS The tables shown here specify the guaranteed performance of the WS5901D over the Commercial operating temperature range of 0°C to +70°C and a power supply range of 5V $\pm$ 5%. Inputs are switching between 0 and 3V with rise and fall times of 1 V/ns and measurements made at 1.5V. All outputs have maximum DC load. # CYCLE TIME AND CLOCK CHARACTERISTICS | READ-MODIFY-WRITE (from select of A, B registers to end of cycle) | 23 ns | |---------------------------------------------------------------------|--------| | Maximum Clock Frequency to Shift Q (50% duty cycle, I = 432 or 632) | 43 MHz | | Minimum Clock Low Time | 11 ns | | Minimum Clock High Time | 11 ns | | Minimum Clock Period | 23 ns | ### OUTPUT ENABLE/DISABLE TIME Disable tests performed with $C_L = 5 \text{ pF}$ and measured to 0.5V change of output voltage. | From OE Low to Y output enable | 14 ns | |--------------------------------|-------| | From OE High to output disable | 16 ns | # COMBINATIONAL PROPAGATION DELAYS (C1 = 50 pF) | FROM OUTPUT | Υ | F3 | C <sub>n+4</sub> | G, P | F = 0 | OVR | RAMO,<br>RAM3 | Q0,<br>Q3 | UNITS | |--------------------------------|----|----|------------------|------|-------|-----|---------------|-----------|-------| | A, B ADDRESS | 30 | 30 | 30 | 28 | 30 | 30 | 30 | | : | | D <sub>0</sub> -D <sub>3</sub> | 21 | 20 | 20 | 20 | 24 | 21 | 22 | | | | C <sub>n</sub> | 17 | 17 | 14 | _ | 19 | 16 | 18 | | | | I <sub>012</sub> | 26 | 25 | 24 | 24 | 25 | 24 | 25 | | ns | | l <sub>345</sub> | 26 | 24 | 24 | 24 | 26 | 24 | 26 | _ | 113 | | l <sub>678</sub> | 16 | _ | _ | _ | _ | - | 21 | 21 | | | A BYPASS ALU<br>(I = 2XX) | 24 | _ | _ | _ | _ | | _ | _ | | | CFOCK | 24 | 23 | 23 | 23 | 24 | 24 | 24 | 19 | L | # SET-UP AND HOLD TIMES RELATIVE TO CLOCK (CP) INPUT | CP<br>INPUT | Set Up before H L | Hold after H → L | Set Up before L → H | Hold after L → H | UNITS | |-------------------------------|-------------------|------------------|---------------------|------------------|-------| | A, B Source<br>Address | 10 | 0 (Note 3) | 21 (Note 4) | 1 | | | B Destination<br>Address | 10 | DO NOT CI | HANGE (Note 2) | 1 | | | D <sub>0</sub> D <sub>3</sub> | _ | | 16 | 0 | | | Cn | <del></del> | _ | 13 | 0 | ns | | l <sub>012</sub> | <del></del> | | 19 | 0 | 1 | | I <sub>345</sub> | _ | _ | 19 | 0 | | | I <sub>678</sub> | 7 | DO NOT C | HANGE (Note 2) | 0 | | | RAM0, 3 and Q0, 3 | _ | _ | 9 | 1 | | NOTES: 1) Dashes indicate that a set-up time constraint or a propagation delay path does not exist. - 2) The phrase "DO NOT CHANGE" indicates that certain signals must remain low for the duration of the clock Low time. Otherwise, erroneous operation may be the result. - 3) Prior to clock H>L transition, source addresses must be stable to allow time for the source data to be set up before the latch closes. After this transition the A address may be changed. If it is not being used as a destination, the B address may also be changed. If it is being used as a destination, the B address must remain stable during the clock Low period. - 4) Set-up time before H>L included here. # W\$5901DYM MILITARY RANGE AC CHARACTERISTICS The tables shown here specify the guaranteed performance of the WS5901D over the Military operating temperature range of $-55^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ and a power supply range of 5V $\pm$ 10%. Inputs are switching between 0 and 3V with rise and fall times of 1 V/ns and measurements made at 1.5V. All outputs have maximum DC load. ### CYCLE TIME AND CLOCK CHARACTERISTICS | READ-MODIFY-WRITE (from select of A, B registers to end of cycle) | 27 ns | |---------------------------------------------------------------------|--------| | Maximum Clock Frequency to Shift Q (50% duty cycle, I = 432 or 632) | 37 MHz | | Minimum Clock Low Time | 15 ns | | Minimum Clock High Time | 12 ns | | Minimum Clock Period | 27 ns | # **OUTPUT ENABLE/DISABLE TIME** Disable tests performed with $C_L = 5$ pF and measured to 0.5V change of output voltage. | From OE Low to Y output enable | 16 ns | |--------------------------------|-------| | From OE High to output disable | 18 ns | # COMBINATIONAL PROPAGATION DELAYS (C1 = 50 pF) | TO OUTPUT INPUT | γ | F3 | C <sub>n+4</sub> | G, ₽ | F = 0 | OVR | RAMO,<br>RAM3 | Q0,<br>Q3 | UNITS | |--------------------------------|----|----|------------------|------|-------|-----|---------------|-----------|-------| | A, B ADDRESS | 33 | 33 | 33 | 33 | 33 | 33 | 33 | _ | | | D <sub>0</sub> -D <sub>3</sub> | 24 | 23 | 23 | 21 | 25 | 24 | 25 | _ | | | Cn | 18 | 17 | 14 | | 19 | 17 | 19 | _ | | | l <sub>012</sub> | 28 | 27 | 26 | 28 | 29 | 27 | 27 | _ | ns | | l <sub>345</sub> | 27 | 27 | 26 | 26 | 27 | 26 | 27 | _ | "" | | l <sub>678</sub> | 18 | _ | _ | _ | _ | _ | 21 | 21 | | | A BYPASS ALU<br>(I = 2XX) | 26 | _ | _ | _ | _ | _ | _ | - | | | CLOCK | 27 | 26 | 26 | 25 | 27 | 26 | 27 | 20 | | ### SET-UP AND HOLD TIMES RELATIVE TO CLOCK (CP) INPUT | INPUT CP | Set Up before H L | Hold after H → L | Set Up before L H | Hold after L — H | UNITS | |--------------------------------|-------------------|------------------------|-------------------|------------------|-------| | A, B Source<br>Address | 12 | 0 (Note 3) | 25 (Note 4) | 2 | | | B Destination<br>Address | 12 | DO NOT CI | 2 | | | | D <sub>0</sub> -D <sub>3</sub> | _ | | 16 | 0 | ] | | Cn | – | | 13 | 0 | ns | | I <sub>012</sub> | _ | _ | 19 | 0 | ] | | l <sub>345</sub> | _ | _ | 19 | 0 | | | l <sub>678</sub> | 9 | DO NOT CHANGE (Note 2) | | 0 | ] | | RAM0, 3 and Q0, 3 | _ | _ | 9 | 0 | | - NOTES: 1) Dashes indicate that a set-up time constraint or a propagation delay path does not exist. - 2) The phrase "DO NOT CHANGE" indicates that certain signals must remain low for the duration of the clock Low time. Otherwise, erroneous operation may be the result. - 3) Prior to clock H>L transition, source addresses must be stable to allow time for the source data to be set up before the latch closes. After this transition the A address may be changed. If it is not being used as a destination, the B address may also be changed. If it is being used as a destination, the B address must remain stable during the clock Low period. - 4) Set-up time before H>L included here. # ORDERING INFORMATION | PART NUMBER | SPEED | PACKAGE<br>TYPE | PACKAGE<br>DRAWING | OPERATING<br>TEMPERATURE<br>RANGE | WSI<br>MANUFACTURING<br>PROCEDURE | |-------------|-------|--------------------------|--------------------|-----------------------------------|-----------------------------------| | W\$5901CP | C | 40 Pin Plastic DIP, 0.6" | P1 | Comm'l | Standard | | W\$5901CYM | С | 40 Pin CERDIP, 0.6" | Y1 | Military | Standard | | W\$5901CYMB | С | 40 Pin CERDIP, 0.6" | Y1 | Military | MIL-STD-883C | | WS5901DP | D | 40 Pin Plastic DIP, 0.6" | P1 | Comm <sup>3</sup> I | Standard | | WS5901DYM | D | 40 Pin CERDIP, 0.6" | Y1 | Military | Standard | | WS5901DYMB | D | 40 Pin CERDIP, 0.6" | Y1 | Military | MIL-STD-883C | # CMOS 16-BIT HIGH-SPEED MICROPROCESSOR SLICE ### **KEY FEATURES** - Four CMOS 2901 Type Devices in a Single Package - On Board Look-Ahead Carry Generator - Low CMOS Power - 225 mW - High Speed Operation 31 ns Read-Modify-Write - Fully Firmware Compatible with the Bipolar Device Configuration of Four 2901s and One 2902A ### GENERAL DESCRIPTION The WS59016 is a 16-bit high-speed microprocessor which combines the functions of four 2901 4-bit slice processors and distributed look-ahead carry generation on a single High Performance CMOS device. This microprogrammable circuit has the flexibility to efficiently emulate almost any digital computing machine. It is an ideal candidate for such applications as peripheral controllers, CPUs, programmable microprocessors, and Digital Signal Processors. The advanced CMOS process, with which the WS59016 is manufactured, provides significant performance improvements over an equivalent Bipolar device configuration. While operating faster than a 2901C based system, the WS59016 requires less than 3% of the power consumed by an equivalent Bipolar system. The WS59016 is also available as a macro cell in the WaferScale cell library. As such it can be combined with other cells to build Application Specific Integrated Circuits. ### FUNCTIONAL BLOCK DIAGRAM ### PIN DESCRIPTION | Signal Name | 1/0 | Description | |-------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0-3 | 1 | Addresses which select the word of on board RAM which is to be displayed through the A port. | | B0-3 | 1 | Addresses which select the word of on board RAM which is to be displayed through the B port and into which data is written when the clock is low | | 10-8 | 1 | Block of three instruction groups which are to select 1) which data sources will be applied to the ALU (I012), 2) what function the ALU will perform (I345), and 3) what data is to be written into the Q register or on board RAM(I678) | | Q15, RAM15 | 1/0 | Signal paths at the MSB of the on-board RAM and the Q-register which are used for shifting data. When the destination code on 1678 indicates an up shift (Octal 6 or 7) the three state outputs are enabled and the MSB of the ALU output is available on the RAM 15 pin and the MSB of the Q-register is available on the Q15 pin. Otherwise, the pins appear as inputs. When the destination code calls for a down shift, the pins are used as the data inputs to the MSB of RAM (octal 4 and 5) and the Q register (octal 4). | | Qo, RAMo | 1/0 | Shift lines similar to Q15 and RAM15, however the description is applied to the LSB of RAM and the Q-register | | D0-D15 | 1 | These sixteen direct data inputs can be selected as a data source for the ALU. DO is the LSB. | | Y0-Y15 | 0 | These sixteen three state outputs, when enabled, display either the data on the A-port of the register stack or the outputs of the ALU as determined by the destination code 1678. | | ŌĒ | 1 | When high, the Y outputs are in the high impedance state When low, either the contents of the A-register or the outputs of the ALU are displayed on Y0-Y15, as determined by 1878. | | Ğ, ₱ | 0 | The carry generate and propagate outputs of the ALU. | | OVR | 0 | This signal indicates that an overflow into the sign bit has occurred as a result of a two's complement operation. | | F = 0 | 0 | This output, when high, indicates the result of an ALU operation is zero. | | F15 | 0 | The most significant ALU output bit | | Cn | <del> </del> | The carry-in to the ALU. | | Cn: + 16 | 0 | The carry-out of the ALU | | СР | ' | This clock signal is applied to the A and B-port latches, RAM, and Q-register. The clock low time is the write enable to the on-board dual port RAM, including set-up time for the A and B-port registers. The A and B-port outputs change while the clock is high. The Q-register is latched on the clock low-to-high transition. | ### PIN ORIENTATION ### ABSOLUTE MAXIMUM RATINGS\* | Operating Temp (Comm'l) | 0°C to +70°C | |-------------------------|-----------------| | (Mil) | -55°C to +125°C | | Storage Temp. (No Bias) | -65°C to +150°C | | Voltage on Any Pin with | | | Respect to GND | 0.6V to +7V | | Latch-Up Protection | >200 mA | | ESD Protection | > ± 2000V | \*Notice: Stresses above those listed here may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. ### DC READ CHARACTERISTICS Over Operating Temperature Range (Note 1) | SYMBOL | PARAMETER | TEST CONDITIONS | | | MIN | MAX | UNITS | |-----------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------|---------------------------|-----|-----|-------| | V <sub>OH</sub> | Output High Voltage | $V_{CC} = Min$ $V_{IN} = V_{IH} \text{ or } V_{IL}$ | All Outputs | I <sub>OH</sub> = -3.4 mA | 2.4 | | | | V <sub>OL</sub> | Output Low Voltage | $V_{CC} = Min$ $V_{IN} = V_{IH} \text{ or } V_{IL}$ All Outputs $I_{OL} = 12 \text{ mA Comm'l}$ $I_{OL} = 8 \text{ mA Mil}$ | | | 0.5 | ٧ | | | V <sub>IH</sub> | Input High Voltage | Guaranteed Input High Voltage | | | 2.0 | | | | V <sub>iL</sub> | Input Low Voltage | Guaranteed Input Low Voltage | | | | 0.8 | | | I <sub>IX</sub> | Input Load Current | V <sub>CC</sub> = Max, V <sub>IN</sub> = Gnd or V <sub>CC</sub> | | | 10 | 10 | | | l <sub>oz</sub> | High Impedance<br>Output Current | V <sub>CC</sub> = Max, V <sub>O</sub> = Gnd or V <sub>CC</sub> | | | -50 | 50 | μА | | | Power Supply Current | V <sub>CC</sub> = Max | | C to +70°C) | | 45 | _^ | | lcc | | | | | 60 | mA | | NOTES: 1) Commercial: $V_{CC} = +5V \pm 5\%$ , $T_A = 0^{\circ}C$ to 70°C. 2) Military: $V_{CC} = +5V \pm 10\%$ , $T_A = -55$ °C to +125°C. # LOGIC FUNCTIONS FOR G, P, Cn+16, and OVR The four signals G. P. Cn+18, and OVR are designed to indicate carry and overflow conditions when the WS59016 is in the add or subtract mode. The table below indicates the logic equations for these four signals for each of the eight ALU functions. The R and S inputs are the two inputs selected according to Table 1 ### Definitions $$P_i = R_i + S_i$$ $$G_i = R_i \cdot S_i$$ $$P_{0\cdot 3} = P_0 \cdot P_1 \cdot P_2 \cdot P_3$$ $$\begin{array}{ll} P_{0.3} = P_0 \cdot P_1 \cdot P_2 \cdot P_3 & G_{0.3} = G_3 + P_3 \cdot G_2 + P_3 \cdot P_2 \cdot G_1 + P_3 \cdot P_2 \cdot P_1 \cdot G_0 \\ P_{4.7} = P_4 \cdot P_5 \cdot P_6 \cdot P_7 & G_{4.7} = G_7 + P_7 \cdot G_6 + P_7 \cdot P_6 \cdot G_5 + P_7 \cdot P_6 \cdot P_5 \cdot G_4 \end{array}$$ $$\begin{array}{lll} A_{17} + A_{$$ $G_{12\cdot14} = G_{14} + P_{14} \cdot G_{13} + P_{14} \cdot P_{13} \cdot G_{12}$ $P_{12\cdot14} = P_{12} P_{13} P_{14}$ | l <sub>543</sub> | Function | P | G | Cn+16 | OVR | | | | |------------------|----------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------|--|--|--| | 0 | R+S | P <sub>0·3</sub> ·P <sub>4-7</sub> ·P <sub>8-71</sub> ·P <sub>12-15</sub> | $\frac{\overline{G}_{12\cdot15} + P_{12\cdot15} \cdot G_{a\cdot11} + P_{12\cdot16} \cdot P_{a\cdot11} \cdot G_{a\cdot7}}{+ P_{12\cdot15} \cdot P_{a\cdot11} \cdot P_{a\cdot7} \cdot G_{a\cdot9}}$ | P·C <sub>n</sub> + G | Cn+15+++Cn+ | | | | | 1 | S-R | Same as R + | S Equations except substitute $\overline{\mathbf{R}}_1$ for $\mathbf{R}_1$ in | definitions - | | | | | | 2 | R-S | Same as R + S Equations except substitute S for S in definitions | | | | | | | | 3 | RVS | LOW HIGH . | | LOW | LOW | | | | | 4 | R∧S | LOW | LOW $\overline{G_{12-15} + G_{6-11} + G_{4-7} + G_{0-3}}$ | | LOW | | | | | 5 | RΛS | LOW Same as R A S except substitute | | HIGH | LOW | | | | | 6 | R⊕S | P <sub>0-3</sub> · P <sub>4-7</sub> · P <sub>8-11</sub> · P <sub>12-15</sub> | P <sub>12-15</sub> HIGH | | LOW | | | | | 7 | R⊕s | Same as R⊕S except<br>Substitute R for R in<br>Definitions | нідн | LOW | LOW | | | | Note: 1) + = OR ## **FUNCTIONAL TABLES** | Mnemonic | MICRO CODE | | | | ALU SOURCE<br>OPERANDS | | | |----------|----------------|----|---|---------------|------------------------|---|--| | | l <sub>2</sub> | 11 | Ŀ | Octal<br>Code | R | S | | | AQ | ٦ | ı | F | 0 | Α | Q | | | AB | L | L | н | 1 | Α | В | | | ZQ | L | н | L | 2 | 0 | Q | | | ZB | L | н | Н | 3 | 0 | В | | | ZΑ | н | L | L | 4 | 0 | A | | | DA | Н | L | н | 5 | Ð | A | | | DQ | н | н | L | 6 | D | Q | | | DZ | Н | Н | Н | 7 | D | 0 | | | Mnemonic | М | CF | 10 ( | CODE | ALU | SYMBOL | | |------------------------------------------------------------|----|----|----------------|--------------------------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------|--| | WII E III O II C | 15 | 14 | l <sub>3</sub> | Octal<br>Code | Function | STMBOL | | | ADD<br>SUBR<br>SUBS<br>OR<br>AND<br>NOTRS<br>EXOR<br>EXNOR | | | TLTLTLT | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | R Plus S<br>S Minus R<br>R Minus S<br>R OR S<br>R AND S<br>R AND S<br>R EXOR S<br>R EX-NOR S | R + R S S R S S S R ₹ \$ S S S S S S S S S S S S S S S S S S | | Table 1: ALU Source Operand Control. Table 2. ALU Function Control. | Млеmonic | МІ | MICRO CODE | | | RAM<br>FUNCTION | | Q-REG.<br>FUNCTION | | YOUTPUT | RAM<br>SHIFTER | | Q SHIFTER | | |----------|----|------------|----------------|---------------|-----------------|---------|--------------------|-------|---------|------------------|-------------------|-----------|------------------| | | I8 | 17 | ۱ <sub>в</sub> | Octal<br>Code | SHIFT | LOAD | SHIFT | LOAD | TOUTPUT | RAM <sub>0</sub> | RAM <sub>15</sub> | Qo | Q <sub>15</sub> | | QREG | L | L | L | 0 | Х | NONE | NONE | F→Q | F | Х | Х | Х | Х | | NOP | L | L | Ι | 1 | Х | NONE | Х | NONE | F | Х | Х | Х | Х | | RAMA | L | Н | L | 2 | NONE | F→B | Х | NONE | Α | X | Х | Х | Х | | RAMF | L | Н | Н | 3 | NONE | F→B | Х | NONE | F | Х | Х | X | Х | | RAMQD | Н | L | L | 4 | DOWN | F/2 → B | DOWN | Q/2→Q | F | Fo | IN <sub>15</sub> | Qo | IN <sub>15</sub> | | RAMD | Н | L | Н | 5 | DOWN | F/2 → B | Х | NONE | F | Fo | IN <sub>15</sub> | Qo | Х | | RAMQU | Н | Н | L | 6 | UP | 2F→B | UP | 2Q→Q | F | INo | F <sub>15</sub> | INo | Q <sub>15</sub> | | RAMU | H | Ή | Н | 7 | UΡ | 2F→B | х | NONE | F | INo | F <sub>15</sub> | Х | Q <sub>15</sub> | X = Don't care. Table 3. ALU Destination Control. | | | | I <sub>210</sub> (Octal Code) | | | | | | | | | | |--------------|---------------------------------|-----------|-------------------------------|---------|----------------|------------|-----------|-----------|---------|--|--|--| | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | | | | 1543 | ALU | | | | ALU Sou | rce (R, S) | | | | | | | | (Octal Code) | Function | A, Q | A, B | O, Q | O, B | O, A | D, A | D, Q | D, O | | | | | 0 | C <sub>n</sub> = Ł<br>R Plus S | A+Q | A+ B | a | В | А | D + A | D+Q | D | | | | | _ | | A + Q + 1 | A + B + 1 | Q + 1 | B+1 | A + 1 | D+A+1 | D + Q + 1 | D+1 | | | | | _ | C <sub>n</sub> = L<br>S Minus R | Q – A – 1 | B-A-1 | Q-1 | B - 1 | A – 1 | A – D – 1 | Q-D-1 | - D - 1 | | | | | 1 | $C_n = H$ | Q-A | B – A | Q | В | А | A - D | Q-D | D | | | | | 2 | C <sub>n</sub> = L<br>R Minus S | A – Q – 1 | A-B-1 | - Q - 1 | - B <b>-</b> 1 | - A - 1 | D-A-1 | D-Q-1 | D-1 | | | | | - | C <sub>n</sub> = H | A-Q | A-B | – Q | - B | A | D-A | D-Q | D | | | | | 3 | RORS | AVQ | AvB | a | В | Α | DVA | DvQ | D | | | | | 4 | RANDS | ΑΛQ | AΛB | 0 | 0 | 0 | DAA | DAQ | 0 | | | | | 5 | RANDS | Ā٨Q | ĀΛB | œ | В | Α | DΛΑ | D∧Q | 0 | | | | | 6 | R EX-OR S | A∀Q | A⊽B | a | В | Α | D⊽A | D⊽Q | D | | | | | 7 | REX-NORS | ĀΨQ | ĀVΒ | ā | B | Ā | DVA | D⊽Q | ₫ | | | | <sup>+ -</sup> Plus; - = Minus; v = OR; ∧ = AND; ▼ = EX-OR. Table 4. Source Operand and ALU Function Matrix. B = Register Addressed by B inputs. DOWN is toward LSB. UP is toward MSB. #### SOURCE OPERANDS AND ALU FUNCTIONS Eight source operand pairs are available to the ALU as determined by the I0, I1 and I2 instruction inputs. The ALU performs eight functions; three arithmetic and five logic. This function selection is controlled by the I3, I4 and I5 instruction inputs. When in the arithmetic mode, the ALU results are also affected by the carry, Cn. In the logic mode, the Cn input has no effect. The matrix of Table 4 results when Cn and I0 through I5 are viewed together. Table 5 defines the logic operations which the WS59016 can perform and Table 6 shows the arithmetic operations of the device. Both carry-in HIGH (Cn = 1) and carry-in LOW (CN = 0) are defined in these operations. | Octal<br>I <sub>543</sub> , I <sub>210</sub> | Group | Function | |----------------------------------------------|--------|------------------------------------------------------------------------------| | 4 0<br>4 1<br>4 5<br>4 6 | AND | A A Q<br>A A B<br>D A A<br>D A Q | | 30<br>31<br>35<br>36 | OR | A v Q<br>A v B<br>D v A<br>D v Q | | 60<br>61<br>65<br>66 | EX-OR | A V Q<br>A V B<br>D V A<br>D V Q | | 70<br>71<br>75<br>76 | EX-NOR | A <del>V</del> Q<br>A <del>V</del> B<br>D <del>V</del> A<br>D <del>V</del> Q | | 7 2<br>7 3<br>7 4<br>7 7 | INVERT | (C) B) A (D) | | 62<br>63<br>64<br>67 | PASS | Q<br>B<br>A<br>D | | 32<br>33<br>34<br>37 | PASS | Q<br>B<br>A<br>D | | 42<br>43<br>44<br>47 | "ZERO" | 0<br>0<br>0<br>0 | | 50<br>51<br>55<br>56 | MASK | Ā ^ Q<br>Ā ^ B<br>D ^ A<br>D ^ Q | | Octal | | | _ | | | | |----------------------------------------------|-------------------------|----------------------------------------------------------------------|-------------------------|-------------------------------------------------------------|--|--| | 1543, | C <sub>n</sub> = | ₹ L | C <sub>n</sub> = H | | | | | I <sub>210</sub> | Group | Function | Group | Function | | | | 00<br>01<br>05<br>06 | ADD | A + Q<br>A + B<br>D + A<br>D + Q | ADD plus<br>one | A+Q+1<br>A+B+1<br>D+A+1<br>D+Q+1 | | | | 02<br>03<br>04<br>07 | PASS | 0 @ ∢ 凸 | Increment | Q + 1<br>B + 1<br>A + 1<br>D + 1 | | | | 12<br>13<br>14<br>27 | Decrement | Q - 1<br>B - 1<br>A - 1<br>D - 1 | PASS | Овко | | | | 22<br>23<br>24<br>17 | 1's Comp. | -Q - 1<br>-B - 1<br>-A - 1<br>-D - 1 | 2's Comp.<br>(Negate) | -Q B<br>-A D | | | | 10<br>11<br>15<br>16<br>20<br>21<br>25<br>26 | Subtract<br>(1's Comp.) | Q-A-1<br>B-A-1<br>A-D-1<br>Q-D-1<br>A-Q-1<br>A-B-1<br>D-A-1<br>D-Q-1 | Subtract<br>(2's Comp.) | Q - A<br>B - A<br>A - D<br>Q - D<br>A - B<br>D - A<br>D - Q | | | Table 6. ALU Arithmetic Mode Functions. Table 5. ALU Logic Mode Functions. #### **COMPETITIVE TIMING ANALYSIS** The following analysis compares the critical timing paths of a WS59016D vs. the equivalent Bipolar circuit implementation using four 2901C's and one 2902A. As can be seen from this comparison, the WS59016 operates faster than even the theoretically achievable values of the Bipolar implementation. The actual values for the Bipolar circuit will be lengthened by the layout dependent interconnect delays between the individual devices. When these delays are taken into account, the WS59016 speed advantage becomes even greater. ## TIMING COMPARISON W\$59016D vs 2901C w/2902A (Comm'l) | DATA PATH | CONTROL PATH | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------| | 2901C w/ 2902A | 2901C w/ 2902A | | A, B Address $\longrightarrow$ $\overrightarrow{P}$ or $\overrightarrow{G}$ = 37ns<br>$\overrightarrow{P}$ or $\overrightarrow{G}$ $\longrightarrow$ $C$ = 9ns<br>$C$ $\longrightarrow$ $F$ = 0, RAM <sub>0.15</sub> = 25ns<br>interconnect delay $\longrightarrow$ $\longrightarrow$ Xns<br>$\overrightarrow{T}$ or $\overrightarrow{G}$ $\longrightarrow$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | 59016D | 59016D | | A, B Address → F = 0, RAM <sub>0,15</sub> = 46ns<br>interconnect delay → = 0ns<br>Total Delay → ≤ 46ns | I <sub>012</sub> → F = 0. RAM <sub>0,15</sub> = 41ns<br>interconnect delay → Ons<br>Total Delay → ≤ 41 ns | ## TIMING COMPARISON WS59016D vs 2901C w/2902A (Military) | DATA PATH | CONTROL PATH | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------| | 2901C w/ 2902A | 2901C w/ 2902A | | A, B Address $\longrightarrow$ $\overline{P}$ or $\overline{G}$ = 44ns<br>$\overline{P}$ or $\overline{G}$ $\longrightarrow$ $C$ = 11.5ns<br>$C$ $\longrightarrow$ $F$ = 0, RAM <sub>0.15</sub> = 28ns<br>interconnect delay $\longrightarrow$ = Xns<br>$\overline{T}$ otal Delay $\longrightarrow$ $\ge$ 83.5ns | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | A, B Address — F15, RAM <sub>0,15</sub> = 56 ns interconnect delay — = 0 ns Total Delay — ≤ 56 ns | 59016D I <sub>012</sub> → F15, RAM <sub>0,15</sub> = 49 ns interconnect delay → = 0ns Total Delay → ≤ 49 ns | NOTE: This competitive analysis holds true for any 16 bit system which performs arithmetic operations. If arithmetic operations are not used, the Bipolar circuit can run faster than noted above # COMMERCIAL RANGE AC CHARACTERISTICS (WS59016C) The tables shown here specify the guaranteed performance of the WS59016C over the Commercial operating temperature range of 0°C to +70°C and a power supply range of 5V $\pm$ 5%. Inputs are switching between 0 and 3V with rise and fall times of 1 V/ns and measurements made at 1.5V. All outputs have maximum DC load. # CYCLE TIME AND CLOCK CHARACTERISTICS | READ•MODIFY-WRITE (from select of A, B registers to end of cycle) | 67ns | |---------------------------------------------------------------------|-------| | Maximum Clock Frequency to Shift Q (50% duty cycle, 1 = 432 or 632) | 15MHz | | Minimum Clock Low Time | 33ns | | Minimum Clock High Time | 33ns | | Minimum Clock Period | 67ns | #### **OUTPUT ENABLE/DISABLE TIME** Disable tests performed with $C_L = 5 pF$ and measured to 0.5V change of output voltage. | From OE Low to Y output enable | 25ns | |--------------------------------|------| | From OE High to output disable | 25ns | ## COMBINATIONAL PROPAGATION DELAYS (CL = 50PF) | FROM OUTPUT | Y | F15 | C <sub>n+16</sub> | G, P | F=0 | OVR | RAMO,<br>RAM15 | Q0,<br>Q15 | UNITS | |---------------------------|----|-----|-------------------|----------|-----|-----|----------------|------------|-------| | A, B ADDRESS | 69 | 69 | 60 | 68 | 71 | 69 | 71 | | | | D0-D15 | 55 | 55 | 45 | 50 | 55 | 55 | 55 | - | 7 | | Cn | 38 | 38 | 27 | | 42 | 38 | 42 | - | | | I <sub>012</sub> | 60 | 60 | 55 | 55 | 60 | 60 | 60 | _ | ns | | I <sub>345</sub> | 60 | 60 | 55 | 55 | 60 | 60 | 60 | | | | I <sub>678</sub> | 30 | - | - | <b>-</b> | _ | | 27 | 26 | | | A BYPASS ALU<br>(I = 2XX) | 45 | - | - | - | - | - | - | _ | 1 | | CLOCK | 65 | 65 | 65 | 65 | 65 | 65 | 70 | 30 | 7 | | INPUT | Set Up before H → L | Hold after H → L | Set Up before L → H | Hold after L → H | UNITS | |--------------------------|---------------------|------------------|---------------------|------------------|-------| | A, B Source<br>Address | 15 | 2 (Note 3) | 65 (Note 4) | 1 | | | B Destination<br>Address | 15 | DO NOT CH | IANGE (Note 2) | 1 | | | D0-D15 | - | - | 50 | 0 | | | Cn | - | - | 34 | 0 | ns | | l <sub>012</sub> | - | | 56 | 0 | ] | | 1345 | | | 55 | 0 | ] | | I <sub>678</sub> | 15 | DO NOT CH | IANGE (Note 2) | 0 | ] | | RAM0, 15 and<br>Q0, 15 | _ | - | 20 | 4 | | NOTES: - 1) Dashes indicate that a set-up time constraint or a propagation delay path does not exist. - 2) The phrase "DO NOT CHANGE" indicates that certain signals must remain low for the duration of the clock Low time. Otherwise, erroneous operation may be the result. - 3) Prior to clock H > L transition, source addresses must be stable to allow time for the source data to be set up before the latch closes. After this transition the A address may be changed, if it is not being used as a destination, the B address may also be changed. If it is being used as a destination, the B address must remain stable during the clock Low period. - 4) Set-up time before H > L included here. # MILITARY RANGE AC **CHARACTERISTICS** (WS59016C) The tables shown here specify the guaranteed performance of the WS59016C over the Military operating temperature range of -55°C to +125°C and a power supply range of 5V ± 10%. Inputs are switching between 0 and 3V with rise and fall times of 1 V/ns and measurements made at 1.5V. All outputs have maximum DC load. # CYCLE TIME AND CLOCK **CHARACTERISTICS** | READ-MODIFY-WRITE (from select of A, B registers to end of cycle) | 80ns | |---------------------------------------------------------------------|---------| | Maximum Clock Frequency to Shift Q (50% duty cycle, I = 432 or 632) | 12.5MHz | | Minimum Clock Low Time | 39ns | | Minimum Clock High Time | 39ns | | Minimum Clock Period | 80ns | ## OUTPUT ENABLE/DISABLE TIME Disable tests performed with C<sub>1</sub> = 5pF and measured to 0.5V change of output voltage. | From OE Low to Y output enable | 30ns | |--------------------------------|------| | From OE High to output disable | 30ns | ## COMBINATIONAL PROPAGATION DELAYS (CL = 50PF) | FROM OUTPUT | Y | F15 | C <sub>n + 16</sub> | G, P | F = 0 | OVR | RAMO,<br>RAM15 | Q0,<br>Q15 | UNITS | |---------------------------|----|-----|---------------------|------|-------|-------------|----------------|------------|-------| | A, B ADDRESS | 83 | 83 | 72 | 82 | 83 | 83 | 83 | - | | | D0-D15 | 66 | 66 | 54 | 60 | 66 | 66 | 66 | | | | Cn | 46 | 46 | 33 | _ | 53 | 46 | 53 | - | | | I <sub>012</sub> | 72 | 72 | 66 | 66 | 72 | 72 | 72 | | ns | | 1 <sub>345</sub> | 72 | 72 | 66 | 66 | 72 | 72 | 72 | _ | | | I <sub>678</sub> | 36 | - | - | _ | - | - | 31 | 31 | 7 | | A BYPASS ALU<br>(I = 2XX) | 55 | - | - | | _ | <del></del> | - | _ | | | CLOCK | 78 | 78 | 78 | 78 | 66 | 78 | 78 | 36 | 7 | ## SET-UP AND HOLD TIMES RELATIVE TO CLOCK (CP) INPUT | INPUT CP | Set Up before H - L | Hold after H → L | Set Up before L → H | Hold after L → H | UNITS | |--------------------------|---------------------|------------------|---------------------|------------------|-------| | A, B Source<br>Address | 20 | 2 (Note 3) | 78 (Note 4) | 2 | | | B Destination<br>Address | 20 | DO NOT C | CHANGE (Note 2) | 2 | | | D0-D15 | - | - | 60 | 0 | ] | | Cn | - | - | 41 | 0 | l ns | | l <sub>012</sub> | - | <u>-</u> | 66 | 0 | 1 | | 1345 | <b>'-</b> ' | <u> </u> | 66 | 0 | ] | | 1 <sub>678</sub> | 20 | DO NOT C | HANGE (Note 2) | 0 | ] | | RAM0, 15 and<br>Q0, 15 | - | - | 25 | 5 | | - NOTES: 1) Dashes indicate that a set-up time constraint or a propagation delay path does not exist. - 2) The phrase "DO NOT CHANGE" indicates that certain signals must remain low for the duration of the clock Low time. Otherwise, erroneous operation may be the result. - 3) Prior to clock H>L transition, source addresses must be stable to allow time for the source data to be set up before the latch closes. After this transition the Aladdress may be changed. If it is not being used as a destination, the Bladdress may also be changed. If it is being used as a destination, the Bladdress must remain stable during the clock Low period. Set-up time before H> L included here. # COMMERCIAL RANGE AC CHARACTERISTICS (WS59016D) The tables shown here specify the guaranteed performance of the WS59016D over the Commercial operating temperature range of 0°C to +70°C and a power supply range of 5V $\pm$ 5%. Inputs are switching between 0 and 3V with rise and fall times of 1 V/ns and measurements made at 1.5V. All outputs have maximum DC load. # CYCLE TIME AND CLOCK | READ-MODIFY-WRITE (from select) of A, B registers to end of cycle) | 31 ns | |---------------------------------------------------------------------|--------| | Maximum Clock Frequency to Shift Q (50% duty cycle, I = 432 or 632) | 32 MHz | | Minimum Clock Low Time | 14 ns | | Minimum Clock High Time | 14 ns | | Minimum Clock Period | 40 ns | #### **OUTPUT ENABLE/DISABLE TIME** Disable tests performed with C<sub>L</sub> = 5pF and measured to 0.5V change of output voltage. | From OE Low to Y output enable | 24 ns | |--------------------------------|-------| | From OE High to output disable | 22 ns | ## COMBINATION PROPAGATION DELAYS (C. = 50PE) | FROM OUTPUT | Y | F15 | Cn+16 | G, P | F=0 | OVR | RAMO<br>RAM15 | Q0<br>Q15 | UNITS | |------------------------|----|-----|-------|------|-----|-----|---------------|-----------|-------| | A, B ADDRESS | 46 | 46 | 44 | 43 | 46 | 46 | 44 | T — | - | | D0-D15 | 36 | 32 | 34 | 32 | 36 | 34 | 36 | | | | Cn | 32 | 29 | 24 | _ | 32 | 28 | 32 | | | | l <sub>012</sub> | 39 | 39 | 37 | 38 | 39 | 38 | 41 | | ns | | 1345 | 39 | 38 | 37 | 37 | 39 | 38 | 41 | _ | | | 1678 | 28 | _ | | - | _ | | 34 | 34 | | | A BYPASS ALU (I = 2XX) | 34 | _ | - | _ | - | _ | _ | _ | | | CLOCK | 38 | 37 | 38 | 34 | 38 | 38 | 38 | 38 | | # SET-UP AND HOLD TIMES RELATIVE TO CLOCK (CP) INPUT | INPUT CP | Set Up before H L | Hold after H→L | Set Up before L → H | Hold after L→H | UNITS | |--------------------------|-------------------|----------------|---------------------|----------------|-------| | A, B, Source<br>Address | 12 | 0 (Note 3) | 23 (Note 4) | 1 | | | B Destination<br>Address | 12 | DO NOT CH | HANGE (Note 2) | 1 | | | D0-D15 | _ | | 19 | 0 | | | C <sub>n</sub> | | _ | 16 | 0 | ns | | l <sub>012</sub> | | | 22 | 0 | | | 1345 | | _ | 22 | 0 | | | 678 | 12 | DO NOT CH | HANGE (Note 2) | 0 | | | RAM0, 15 and<br>Q0, 15 | _ | | 17 | 3 | | NOTES: - 1) Dashes indicate that a set-up time constraint or a propagation delay path does not exist. - 2) The phrase "DO NOT CHANGE" indicates that certain signals must remain low for the duration of the clock Low time. Otherwise, erroneous operation may be the result. - 3) Prior to clock H > L transition, source addresses must be stable to allow time for the source data to be set up before the latch closes. After this transition the A address may be changed. If it is not being used as a destination, the B address may also be changed. If it is being used as a destination, the B address must remain stable during the clock Low period. - 4) Set-up time before H>L included here. # MILITARY RANGE AC CHARACTERISTICS (WS59016D) The tables shown here specify the guaranteed performance of the WS59016D over the Military operating temperature range of $-55^{\circ}\mathrm{C}$ to $+125^{\circ}\mathrm{C}$ and a power supply range of 5V $\pm$ 10%. Inputs are switching between 0 and 3V with rise and fall times of 1 V/ns and measurements made at 1.5V. All outputs have maximum DC load. # CYCLE TIME AND CLOCK CHARACTERISTICS | READ-MODIFY-WRITE (from select) of A, B registers to end of cycle) | 36 ns | |---------------------------------------------------------------------|--------| | Maximum Clock Frequency to Shift Q (50% duty cycle, I = 432 or 632) | 27 MHz | | Minimum Clock Low Time | 17 ns | | Minimum Clock High Time | 17 ns | | Minimum Clock Period | 47 ns | | | | #### OUTPUT ENABLE/DISABLE TIME Disable tests performed with $C_L = 5pF$ and measured to 0.5V change of output voltage. | From OE Low to Y output enable | 30 ns | |--------------------------------|-------| | From OE High to output disable | 27 ns | ## COMBINATION PROPAGATION DELAYS (CL = 50PF) | FROM OUTPUT | Υ | F15 | C <sub>n+16</sub> | G, P | F=0 | OVR | RAM0<br>RAM15 | Q0<br>Q15 | UNITS | |---------------------------|----|-----|-------------------|------|-----|-----|---------------|-----------|-------| | A, B ADDRESS | 56 | 56 | 53 | 52 | 56 | 56 | 53 | _ | | | D0-D15 | 43 | 39 | 42 | 39 | 43 | 42 | 43 | | | | C <sub>n</sub> | 39 | 36 | 30 | - | 39 | 34 | 39 | | | | I <sub>012</sub> | 48 | 48 | 46 | 47 | 48 | 47 | 49 | | ns | | 1345 | 48 | 47 | 46 | 46 | 48 | 47 | 49 | | | | I <sub>678</sub> | 34 | | | _ | _ | _ | 42 | 42 | | | A BYPASS ALU<br>(I = 2XX) | 42 | _ | - | _ | | _ | _ | | | | CLOCK | 47 | 46 | 47 | 42 | 47 | 47 | 47 | 47 | | ## SET-UP AND HOLD TIMES RELATIVE TO CLOCK (CP) INPUT | INPUT CP | Set Up before H L | Hold after H → L | Set Up before L→H | Hold after L → H | UNITS | |--------------------------|-------------------|------------------|-------------------|------------------|-------| | A, B, Source<br>Address | 16 | 0 (Note 3) | 29 (Note 4) | 2 | _ | | B Destination<br>Address | 16 | DO NOT CH | IANGE (Note 2) | 2 | | | D0-D15 | | <u> </u> | 23 | 0 | | | C <sub>n</sub> | | | 20 | 0 | ns | | 012 | _ | | 27 | 0 | | | 345 | _ | _ | 27 | 0 | | | 678 | 16 | DO NOT CH | ANGE (Note 2) | 0 | | | RAM0, 15 and<br>Q0, 15 | _ | _ | 21 | 4 | | #### NOTES: - 1) Dashes indicate that a set-up time constraint or a propagation delay path does not exist.2) The phrase "DO NOT CHANGE" indicates that certain signals must remain low for the duration of the clock Low time - Otherwise, erroneous operation may be the result - 3) Prior to clock H > L transition, source addresses must be stable to allow time for the source data to be set up before the latch closes. After this transition the A address may be changed. If it is not being used as a destination, the B address may also be changed. If it is being used as a destination, the B address must remain stable during the clock Low period. - 4) Set-up time before H>L included here # ORDERING INFORMATION | PART NUMBER | SPEED | PACKAGE<br>TYPE | PACKAGE<br>DRAWING | OPERATING<br>TEMPERATURE<br>RANGE | WS!<br>MANUFACTURING<br>PROCEDURE | |-------------|-------|----------------------------------------|--------------------|-----------------------------------|-----------------------------------| | WS59016CB | С | 64 Pin Ceramic Sidebrazed<br>DIP, 0.9" | B1 | Comm'i | Standard | | WS59016CBMB | С | 64 Pin Ceramic Sidebrazed<br>DIP, 0.9" | B1 | Military | MIL-STD-883C | | WS59016CJ | C | 68 Pin PLDCC | J1 | Comm'l | Standard | | WS59016CL | C | 68 Pin CLDCC | N1 | Comm'l | Standard | | WS59016CLMB | C | 68 Pin CLDCC | N1 | Military | MIL-STD-883C | | WS59016DB | D | 64 Pin Ceramic Sidebrazed<br>DIP, 0.9" | B1 | Comm'l | Standard | | WS59016DBMB | D | 64 Pin Ceramic Sidebrazed<br>DIP, 0.9" | B1 | Military | MIL-STD-883C | | WS59016DJ | D | 68 Pin PLDCC | J1 | Comm'l | Standard | WAFERSCALE INTEGRATION, INC. # CMOS 32-BIT HIGH-SPEED MICROPROCESSOR SLICE #### **KEY FEATURES** - Eight CMOS 2901 Type Devices in a Single Package - 32 x 32 Dual Port RAM - Low CMOS Power - 350 mW High Speed Operation with the 2901 - 23 MHz Read-Modify-Write Cycle Fully Firmware Compatible - On Board Carry Look-Ahead #### GENERAL DESCRIPTION The WS59032 is a 32-bit High-Speed microprocessor which combines the functions of eight 2901 4-bit slice processors and distributed look-ahead carry generation on a single High Performance CMOS device. The WS59032 dual port RAM is 32-bits wide and 32 words deep. This architecture provides greater flexibility and eases the task of generating new microcode while maintaining 100% compatible with existing 2901 based microcode. This microprogrammable circuit has the flexibility to efficiently emulate almost any digital computing machine. It is an ideal candidate for such applications as peripheral controllers, CPUs, programmable microprocessors, and Digital Signal Processors. The advanced CMOS process, with which the WS59032 is manufactured, provides significant performance improvements over an equivalent Bipotar device configuration. While operating faster than a 2901C based system, the WS59032 requires less than 3% of the power consumed by an equivalent Bipotar system. The WS59032 is also available as a macro cell in the WaferScale cell library. As such it can be combined with other cells to build Application Specific Integrated Circuits. #### FUNCTIONAL BLOCK DIAGRAM # PIN DESCRIPTION | Signal Name | 1/0 | Description | |-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0-4 | ı | Addresses which select the word of on board RAM which is to be displayed through the A port | | B0-4 | I | Addresses which select the word of on board RAM which is to be displayed through the B port and into which data is written when the clock is low | | 10-8 | | Block of three instruction groups which are to select 1) which data sources will be applied to the ALU (l012), 2) what function the ALU will perform. (l345), and 3) what data is to be written into the Q register or on board RAM(l678). | | Q31, RAM31 | 1/0 | Signal paths at the MSB of the on-board RAM and the Q-register which are used for shifting data. When the destination code on 1678 indicates an up shift (Octal 6 or 7) the three state outputs are enabled and the MSB of the ALU output is available on the RAM 31 pin and the MSB of the Q-register is available on the C31 pin Otherwise, the pins appear as inputs. When the destination code calls for a down shift, the pins are used as the data inputs to the MSB of RAM (octal 4 and 5) and the Q register (octal 4). | | | | Shift lines similar to Q31 and RAM31, however the description is applied to the LSB of RAM and the Q-register | | DO - D31 | | These thirty two direct data inputs can be selected as a data source for the ALU. DO is the LSB | | Y0-Y31 | 0 | These thirty two three state outputs, when enabled, display either the data on the A-port of the register stack or the outputs of the ALU as determined by the destination code 1678 | | ŌĔ | | When high, the Y outputs are in the high impedance state When low, either the contents of the A-register or the outputs of the ALU are displayed on Y0-Y31, as determined by 1678 | | OVR | 0 | This signal indicates that an overflow into the sign bit has occurred as a result of a two's complement operation. | | F≃0 | 0 | This output, when high, indicates the result of an ALU operation is zero | | F31 | 0 | The most significant ALU output bit | | Cn | <b>-</b> | The carry-in to the ALU | | Cn + 32 | 0 | The carry-out of the ALU | | CP | _ | This clock signal is applied to the Aland B-port latches, RAM, and Q-register. The clock low time is the write enable to the on-board dual port RAM, including set-up time for the Aland B-port registers. The Aland B-port outputs change while the clock is high. The Q-register is fatched on the clock fow-to-high transition. | # PIN DESIGNATOR | PIN<br>NAME | PGA<br>GRID# | PIN<br>NAME | PGA<br>GRID # | PIN<br>NAME | PGA<br>GRID# | PIN<br>NAME | PGA<br>GRID# | |-------------|--------------|-------------|---------------|-------------|--------------|-------------|--------------| | VCC | N1 | В3 | N2 | D23 | B1 | Y7 | K12 | | vcc | A1 | B4 | M3 | D24 | B2 | Y8 | K13 | | GND | N7 | D0 | N6 | D25 | B3 | Y9 | J12 | | GND | G13 | D1 | M6 | D26 | A2 | Y10 | J13 | | GND | A12 | D2 | L6 | D27 | A3 | Y11 | H11 | | GND | C6 | D3 | N5 | D28 | B4 | Y12 | H12 | | RAMO | M7 | D4 | M5 | D29 | A4 | Y13 | H13 | | RAM31 | B6 | <b>D</b> 5 | N4 | D30 | B5 | Y14 | G12 | | Q0 | L.7 | D6 | M4 | D31 | <b>A</b> 5 | Y15 | G11 | | Q31 | A6 | D7 | N3 | 10 | N/8 | Y16 | F13 | | CLK | A7 | D8 | НЗ | 11 | M8 | Y17 | F12 | | CIN | N13 | D9 | H2 | 12 | L8 | Y18 | F11 | | CN+32 | A9 | D10 | H1 | 13 | N9 | Y19 | E13 | | OVR | C8 | D11 | G1 | 4 | M9 | Y20 | E12 | | F=0 | C13 | D12 | G3 | 15_ | N10 | Y21 | D13 | | F31 | <b>B</b> 8 | D13 | G2 | 16 | A8 | Y22 | D12 | | OEN | M12 | D14 | F1 | 71 | 87 | Y23 | B13 | | A0 | J1 | D15 | F2 | 18 | <b>C</b> 7 | Y24 | C12 | | A1 | J2 | D16 | F3 | YO | M10 | Y25 | A13 | | A2 | K1 | D17 | E1 | Y1 | N11 | Y26 | B12 | | A3 | K2 | D18 | E2 | Y2 | N12 | Y27 | B11 | | A4 | Lf | D19 | D1 | Y3 | M11 | Y28 | A11 | | B0 | M1 | D20 | D2 | Y4 | M13 | Y29 | B10 | | B1 | L2 | D21 | C1 | Y5 | L12 | Y30 | A10 | | B2 | M2 | D22 | C2 | Y6 | L13 | Y31 | B9 | #### ABSOLUTE MAXIMUM RATINGS\* | Operating Temp (Comm | ı'l)0°C to +70°C | |-------------------------|------------------| | (Mil) , . | 55°C to +125°C | | Storage Temp. (No bias | )65°C to +150°C | | Voltage on any pin with | | | respect to GND | 0.6V to +7V | | Latch Up Protection | >200 mA | | ESD Protection | > ±0000V | \*Notice: Stresses above those listed here may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. ## DC CHARACTERISTICS Over Operating Temperature Range (Note 1) | SYMBOL | PARAMETER | TE | ST CONDITION | ONS | MIN | MAX | UNITS | |--------|----------------------------------|---------------------------------------------------------|--------------------------|---------------------------------------------------------|-----|-----|-------| | Voh | Output High Voltage | $V_{CC} = Min.$<br>$V_{in} = V_{ih} \text{ or } V_{il}$ | All outputs | I <sub>oh</sub> = -1.6mA | 2.4 | | | | Vol | Output Low Voltage | $V_{CC} = Min$ | Y0-Y31 | I <sub>OI</sub> =12mA Com'I<br>I <sub>OI</sub> =9mA MiI | | 0.5 | v | | L | | $V_{in} = V_{ih}$ or $V_{il}$ | All others | I <sub>OI</sub> = 8mA | | | | | Vih | Input High Voltage | Guaranteed Inpo | ut High Voltag | 2.0 | | ] | | | Vii | Input Low Voltage | Guaranteed Inpo | ut Low Voltage | 9 | | 0.8 | | | l ix | Input Load Current | V <sub>CC</sub> = Max, V <sub>in</sub> | = Gnd or V <sub>CC</sub> | | -10 | 10 | | | loz | High Impedance<br>Output Current | $V_{CC} = Max, V_{O}$ | = Gnd or V <sub>CC</sub> | -50 | 50 | μΑ | | | 1 | Bower Supply Current | 1/ | Comm'l (0°C to +70°C) | | • | 70 | | | ¹cc | Power Supply Current | Mil (-55°C to +125°C) | | | 85 | m^ | | NOTES: 1) Commercial: $V_{CC} = +5V \pm 5\%$ , $T_A = 0^{\circ}C$ to 70°C. 2) Military: $V_{GC} = +5V \pm 10\%$ , $T_A = -55^{\circ}C$ to +125°C. #### PACKAGE ORIENTATION # 101 PIN PGA PACKAGE 5 6 7 10 10 11 11 11 12 12 12 J H G F E F G H **TOP VIEW BOTTOM VIEW** (THROUGH PACKAGE VIEW) # **FUNCTIONAL TABLES** | Mnemonic | М | ICR | Ю ( | CODE | ALU SOURCE<br>OPERANDS | | | |----------|----|-----|------------|---------------|------------------------|-----|--| | | 12 | L, | Ιo | Octal<br>Code | R | s | | | AQ | ۲ | L | ւ | 0 | Α | Q | | | AB | L | L | н | 1 | Α | В | | | ZQ | L | H | L | 2 | 0 | Q | | | ZB | L | Н | н | 3 | 0 | В | | | ZA | н | L | L | 4 | 0 | Α | | | DA | н | L | Н | 5 | D | Α | | | DQ | н | Н | <u> </u> L | 6 | D | Q : | | | DZ | Н | Н | Н | 7 | D | O | | | Mnemonic | мі | CR | 0 ( | CODE | ALU | SYMBOL | | |------------------------------------------------------------|----------|-----------|-----|-----------------|----------------------------------------------------------------------------------------------|---------------------------------------|--| | in the motive | 15 | 14 | 13 | Octal<br>Code | Function | STMBOL | | | ADD<br>SUBR<br>SUBS<br>OR<br>AND<br>NOTRS<br>EXOR<br>EXNOR | THE HITH | TILL TILL | | 0 1 2 3 4 5 6 7 | R Plus S<br>S Minus R<br>R Minus S<br>R OR S<br>R AND S<br>R AND S<br>R EXOR S<br>R EX-NOR S | R R R R R R R R R R R R R R R R R R R | | Table 2. ALU Function Control. | Mnemonic | | CR | 0 ( | CODE | RAM Q-REG.<br>FUNCTION FUNCTION | | | | V OUTDUT | Y OUTPUT RAM | | Q SHI | FTER | |----------|------|----|-----|---------------|---------------------------------|---------|-------|---------|----------|------------------|-------------------|-------|------------------| | | ı. I | 1, | 16 | Octal<br>Code | SHIFT | LOAD | SHIFT | LOAD | TOUIPUI | RAM <sub>o</sub> | RAM <sub>15</sub> | Qo | Q <sub>15</sub> | | QREG | Г | L | Ľ | 0 | Х | NONE | NONE | F→Q | F | Х | X | X | Х | | NOP | L | L. | Н | 1 | Х | NONE | Х | NONE | F | Х | Х | Х | Х | | RAMA | L | Н | L | 2 | NONE | F→B | Х | NONE | Α | Х | Х | Х | Х | | RAME | L | Н | Η | 3 | NONE | F→B | Х | NONE | F | Х | Х | Х | Х | | RAMQD | Ι | L | L | 4 | DOWN | F/2 B | DOWN | Q/2 → Q | F | Fo | IN <sub>15</sub> | $Q_0$ | IN <sub>15</sub> | | RAMD | Ξ | L | Η | 5 | DOWN | F/2 → B | X | NONE | F | Fo | IN <sub>15</sub> | Qo | Х | | RAMQU | Ξ | Н | L | 6 . | UP | 2F → B | ŲР | 2Q - Q | F | INo | F <sub>15</sub> | INo | Q <sub>15</sub> | | RAMU | Η | Н | Н | 7 | UP | 2F→B | Х | NONE | F | IN <sub>0</sub> | F <sub>15</sub> | Χ | Q <sub>15</sub> | X = Don't care. Table 3. ALU Destination Control. | | l | | | | I <sub>210</sub> (Octa | l Code) | | | | |--------------|---------------------------------|-----------|-----------|---------|------------------------|------------|-----------|-----------|---------| | L : : | ļ | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | 1543 | ALU | | | | ALU Sou | rce (R, S) | | | | | (Octal Code) | Function | A. Q | A, B | O, Q | О. В | O, A | D, A | D, Q | D, 0 | | 0 | C <sub>n</sub> = L<br>R Plus S | A + Q | A + B | o | В | А | D + A | D + Q | O | | , | C <sub>n</sub> = H | A + Q + 1 | A + B + 1 | Q + 1 | B+1 | A + 1 | D + A + 1 | D + Q + 1 | D + 1 | | 1 | C <sub>n</sub> = L<br>S Minus R | Q - A - 1 | B-A-1 | Q-1 | B - 1 | A - 1 | A - D - 1 | Q - D - 1 | - D - 1 | | , | $C_n = H$ | Q-A | B – A | Q | В | A | A – D | Q-D | - D | | 2 | C <sub>n</sub> = L<br>R Minus S | A-Q-1 | A-B-1 | - Q - 1 | - B - 1 | - A - 1 | D-A-1 | D – Q – 1 | D - 1 | | _ | C <sub>n</sub> = H | A – Q | A-B | - Q | - B | - A | D-A | D - Q | D | | 3 | RORS | AVQ | AvB | Q | В | Α | DvA | DvQ | C | | 4 | R AND S | AAQ | ΑλΒ | 0 | 0 | 0 | DAA | DAQ | 0 | | 5 | RANDS | ĀAQ | Ā∧B | Q | В | Α | DΛΑ | Ū∧Q | 0 | | 6 | R EX-OR S | A∀Q | А⊽В | Q | В | Α | D⊽A | D⊽Q | D | | 7 | REX-NORS | ĀΨQ | Ā⊽B | Q | 8 | Ā | ĐΦA . | Đ⊽Q | Ď | <sup>+ =</sup> Plus, - = Minus; v = OR, A - AND; ▼ = EX-OR. Table 4. Source Operand and ALU Function Matrix. B = Register Addressed by B inputs DOWN is Ioward LSB UP is toward MSB ## SOURCE OPERANDS AND ALU FUNCTIONS Eight source operand pairs are available to the ALU as determined by the I0, I1, and I2 instruction inputs. The ALU performs eight functions; three arithmetic and five logic. This function selection is controlled by the I3, I4, and I5 instruction inputs. When in the arithmetic mode, the ALU results are also affected by the carry, Cn. In the logic mode, the Cn input has no effect. The matrix of Table 4 results when Cn and $\pm 0$ through 15 are viewed together. Table 5 defines the logic operations which the WS59032 can perform and Table 6 shows the arithmetic operations of the device. Both carry-in HIGH (Cn = 1) and carry-in LOW (Cn = 0) are defined in these operations. | Octal<br>I <sub>543</sub> , I <sub>210</sub> | Group | Function | |----------------------------------------------|--------|----------------------------------| | 4 0<br>4 1<br>4 5<br>4 6 | AND | A A Q<br>A A B<br>D A A<br>D A Q | | 30<br>31<br>35<br>36 | OR | A v Q<br>A v B<br>D v A<br>D v Q | | 60<br>61<br>65<br>66 | EX-OR | A V Q<br>A V B<br>D V A<br>D V Q | | 70<br>71<br>75<br>76 | EX-NOR | A V Q<br>A V B<br>D V A<br>D V Q | | 7 2<br>7 3<br>7 4<br>7 7 | INVERT | O B M D | | 62<br>63<br>64<br>67 | PASS | Q B A D | | 32<br>33<br>34<br>37 | PASS | Q<br>B<br>A<br>D | | 42<br>43<br>44<br>47 | "ZERO" | 0<br>0<br>0<br>0 | | 5 0<br>5 1<br>5 5<br>5 6 | MASK | Ā ^ Q<br>Ā ^ B<br>D ^ A<br>D ^ Q | | Octal<br>I <sub>543</sub> , | C <sub>n</sub> = | : L | Cn | <b>=</b> H | |----------------------------------------------|-------------------------|-------------------------------------------------------------|-------------------------|----------------------------------------------------------------------| | 1210 | Group | Function | Group | Function | | 00<br>01<br>05<br>06 | ADD | A + Q<br>A : B<br>D + A<br>D + Q | ADD plus<br>one | A + Q + 1<br>A + B + 1<br>D + A + 1<br>D + Q + 1 | | 02<br>03<br>04<br>07 | PASS | Q<br>B<br>A<br>D | Increment | Q + 1<br>B + 1<br>A + 1<br>D + 1 | | 12<br>13<br>14<br>27 | Decrement | Q - 1<br>B - 1<br>A - 1<br>D - 1 | PASS | Q<br>B<br>A<br>D | | 2 2<br>2 3<br>2 4<br>1 7 | 1's Comp. | -Q - 1<br>-B - 1<br>-A - 1<br>-D - 1 | 2's Comp.<br>(Negate) | -Q<br>-B<br>-A<br>-D | | 10<br>11<br>15<br>16<br>20<br>21<br>25<br>26 | Subtract<br>(1's Comp.) | Q-A-1<br>B-A-1<br>A-D-1<br>Q-D-1<br>A-Q-1<br>A-B-1<br>D-A-1 | Subtract<br>(2's Comp.) | Q - A<br>B - A<br>A - D<br>Q - D<br>A - Q<br>A - B<br>D - A<br>D - Q | Table 6. ALU Arithmetic Mode Functions. Table 5. ALU Logic Mode Functions. # WS59032D COMMERCIAL RANGE AC CHARACTERISTICS The tables shown here specify the guaranteed performance of the WS59032D over the Commercial operating temperature range of 0°C to +70°C and a power supply range of 5V $\pm$ 5%. Inputs are switching between 0 and 3V with rise and fall times of 1 V/ns and measurements made at 1.5V. All outputs have maximum DC load. # CYCLE TIME AND CLOCK CHARACTERISTICS | READ-MODIFY-WRITE (from select of A, B registers to end of cycle) | 51ns | |---------------------------------------------------------------------|----------| | Maximum Clock Frequency to Shift Q (50% duty cycle, I = 432 or 632) | 26.4 MHz | | Minimum Clock Low Time | 22ns | | Minimum Clock High | 26ns | | Minimum Clock Period | 48ns | #### **OUTPUT ENABLE/DISABLE TIME** Disable tests performed with $C_L = 5 pF$ and measured to 0.5V change of output voltage. | From OE Low to Y output enable | 30⊓s | |--------------------------------|------| | From OE High to output disable | 25ns | ## COMBINATIONAL PROPAGATION DELAYS (CL = 50PF) | FROM SUPPUT | Y | F31 | C <sub>n+32</sub> | F=0 | OVR | RAMO,<br>RAM31 | Q0,<br>Q31 | UNITS | |-------------------------|----|-----|-------------------|-----|-----|----------------|------------|-------| | A, B ADDRESS | 66 | 66 | 58 | 66 | 62 | 75 | | | | D0-D31 | 45 | 45 | 35 | 45 | 35 | 48 | _ | 1 | | Cn | 36 | 36 | 18 | 36 | 32 | 42 | | 1 | | l <sub>012</sub> | 46 | 46 | 35 | 46 | 41 | 58 | | ns | | 1345 | 51 | 51 | 41 | 51 | 46 | 53 | _ | | | l <sub>678</sub> | 22 | | _ | _ | | 22 | 20 | | | A BYPASS ALU<br>(I=2XX) | 46 | - | _ | _ | _ | _ | _ | | | CLOCK | 51 | 51 | 42 | 51 | 46 | 59 | 22 | | ## SET-UP AND HOLD TIMES RELATIVE TO CLOCK (CP) INPUT | MPVT CP | Set Up before H L | Hold after H L | Set Up before L H | Hold after L H | UNITS | |--------------------------|-------------------|----------------|-------------------|----------------|-------| | A, B Source<br>Address | 20 | 1 (Note 3) | 53 (Note 4) | 0 | | | B Destination<br>Address | 10 | DO NOT CH | IANGE (Note 2) | 0 | | | D0-D31 | _ | _ | 20 | 0 | | | Cn | **** | | 22 | 0 | ns | | l <sub>012</sub> | _ | _ | 28 | 0 | | | 1345 | <b></b> | _ | 30 | 0 | | | 1678 | 7 | DO NOT CH | IANGE (Note 2) | 0 | | | RAM0, 31 and<br>Q0, 31 | <del>-</del> | _ | 7 | 3 | 1 | NOTES: 1) Dashes indicate that a set-up time constraint or a propagation delay path does not exist. - 2) The phrase "DO NOT CHANGE" indicates that certain signals must remain low for the duration of the clock Low time. Otherwise, erroneous operation may be the result. - 3) Prior to clock H>L transition, source addresses must be stable to allow time for the source data to be set up before the latch closes. After this transition the A address may be changed. If it is not being used as a destination, the B address may also be changed. If it is being used as a destination, the B address must remain stable during the clock Low period. - 4) Set-up time before H>L included here. # WS59032D MILITARY RANGE AC **CHARACTERISTICS** The tables shown here specify the guaranteed performance of the WS59032D over the Military operating temperature range of -55°C to +125°C and a power supply range of 5V ± 10%. Inputs are switching between 0 and 3V with rise and fall times of 1 V/ns and measurements made at 1.5V. All outputs have maximum DC load. # CYCLE TIME AND CLOCK **CHARACTERISTICS** | READ-MODIFY-WRITE (from select of A, B registers to end of cycle) | 60ns | |---------------------------------------------------------------------|----------| | Maximum Clock Frequency to Shift Q (50% duty cycle, I = 432 or 632) | 23.6 MHz | | Minimum Clock Low Time | 28nş | | Minimum Clock High | 30ns | | Minimum Clock Period | 60ns | #### **OUTPUT ENABLE/DISABLE TIME** Disable tests performed with $C_L = 5 p F$ and measured to 0.5V change of output voltage. | From OE Low to Y output enable | 36ns | |--------------------------------|-------| | From OE High to output disable | 30 ns | # COMBINATIONAL PROPAGATION DELAYS (CL = 50PF) | FROM OUTPUT | Y | F31 | C <sub>n+32</sub> | F=0 | OVR | RAMO,<br>RAM31 | Q0,<br>Q31 | UNITS | |-------------------------|----|----------|-------------------|-----|-----|----------------|------------|-------| | A, B ADDRESS | 72 | 72 | 63 | 69 | 69 | 81 | _ | | | D0-D31 | 51 | 51 | 40 | 52 | 42 | 52 | _ | 1 | | Cn | 41 | 41 | 21 | 39 | 36 | 36 | | 7 | | lo12 | 48 | 48 | 40 | 48 | 44 | 63 | _ | ns | | 1345 | 54 | 54 | 46 | 56 | 51 | 57 | _ | 7 | | l <sub>878</sub> | 27 | <b>—</b> | <b>-</b> | | _ | 21 | 20 | ] | | A BYPASS ALU<br>(I=2XX) | 51 | | _ | | _ | | _ | | | CLOCK | 58 | 58 | 50 | 58 | 53 | 66 | 29 | | # SET-UP AND HOLD TIMES RELATIVE TO CLOCK (CP) INPUT | INPUT CP | Set Up before H L | Hold after H L | Set Up before L H | Hold after L H | UNITS | |--------------------------|-------------------|----------------|-------------------|----------------|-------| | A, B Source<br>Address | 25 | 1 (Note 3) | 63 (Note 4) | 1 | | | B Destination<br>Address | 25 | DO NOT CH | fANGE (Note 2) | 1 | | | D0-D31 | | _ 30 | | 0 | | | Cn | _ | _ | 30 | 0 | ns | | l <sub>012</sub> | | | 36 | 0 | | | 1345 | | | 42 | 0 | | | l <sub>678</sub> | 13 | DO NOT CH | ANGE (Note 2) | 0 | | | RAM0, 31 and<br>Q0, 31 | | <u>-</u> | 10 | 5 | | - NOTES: 1) Dashes indicate that a set-up time constraint or a propagation delay path does not exist. - 2) The phrase "DO NOT CHANGE" indicates that certain signals must remain low for the duration of the clock Low time. Otherwise, erroneous operation may be the result. - 3) Prior to clock H>L transition, source addresses must be stable to allow time for the source data to be set up before the latch closes. After this transition the Aladdress may be changed. If it is not being used as a destination, the Bladdress may also be changed. If it is being used as a destination, the Bladdress must remain stable during the clock Low period. - 4) Set-up time before H>L included here. # WS59032E COMMERCIAL RANGE AC CHARACTERISTICS The tables shown here specify the guaranteed performance of the WS59032E over the Commercial operating temperature range of 0°C to +70°C and a power supply range of 5V $\pm$ 5%. Inputs are switching between 0 and 3V with rise and fall times of 1 Wns and measurements made at 1.5V. All outputs have maximum DC load. # CYCLE TIME AND CLOCK CHARACTERISTICS | •,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | |---------------------------------------------------------------------|--------| | READ-MODIFY-WRITE (from select of A, B registers to end of cycle) | 42ns | | Maximum Clock Frequency to Shift Q (50% duty cycle, I = 432 or 632) | 33 MHz | | Minimum Clock Low Time | 18ns | | Minimum Clock High | 21ns | | Minimum Clock Period | 40ns | #### OUTPUT ENABLE/DISABLE TIME Disable tests performed with $C_L = 5pF$ and measured to 0.5V change of output voltage. | From OE Low to Y output enable | 25ns | |--------------------------------|------| | From OE High to output disable | 20ns | # **COMBINATIONAL PROPAGATION DELAYS (CL = 50PF)** | FROM OAJTPUT | Y | F31 | C <sub>n+32</sub> | F=0 | OVR | RAMO,<br>RAM31 | Q0,<br>Q31 | UNITS | |---------------------------|----|-----|-------------------|-----|-----|----------------|--------------|-------| | A, B ADDRESS | 55 | 55 | 48 | 55 | 51 | 62 | <del>-</del> | | | D0-D31 | 37 | 37 | 29 | 37 | 29 | 40 | | 1 | | Cn | 30 | 30 | 15 | 30 | 26 | 35 | _ | 1 | | I <sub>012</sub> | 38 | 38 | 29 | 38 | 34 | 48 | | ns | | 1345 | 42 | 42 | 34 | 42 | 38 | 44 | | | | 1678 | 18 | 1 | | _ | | 18 | 16 | | | A BYPASS ALU<br>(I = 2XX) | 38 | _ | _ | _ | _ | | | ] | | CLOCK | 42 | 42 | 35 | 42 | 38 | 49 | 18 | ] | # SET-UP AND HOLD TIMES RELATIVE TO CLOCK (CP) INPUT | CP INPUT | Set Up before H L | Hold after H L | Set Up before L H | Hold after L H | UNITS | |--------------------------|-------------------|----------------|-------------------|----------------|-------| | A, B Source<br>Address | 20 | 0 (Note 3) | 44 (Note 4) | 0 | | | B Destination<br>Address | 10 | DO NOT CH | ANGE (Note 2) | o | | | D0-D31 | _ | <u> </u> | | 0 | | | C <sub>n</sub> | | _ | 20 | 0 | ns | | l <sub>012</sub> | <del>-</del> | _ | 26 | 0 | | | l <sub>345</sub> | | | 29 | 0 | | | l <sub>678</sub> | 5 | DO NOT CH | IANGE (Note 2) | 0 | ] | | RAM0, 31 and<br>Q0, 31 | <u> </u> | | 5 | 3 | | NOTES: 1) Dashes indicate that a set-up time constraint or a propagation delay path does not exist. - 2) The phrase "DO NOT CHANGE" indicates that certain signals must remain low for the duration of the clock Low time. Otherwise, erroneous operation may be the result. - 3) Prior to clock H>L transition, source addresses must be stable to allow time for the source data to be set up before the latch closes. After this transition the A address may be changed. If it is not being used as a destination, the B address may also be changed. If it is being used as a destination, the B address must remain stable during the clock Low period. - 4) Set-up time before H>L included here. ## WS59032E MILITARY RANGE AC CHARACTERISTICS The tables shown here specify the guaranteed performance of the WS59032E over the Military operating temperature range of $-55^{\circ}$ C to $+125^{\circ}$ C and a power supply range of 5V $\pm$ 10%. Inputs are switching between 0 and 3V with rise and fall times of 1 Wns and measurements made at 1.5V. All outputs have maximum DC load. # CYCLE TIME AND CLOCK CHARACTERISTICS | READ-MODIFY-WRITE (from select of A, B registers to end of cycle) | 50ns | |---------------------------------------------------------------------|--------| | Maximum Clock Frequency to Shift Q (50% duty cycle, I = 432 or 632) | 29 MHz | | Minimum Clock Low Time | 23ns | | Minimum Clock High | 25ns | | Minimum Clock Period | 50ns | #### OUTPUT ENABLE/DISABLE TIME Disable tests performed with $C_L = 5 pF$ and measured to 0.5V change of output voltage. | From OE Low to Y output enable | 30 ns | |--------------------------------|-------| | From OE High to output disable | 30 ns | ## COMBINATIONAL PROPAGATION DELAYS (CL = 50PF) | FROM OUTPUT | Y | F31 | C <sub>n+32</sub> | F = 0 | OVR | RAMO,<br>RAM31 | Q0,<br>Q31 | UNITS | |---------------------------|----|-----|-------------------|-------|-----|----------------|------------|-------| | A, B ADDRESS | 60 | 60 | 52 | 57 | 57 | 67 | <u> </u> | | | D0-D31 | 42 | 43 | 33 | 43 | 35 | 43 | _ | 1 | | Cn | 34 | 34 | 17 | 32 | 30 | 30 | - | 1 | | <b>i</b> 012 | 40 | 40 | 33 | 40 | 36 | 52 | _ | ns | | 1345 | 45 | 45 | 38 | 46 | 42 | 47 | | ] | | l <sub>678</sub> | 22 | _ | _ | _ | _ | 17 | 16 | ] | | A BYPASS ALU<br>(I = 2XX) | 42 | _ | _ | _ | - | | _ | | | CLOCK | 48 | 48 | 41 | 48 | 44 | 55 | 24 | | # SET-UP AND HOLD TIMES RELATIVE TO CLOCK (CP) INPUT | | | | , , | | | |--------------------------|-------------------|----------------|-------------------|----------------|-------| | INPUT CP | Set Up before H L | Hold after H L | Set Up before L H | Hold after L H | UNITS | | A, B Source<br>Address | 23 | 0 (Note 3) | 52 (Note 4) | 1 | | | B Destination<br>Address | 23 | DO NOT CH | HANGE (Note 2) | 1 | | | D0-D31 | <del>-</del> | | 25 | 0 | | | Cn | _ | _ | 25 | 0 | ns | | l <sub>012</sub> | _ | _ | 30 | 0 | ] | | l345 | <del></del> | _ | 35 | 0 | i | | l678 | 10 | DO NOT C | ANGE (Note 2) | 0 | | | RAM0, 31 and<br>Q0, 31 | _ | _ | 7 | 5 | | NOTES: 1) Dashes indicate that a set-up time constraint or a propagation delay path does not exist. - The phrase "DO NOT CHANGE" indicates that certain signals must remain low for the duration of the clock Low time Otherwise, erroneous operation may be the result. - 3) Prior to clock H>L transition, source addresses must be stable to allow time for the source data to be set up before the latch closes. After this transition the A address may be changed. If it is not being used as a destination, the B address may also be changed. If it is being used as a destination, the B address must remain stable during the clock Low period. - 4) Set-up time before H>L included here #### COMPETITIVE TIMING ANALYSIS The following analysis compares the critical timing paths of a WS59032E vs. the equivalent Bipolar circuit implementation using eight 2901C's, two 2902A's and three high speed logic gates (See Figure). As can be seen from the following comparison, the Data Path of the WS59032E is 44% faster than the Data Path of the Bipolar/ECL functional equivalent circuit. Additionally, the Control Path of the WS59032E is 50% faster than the Bipolar/ECL implementation. The actual values for the Bipolar/ECL circuit will be lengthened by the layout dependent interconnect delays between the individual devices. When these delays are taken into account, the WS59032E speed advantage becomes even greater. TIMING COMPARISON WS59032D vs Eight 2901C's, Two 2902A's Plus High Speed Logic | DATA PATH | CONTROL PATH | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------| | WS59032E | WS59032E | | A,B Address → F = Ø = 55ns<br>interconnect delay = Øns<br>Total Delay ≤ 55ns | Total Delay F = Ø = 48ns | | DISCRETE IMPLEMENTATION (See Figure) A.B $\longrightarrow \overline{P}3, \overline{G}3 = 37ns$ $\overline{P}3, \overline{G}3 \longrightarrow \overline{P}, \overline{G} = 11ns$ $\overline{P}, \overline{G} \longrightarrow C 16 = 10ns$ $C 16 \longrightarrow C 28l = 14ns$ $C 28 \longrightarrow F = \emptyset = 25ns$ interconnect delay $= Xns$ Total Delay $> 97ns$ | DISCRETE IMPLEMENTATION (See Figure) | # ORDERING INFORMATION | PART NUMBER | SPEED<br>(ns) | PACKAGE<br>TYPE | PACKAGE<br>DRAWING | OPERATING<br>TEMPERATURE<br>RANGE | WSI<br>MANUFACTURING<br>PROCEDURE | |-------------|---------------|---------------------|--------------------|-----------------------------------|-----------------------------------| | WS59032DG | D | 101 Pin Ceramic PGA | G2 | Comm'l | Standard | | WS59032DGMB | D | 101 Pin Ceramic PGA | G2 | Military | MIL-STD-883C | | WS59032EG | E | 101 Pin Ceramic PGA | G2 | Comm'l | Standard | | WS59032EGMB | E | 101 Pin Ceramic PGA | G2 | Military | MIL-STD-883C | WAFERSCALE INTEGRATION, INC. # CMOS MICROPROGRAM CONTROLLER KEY FEATURES - High Speed Operation - 50% Faster Than Bipolar - Low Power - 225 mW - On-Board Stack - 9 Words Deep - DESC SMD No. 5962-87708 - Bipolar Replacement - Fully Compatible with AM2910A - Immune to Latch-Up - Over 200 mA ESD Protection - Exceeds 2000 Volts #### GENERAL DESCRIPTION The WS5910A/B microprogram controller is an address sequencer which provides addresses to a control store memory. These addresses can come from one of four internal sources: 1) the Microprogram Counter, 2) the 9 word × 12 bit stack, 3) the 12-bit Register/Counter, or 4) the Direct Data Input. The address source selected is dependent upon the instruction applied to the WS5910A/B. The device can sequentially address memory or it can provide a conditional branch address anywhere within its addressing range. In addition, the WS5910A/B also contains a last-in, first-out stack which provides capabilities for looping as well as providing the microsubroutine return linkage. The on-board register/counter provides loop count control with a count capacity of 4096. The CMOS WS5910A/B is a form, fit and function replacement for the bipolar/ECL AM2910A, A.C. performance and output drive capability, meet or exceed the specifications of its bipolar counterpart. The WS5910A/B is also available as a macro cell in the WSI cell library. ## FUNCTIONAL BLOCK DIAGRAM # PIN DESCRIPTION | SIGNAL NAME | I/Q | DESCRIPTION | |-------------|-----|---------------------------------------------------------------------------------------| | Di | _ | Direct Input to Register/Counter and Multiplexer. D <sub>0</sub> is LSB. | | li | i _ | Instruction Inputs to the WS5910A/B | | CC | _ | Condition Code Input. Pass Test is a LOW on CC. | | CCEN | - | When HIGH, CC Input is Ignored and Internally Forced LOW | | CI | | Carry Input to the LSB of the Microprogram Counter | | RLD | _ | When LOW, Register/Counter is Loaded Regardless of Instruction or Condition | | ŌĒ | - | Three State Control of Yi Outputs | | Yi | 0 | Address to Microprogram Memory. Yo is LSB. | | CP | 1 | All Internal States Change at LOW-to-HIGH Edge | | FULL | 0 | Stack Full Indicator. (Stack is Nine Levels Deep.) | | PL | 0 | Active LOW Signal Used to Select the Pipeline Register as the Direct Input Source | | MAP | 0 | Active LOW Signal Used to Select the Mapping PROM (or PLA) as the Direct Input Source | | VECT | 0 | Active LOW Signal Used to Select the Interrupt Vector as the Direct Input Source | # PIN CONFIGURATION #### INTRODUCTION The WS5910A/B is a high performance CMOS microprogram controller that produces a sequence of addresses which control the execution of a microprogram. These 12-bit addresses are selected from one of the four sources which feed into a 12-bit 4 to 1 multiplexer. The source selected can be 1) the direct data inputs (D<sub>0</sub>-D<sub>11</sub>), 2) the Register/Counter, 3) the Microprogram Counter, or 4) the stack register. Selection is dependent upon which of the sixteen instructions is being executed as well as other external inputs. The selected source is used to drive the Y<sub>0</sub>-Y<sub>11</sub> three state output buffers. ## External Inputs: Do-D11 The external inputs can be used to supply the jump address for conditional branch types of instructions. They can also be used to load the register counter. ## Register Counter The RC is an edge triggered 12-bit register which is clocked on the LOW-to-HIGH (positive) transition of the clock, CP. The RC is loaded synchronously from the D inputs when the load control input, RLD, is LOW. The output of RC is referred to as R in the table of instructions. The RC operates as a 12-bit down counter and is decremented and tested for a zero result during instructions 8, 9, and 15. If the RC is loaded with a number N, the sequence will be executed N + 1 times. This allows microinstructions to be repeated up to 4096 times. #### THE STACK AND STACK POINTER The last-in-first-out stack, which is 9 levels deep by 12-bits wide, provides return addresses from micro-subroutine or from loops. Integral to it is the stack pointer which points to the last word written. This allows data on the top of the stack to be referenced without having to perform a POP operation. There are five microinstructions during which a POP operation may occur (8, 10, 11, 13, 15). A POP decrements the stack pointer at the next rising clock edge following the microinstruction causing the POP. The stack pointer points to zero when the stack is empty. A POP from an empty stock may place unknown data on the Y outputs. The stack pointer remains at zero if a POP is attempted on an empty stack. There are three operations during which a PUSH operation may occur (1, 3, and 5). A PUSH increments the stack pointer and the return linkage is then written into the stack at the location pointed to by the just incremented stack pointer. RESET (instruction 0) forces the stack pointer to zero, effectively emptying the stack. Each PUSH increments the stack pointer by one, each POP decrements the stack pointer by one. When the stack reaches the level of nine (stack pointer equals nine), the FULL flag goes low. This flag indicates that a POP should occur prior to the next PUSH. If a PUSH does occur on a full stack, the data is overwritten at the top of the stack (location nine) but the stack pointer remains unchanged. The operation will usually destroy useful information and is normally avoided. #### TABLE OF INSTRUCTIONS | | | | REG/ | | | RE | SULT | | | |-------|----------|--------------------|-----------------------|----|---------------------------|----|-------------------------------------|--------|--------| | 13-10 | MNEMONIC | NAME | CNTR<br>CON-<br>TENTS | | FAIL<br>and CC=H<br>STACK | | PASS<br>CCEN =H or CC =L<br>Y STACK | | ENABLE | | 0 | JZ | Jump Zero | × | 0 | Clear | 0 | Clear | Hold | PL | | 1 | CJS | Cond JSB PL | Х | PC | Hold | Ó | Push | Hold | PL | | 2 | JMAP | Jump Map | х | D | Hold | ۵ | Hold | Hold | Мар | | 3 | CJP | Cond Jump PL | X | PC | Hold | ۵ | Hold | Hold | PL | | 4 | PUSH | Push/Cond LD CNTR | X | PC | Push | PC | Push | Note 1 | PL | | 5 | JSRP | Cond JSB R/PL | X | R | Push | D | Push | Hold | ΡL | | 6 | CJV . | Cond Jump Vector | × | PC | Hold | D | Hold | Hold | Vect | | 7 | JRP | Cond Jump R/PL | Х | R | Hold | Ō | Hold | Hold | PL | | 8 | RFCT | Repeat Loop, | ≠ 0 | F | Hold | F | Hold | Dec | PL | | L° | AFCI | CNTR ≠ 0 | = 0 | PC | Рор | PC | Pop | Hold | PL | | 9 | RPCT | Repeat PL, | <b>≠</b> 0 | D | Hold | D | Hold | Dec | PL | | 9 | RPCI | CNTR ≠ 0 | = 0 | PC | Hold | PC | Hold | Hold | PL | | 10 | CRTN | Cond RTN | X | PC | Hold | F | Pop | Hold | PL | | 11 | СЈРР | Cond Jump PL & Pop | × | PC | Hold | ۵ | Pop | Hold | PL | | 12 | LDCT | LD Cntr & Continue | Х | PC | Hold | PÇ | Hold | Load | PL | | 13 | LOOP | Test End Loop | X | F | Hold | PC | Pop | Hold | PL | | 14 | CONT | Continue | Х | PC | Hold | PC | Hold | Hold | PL | | 15 | TWB | Thron May Bennoh | ≠ 0 | F | Hold | PC | Pop | Dec | PL | | 15 | IVVD | Three-Way Branch | = 0 | Ð | Рор | PC | Pop | Hold | PL | **NOTE:** 1) If $\overline{CCEN} = L$ and $\overline{CC} = H$ , hold; else load. ABSOLUTE MAXIMUM RATINGS\* Storage Temp. (No Bias) . . . . . -65°C to +150°C Voltage on any pin with respect to GND .....-0.6V to +7V Latch Up Protection .....>200 mA ESD Protection . . . . . . . . . . . . . . . . ±2000V H = HIGH L = LOW X = Don't Care \*Notice: Stresses above those listed here may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. # DC CHARACTERISTICS Over Operating Temperature Range (See Note 1) | SYMBOL | PARAMETER | TEST CONDITIONS | | | MIN | MAX | UNITS | |-----------------|----------------------------------|-----------------------------------------------------------------|-------------|----------------------------|-----|-----|-------| | V <sub>ОН</sub> | Output High Voltage | $V_{CC} = Min.$<br>$V_{IN} = V_{IH} \text{ or } V_{IL}$ | All Outputs | $l_{OH} = -3.4 \text{ mA}$ | 2.4 | | 1 | | V <sub>OL</sub> | Output Low Voltage | $V_{CC} = Min.$<br>$V_{IN} = V_{IH} \text{ or } V_{IL}$ | All Outputs | l <sub>OL</sub> = 12 mA | | 0.5 | V | | V <sub>IH</sub> | Input High Voltage | Guaranteed Input High Voltage | | | | | | | V <sub>IL</sub> | Input Low Voltage | Guaranteed Input Low Voltage | | | | 0.8 | | | I <sub>BC</sub> | Input Load Current | V <sub>CC</sub> = Max, V <sub>IN</sub> = GND or V <sub>CC</sub> | | | | 10 | | | l <sub>oz</sub> | High Impedance<br>Output Current | $V_{CC} = Max, V_O = GND \text{ or } V_{CC}$ | | | -50 | 50 | μA | | 1 | Power Supply Current | V <sub>CC</sub> = Max | 0°C to + | -70°C (Comm'l) | | 45 | mA | | ¹cc | rower oupply current | ACC - Max | 55°C to | o +125°C (Mil) | | 70 | 111/ | NOTES: 1) Commercial: $V_{CC} = +5V \pm 5\%$ , $T_A = 0^{\circ}C$ to 70°C. 2) Military: $V_{CC} = +6V \pm 10\%$ , $T_A = -55^{\circ}C$ to $+125^{\circ}C$ . # WS5910A COMMERCIAL RANGE AC CHARACTERISTICS The tables shown here specify the guaranteed performance of the WS5910A over the commercial operating range of 0°C to +70°C and a power supply range of 5V $\pm$ 5%. Inputs are switching between 0 and 3V with rise and fall times of 1V/ns and measurements made at 1.5V. All outputs have maximum DC load. #### CYCLE TIME AND CLOCK CHARACTERISTICS | Minimum Clock LOW Time | 20 | | |-------------------------|----|-----| | Minimum Clock HIGH Time | 20 | ns | | Minimum Clock Period | 50 | | | Maximum Clock Frequency | 20 | MHz | # COMBINATIONAL PROPAGATION DELAYS ( $C_L = 50 \text{ pF}$ ) | INPUT | Y | PL, VECT, MAP | FULL | UNITS | |---------------------------------|----|---------------|------|-------| | D <sub>0</sub> -D <sub>11</sub> | 20 | <u> </u> | | | | I <sub>0</sub> -1 <sub>3</sub> | 35 | 30 | | | | CC | 30 | <u> </u> | _ | ns | | CCEN | 30 | _ | _ | | | CP | 40 | _ | 31 | | ## **OUTPUT ENABLE/DISABLE TIME** Disable tests performed with $C_L$ = 5 pF and measured to 0.5V change of output voltage. | From QE | LOW to Y Output Enable | 25 | | |---------|--------------------------|----|----| | From OE | HIGH to Y Output Disable | 27 | ns | | INPUT | ts | ŧ <sub>H</sub> | UNITS | |--------------------------------|----|----------------|-------| | Di – R | 16 | 0 | | | Di - PC | 30 | 0 | | | l <sub>0</sub> •l <sub>3</sub> | 35 | 0 | | | cc | 24 | 0 | ns | | CCEN | 24 | 0 | | | CI | 18 | 0 | | | RLD | 19 | 0 | | # WS5910A MILITARY RANGE AC CHARACTERISTICS The tables shown here specify the guaranteed performance of the WS5910A over the military operating range of $-55^{\circ}$ C to $+125^{\circ}$ C and a power supply range of 5V $\pm$ 10%. Inputs are switching between 0 and 3V with rise and fall times of 1 V/ns and measurements made at 1.5V. All outputs have maximum DC load. #### CYCLE TIME AND CLOCK CHARACTERISTICS | Minimum Clock LOW Time | 25 | | |-------------------------|------|-----| | Minimum Clock HIGH Time | 25 | ns | | Minimum Clock Period | 51 | | | Maximum Clock Frequency | 19.6 | MHz | # COMBINATIONAL PROPAGATION DELAYS ( $C_L = 50 pF$ ) | INPUT | Υ | PL, VECT, MAP | FULL | UNITS | |---------------------------------|----|---------------|------|-------| | D <sub>0</sub> -D <sub>11</sub> | 25 | _ | _ | | | l <sub>0</sub> -l <sub>3</sub> | 40 | 35 | _ | | | СС | 36 | _ | | ns | | CCEN | 36 | _ | | | | CP | 46 | _ | 35 | | ## **OUTPUT ENABLE/DISABLE TIME** Disable tests performed with C<sub>L</sub> = 5 pF and measured to 0.5V change of output voltage. | From OE LOW to Y Output Enable | 25 | | |----------------------------------|----|------| | From OE HIGH to Y Output Disable | 30 | ns ; | | INPUT | ts | t <sub>H.</sub> | UNITS | |--------------------------------|----|-----------------|-------| | Di → R | 16 | 0 | | | Di → P¢ | 30 | 0 | : | | l <sub>0</sub> -l <sub>3</sub> | 38 | 0 | • | | cc | 35 | 0 | ns | | CCEN | 35 | 0 | | | CI | 18 | 0 | | | RLD | 20 | 0 | | # WS5910B COMMERCIAL RANGE AC CHARACTERISTICS The tables shown here specify the guaranteed performance of the WS5910B over the commercial operating range of 0°C to $\pm$ 70°C and a power supply range of 5V $\pm$ 5%. Inputs are switching between 0 and 3V with rise and fall times of 1 V/ns and measurements made at 1.5V. All outputs have maximum DC load. #### CYCLE TIME AND CLOCK CHARACTERISTICS | Minimum Clock LOW Time | 13 | | |-------------------------|----|-----| | Minimum Clock HIGH Time | 13 | ns | | Minimum Clock Period | 33 | | | Maximum Clock Frequency | 30 | MHz | # COMBINATIONAL PROPAGATION DELAYS ( $C_L = 50 \text{ pF}$ ) | INPUT | Y | PL, VECT, MAP | FULL | UNITS | |---------------------------------|----|---------------|-------------|-------| | D <sub>0</sub> -D <sub>11</sub> | 18 | <u> </u> | _ | | | l <sub>o</sub> -l <sub>3</sub> | 24 | - | - | | | cc | 21 | _ | _ | ns | | CCEN | 21 | _ | <del></del> | | | CP | 27 | _ | 20 | • | ## **OUTPUT ENABLE/DISABLE TIME** Disable tests performed with $C_1 = 5$ pF and measured to 0.5V change of output voltage. | From OE LOW to Y Output Enable | 21 | | |----------------------------------|----|----| | From OE HIGH to Y Output Disable | 22 | ns | | INPUT | t <sub>S</sub> | t <sub>H</sub> | UNITS | |--------------------------------|----------------|----------------|-------| | Di → R | 11 | 0 | | | Di + PC | 20 | 0 | | | l <sub>0</sub> -l <sub>3</sub> | 23 | 0 | | | cc | 16 | 0 | ns | | CCEN | 16 | 0 | | | CI | 12 | . 0 | | | RLD | 12 | 0 | | # WS5910B MILITARY RANGE AC CHARACTERISTICS The tables shown here specify the guaranteed performance of the WS5910B over the military operating range of $-55^{\circ}$ C to $+125^{\circ}$ C and a power supply range of 5V $\pm$ 10%. Inputs are switching between 0 and 3V with rise and fall times of 1 V/ns and measurements made at 1.5V. All outputs have maximum DC load. ## CYCLE TIME AND CLOCK CHARACTERISTICS | Minimum Clock LOW Time | 17 | | |-------------------------|----|-----| | Minimum Clock HIGH Time | 17 | ns | | Minimum Clock Period | 35 | | | Maximum Clock Frequency | 29 | MHz | # COMBINATIONAL PROPAGATION DELAYS ( $C_L = 50 pF$ ) | INPUT | Y | PL, VECT, MAP | FULL | UNITS | |---------------------------------|----|---------------|------|-------| | D <sub>0</sub> -D <sub>11</sub> | 22 | <del>-</del> | | | | I <sub>0</sub> -I <sub>3</sub> | 26 | 23 | | | | cc | 24 | | | ns | | CCEN | 24 | <u> </u> | | | | СР | 30 | _ | 24 | | #### **OUTPUT ENABLE/DISABLE TIME** Disable tests performed with $C_1 = 5$ pF and measured to 0.5V change of output voltage. | From OE LOW to Y Output Enable | 24 | | |----------------------------------|----|----| | From OE HIGH to Y Output Disable | 25 | ns | | INPUT | ts | t <sub>H</sub> | UNITS | |--------------------------------|----|----------------|-------| | Dì → R | 11 | 0 | | | Di → PC | 20 | 0 | ' | | l <sub>0</sub> -l <sub>3</sub> | 25 | 0 | | | cc | 23 | 0 | ns | | CCEN | 23 | 0 | | | CI | 12 | 0 | | | RLD | 13 | 0 | | # **SWITCHING WAVEFORMS** # ORDERING INFORMATION | PART NUMBER | SPEED | PACKAGE<br>TYPE | PACKAGE<br>DRAWING | OPERATING<br>TEMPERATURE<br>RANGE | WSI<br>MANUFACTURING<br>PROCEDURE | |-------------|--------|--------------------------|--------------------|-----------------------------------|-----------------------------------| | WS5910AP | 20 MHz | 40 Pin Plastic DIP, 0.6" | P1 | Comm'l | Standard | | WS5910AYMB | 20 MHz | 40 Pin CERDIP, 0.6" | Y1 | Military | MIL-STD-883C | | WS5910BP | 30 MHz | 40 Pin Plastic DIP, 0.6" | P1 | Comm'l | Standard | | WS5910BYMB | 30 MHz | 40 Pin CERDIP, 0.6" | Y1 | Military | MIL-STD-883C | WAFERSCALE INTEGRATION, INC. # CMOS 16 × 16 MULTIPLIER ACCUMULATOR #### KEY FEATURES - 16 x 16 Bit Parallel Multiplication with Accumulation to 35-Bit Result - Fast 30 ns Multiply Accumulate Time - Low Power I<sub>CC</sub> = 30 mA (10 MHz) - DESC SMD No. 5962-88733 - Two's Complement or Unsigned Magnitude Operation - Immune to Latch-Up Over 200 mA - Pin Compatible and Functionally Equivalent to Am29510 and TDC1010 #### **FUNCTIONAL DESCRIPTION** The WS59510 is a high-speed 16 x 16 parallel multiplier accumulator which operates at 30 ns clocked multiply accumulate (MAC) time (33 MHz multiply accumulate rate). The operands may be specified as either two's complement or unsigned magnitude 16-bit numbers. The accumulator functions include loading the accumulator with the current product, adding or subtracting the accumulator contents and the current product, or preloading the accumulator from the external world. All inputs (data and instructions) and outputs are registered. These independently clocked registers are positive edge triggered D-type flip-flops. The 35-bit accumulator/output register is divided into a 3-bit extended product (XTP), a 16-bit most significant product (MSP), and a 16-bit least significant product (LSP). The XTP and MSP have dedicated ports for three-state output; the LSP is multiplexed with the Y-input. The 35-bit accumulator/output register may be preloaded through the bidirectional output ports. #### FUNCTIONAL BLOCK DIAGRAM #### PRODUCT SELECTION GUIDE | PARAMETER | · | 59510-30 | 59510-35 | 59510-40 | 59510-50 | |----------------------------------------|------------|----------|----------|----------|----------| | Maximum Multiply-Accumulate Time (ns) | Commercial | 30 | 35 | 40 | | | waximan watapiy-accumulate fillie (is) | Military | _ | | 40 | 50 | ## PIN CONFIGURATIONS # PIN DESCRIPTION | *Pin No. | Name | I/O | Description | |----------------|--------------------------------------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 54 | RND | ŀ | Round When RND is High, a bit with a weight of P <sub>15</sub> is added to the multiplier product RND is loaded on the rising edge of CLKx or CLKy | | 48 | TC | 1 | Two's Complement When High, the X and Y inputs are defined as two's complement data, or as unsigned data when Low. The TC control is loaded on the rising edge of CLKx or CLKy | | 46 | PREL | ' | Preload When High, data is preloaded into the specific output register when its respective Load Enable is High When Low, the accumulator register is available at the P-port when the Output Enables are Low | | 47 | LEx/OEx | 1 | Load Enable Extended/Output Enable Extended Active High Load Enable for the XTP port during preloading. Active Low three-state control for the XTP port during normal operation (see Preload Function). (TSX)** | | 45 | LEm/OEm | | Load Enable Most/Output Enable Most Active High Load Enable for the MSP port during preloading. Active Low three-state control for the MSP port during normal operation (see Preload Function). (TSM)** | | 55 | LEL/OEL | | Load Enable Least/Output Enable Least Active High Load Enable for the LSP port during preloading. Active Low three-state control for the LSP port during normal operation (see Preload Function). (TSL)** | | 51, 50 | CLKx, CLKy | 1 | CLOCKS Load X and Y data respectively and TC. RND, ACC and SUB/ADD on the rising edge | | 44 | CLK <sub>P</sub> | 1 | CLOCK Loads data into the XTP, MSP and LSP registers on the rising edge | | 1-7,<br>56-64 | X15-X0 | ' | Multiplier Data Input Data is loaded into the X register on the rising edge of CLKx | | 8-15,<br>17-24 | Y <sub>15-</sub> Y <sub>0</sub><br>P <sub>15</sub> -P <sub>0</sub> | 1/0 | Bidirectional Port Data is loaded into the Y register on the rising edge of CLKy Product output for least Significant Product (LSP) and input to preload LSP register | | 41-43 | P <sub>34</sub> -P <sub>32</sub> | 1/0 | Bidirectional Port Product output for extended Product (XTP) and input to preload XTP register | | 25-40 | P31-P16 | 1/0 | Bidirectional Port Product output for the Most Significant Product (MSP) and input to preload MSP register | | 52 | ACC | Ī | Accumulate When High, the multiplier product is accumulated in the accumulator. When Low, the multiplier product is written into the accumulator (see Accumulator Function Table). The ACC control is loaded on the rising edge of CLKx or CLKy. | | 53 | SUB/ADD | I | Subtraction/Addition When High, the accumulator contents are subtracted from the multiplier product and the result written back into the accumulator When Low, the multiplier product is added into the accumulator (see Accumulator Function Table). The SUB/ADD control is loaded on the rising edge of CLKx or CLKy. | <sup>\*</sup>DIP Configuration <sup>&</sup>quot;TRW TDC1010 Pin Designation #### ABSOLUTE MAXIMUM RATINGS\* | Operating Temp (Comm'l) | 0°C to +70°C | |-------------------------|----------------| | | 55°C to +125°C | | Storage Temp. (No bias) | 65°C to +150°C | | Voltage on any pin with | | | respect to GND | 0.6V to +7V | | Latch Up Protection | >200 mA | | ESD Protection | > ±2000V | \*Notice: Stresses above those listed here may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. #### DC CHARACTERISTICS Over Operating Temperature Range (Note 1) | SYMBOL | PARAMETER | - | TEST CONDI | TIONS | MIN | MAX | UNITS | |-----------------|----------------------------------|--------------------------------------------------------|-------------------------|---------------------------|-----|-----|-------| | V <sub>OH</sub> | Output High Voltage | $V_{CC} = Min$<br>$V_{IN} = V_{IH} \text{ or } V_{IL}$ | All Outputs | I <sub>OH</sub> = -1.6 mA | 2.4 | | | | V <sub>OL</sub> | Output Low Voltage | $V_{CC} = Min$ $V_{IN} = V_{IH} \text{ or } V_{IL}$ | | 0.5 | v | | | | V <sub>IH</sub> | Input High Voltage | Guaranteed Input | ) | 2.0 | | | | | V <sub>IL</sub> | Input Low Voltage | Guaranteed Input | Low Voltage | | | 0.8 | | | l <sub>IX</sub> | Input Load Current | $V_{CC} = Max, V_{IN}$ | = Gnd or V <sub>C</sub> | :c | -10 | 10 | | | loz | High Impedance<br>Output Current | V <sub>CC</sub> = Max, V <sub>O</sub> | c | -50 | 50 | μА | | | | Downer Cumply Overage | V Mass | 0°C to +7 | 70°C (Comm'l) | | 30 | | | l loc | Power Supply Current | v <sub>CC</sub> = Max | −55°C to | +125°C (Military) | | 50 | mA | #### NOTES: - 1. Commercial: $V_{CC} = +5V \pm 5\%$ , $T_A = 0^{\circ}C$ to $+70^{\circ}C$ . - 2. Military: $V_{CC} = +5V \pm 10\%$ , $T_A = -55$ °C to +125°C. #### DETAILED DESCRIPTION The WS59510 is a high-speed 16 x 16-bit multiplier accumulator (MAC). It comprises a 16-bit parallel multiplier followed by a 35-bit accumulator. All inputs (data and instructions) and outputs are registered. The WS59510 is divided into four sections: the input section, the 16 x 16 asynchronous multiplier array, the accumulator, and the output/preload section. The input section has two 16-bit operand input registers for the X and Y operands, clocked by the rising edge of CLKX and CLKY, respectively. The four-bit instruction register (TC, RND, ACC, SUB) is clocked by the rising edge of the logical OR of CLKX, CLKY. The 16 x 16 asynchronous multiplier array produces the 32-bit product of the input operands. Either two's complement or unsigned magnitude operation is selected, based on control TC. If rounding is selected, (RND = 1), a "1" is added to the MSB of the LSP (position Pt5). The 32-bit product is zero-filled or sign-extended as appropriate and passed as a 35-bit number to the accumulator section. The accumulator function is controlled by ACC, SUB, and PREL. Four functions may be selected: the accumulator may be loaded with the current product; the product may be added to the accumulator contents; the accumulator contents may be subtracted from the current product; or the accumulator may be preloaded from the bidirectional ports. The output/preload section contains the accumulator/output register and the bidirectional ports. This section is controlled by the signals PREL, OEX, OEM, and OEL. When PREL is HIGH, the output buffers are in high impedance state. When the controls OEX, OEM, and OEL are also high, data present at the output pins will be preloaded into the appropriate accumulator register at the rising edge of CLKP. When PREL is LOW, the signals OEX, OEM, and OEL are enable controls for their respective three-state output ports. ## W\$59510 Input Formats #### Fractional Two's Complement Input | | | | | | | XII | ٧ | | | | | | | | | | | | | | | | | Y | N | | | | | | | | | |-----------------|----|-------|-------|--------|-------|-----|-----|-----|------|------|-----|-----|-----|-----|-----|----|-------------|----|-----|-----|-------|-------|-------|------|-------|----|------|-------|------|-----|------|------|-----| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 2 | 15 | 14 | | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | D | | -20 2-<br>(Sign | _ | 2 2-3 | 2-4 2 | 2-5 2- | 6 2-7 | 2-8 | 2-9 | 2-1 | 0 2- | 11 2 | -12 | 2-1 | 3 2 | _14 | 2-1 | 15 | -20<br>(Siç | | 2-2 | 2-3 | 2-4 2 | 2-5 2 | -6 2- | 7 2- | 8 2-9 | 2- | 10 2 | -11 2 | 2-12 | 2-1 | 3 2- | 14 2 | -15 | #### Integer Two's Complement Input | | | | | | | X | IN | | | | | | | | | | | | | | | Υ | IN | | | | | | | |---------------|----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|--------------|----|-----|-----|-----|-----|----|----|----|----|----|----|----|-----------------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | -5 | 4 | 3 | 2 | | -215<br>(Sigi | _ | 213 | 212 | 211 | 210 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | -219<br>(Sig | | 213 | 212 | 211 | 210 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | <b>2</b> <sup>2</sup> | #### **Unsigned Fractional Input** | XIN | YIN | |------------------------------------------------------------------------|------------------------------------------------------------------------| | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | 2-1 2-2 2-3 2-4 2-5 2-6 2-7 2-8 2-9 2-10 2-11 2-12 2-13 2-14 2-15 2-16 | 2-1 2-2 2-3 2-4 2-5 2-6 2-7 2-8 2-9 2-10 2-11 2-12 2-13 2-14 2-15 2-16 | #### Unsigned Integer Input | XIN | | | | | | | | | | | | | | | | |-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 215 | 214 | 213 | 212 | 211 | 210 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | ## WS59510 **Output Formats** ## Two's Complement Fractional Output | XTP | MSP | | | | | | | LS | P | | | | | | | | | |-----------|--------------------------------------------------------------------|------|-------|-------|-----------|-------|-------|--------------------|-------|-----------|-----|------|-----------|------|---------------|-----|----| | 34 33 32 | 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | -24 23 22 | 21 20 2-1 2-2 2-3 2-4 2-5 2-6 2-7 2-8 2-9 2-10 2-11 2-12 2-13 2-14 | 2-15 | 2-162 | -172- | <br>182-1 | 92-20 | 2-212 | -<br>}-22 <b>;</b> | 2-23; | -<br>2-24 | 2-2 | 52-2 | -<br>62-2 | 272- | 28 <b>2</b> . | 292 | 30 | | (Sign) | | | | | | | | | | | | | | | | | | #### Two's Complement Integer Output | XTP | MSP | | | | | | | L | SP | | | | | | | | | |----------------------|--------------------------------------------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----| | 34 33 32 | 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | В | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | -234233232<br>(Sign) | 231230229228227226225224223222221220219218217216 | 215 | 214 | 213 | 212 | 211 | 210 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 2† | 20 | #### Unsigned Fractional Output | AIP | MSP | LSP | | | | | | | | | | | | | |----------|---------------------------------------------------------|------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|--| | 34 33 32 | 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | 2-12-22-32-42-52-52-72-82-92-102-112-122-132-142-152-16 | 2-172-182-192-202-212-222-232-242-252-262-272-282-292-302-312-32 | | | | | | | | | | | | | ## Unsigned Integer Output | XTP | MSP | LSP | | | | | | | | | | | | | | | | |------------|--------------------------------------------------|-----|-----|-----|-----|-----|-----|----|----|------------|----|----|----|------------|------------|----|----| | 34 33 32 | 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | -234233232 | 231230229228227226225224223222221220219218217216 | 215 | 214 | 213 | 212 | 211 | 210 | 29 | 28 | <b>2</b> 7 | 26 | 25 | 24 | <b>2</b> 3 | <b>2</b> 2 | 21 | 20 | #### SWITCHING CHARACTERISTICS Over Operating Range | PARAMETER | | SYMBOL | - | 30 | -: | 35 | | 40 | 1 | 50 | LIAUTO | |-----------------------------------------------------|----------------|------------------|-----|-----|-----|-----|-----|-----|-----|-----|--------| | | | STINDUL | MiN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | Multiply Accumulate Time | | t <sub>MA</sub> | | 30 | | 35 | | 40 | | 50 | ns | | Setup Time (X <sub>IN</sub> ,Y <sub>IN</sub> ,RND,T | C,ACC,SUB) | t <sub>S1</sub> | 5 | | 5 | | 5 | | 5 | | ns | | Setup Time (PREL, OEX, O | M,OEL) | t <sub>S2</sub> | 15 | | 15 | | 15 | | 15 | | ns | | Hold time | t <sub>H</sub> | 2 | | 2 | | 2 | | 2 | | ns | | | Clock Pulse Width | | t <sub>PW</sub> | 10 | | 10 | | 10 | | 15 | | ns | | Output Clock to P | | t <sub>PDP</sub> | | 20 | | 20 | | 25 | | 30 | ns | | Output Clock to Y | | t <sub>POY</sub> | | 20 | | 20 | | 25 | | 30 | ns | | OEX, OEM to P; | High to Z | t <sub>PHZ</sub> | | 20 | | 20 | | 25 | | 30 | ns | | OEL to Y (Disable Time) | Low to Z | t <sub>PLZ</sub> | | 20 | | 20 | | 25 | | 30 | ns | | OEX, OEM to P; | Z to High | tpzH | | 20 | | 20 | | 25 | | 30 | ns | | OEL to Y (Enable Time) Z to Low | | t <sub>PZL</sub> | | 20 | | 20 | | 25 | | 30 | пѕ | | Relative Hold Time | | t <sub>HCL</sub> | 0 | | 0 | | 0 | | 0 | | ns | NOTE: Inputs are switching between 0 and 3V with rise and fall times of 1 V/ns and measurements made at 1.5V. All inputs have maximum DC load. #### **TEST WAVEFORMS** # Setup and Hold Time #### Pulse Width #### Notes: - 1 Diagram shown for HIGH data only. Output transition may be opposite sense. - 2. Cross hatched area is don't care condition. #### **WS59510 TIMING DIAGRAM** #### PRELOAD TIMING DIAGRAM ### THREE-STATE TIMING DIAGRAM -UJS# # ACCUMULATOR FUNCTION TABLE | PREL | ACC | SUB/<br>ADD | Р | OPERATION | |------|-----|-------------|----|-----------| | L | ٦ | Х | σ | Load | | Ł | H | L | Q | Add | | L | Ŧ | Ι | σ | Subtract | | Н | х | х | PL | Preload | ### PRELOAD FUNCTION | | LE <sub>X</sub> / | LE <sub>M</sub> / | LEL/ | Ou | tput Regis | ter | |------|-------------------|-------------------|------|-----------------------|------------|--------| | PREL | ŌĒx | OEM | OE, | XTP . | MSP | LSP | | 0 | Q | 0 | 0 | Ċ. | Q | Q | | 0 | 0 | 0 | 1 1 | Q | Q | z | | 0 | 0 | 1 | 0 | a | z | Q | | 0 | 0 | 1 | 1 . | | Z | Q<br>Ž | | 0 | 1 | 0 | o ' | 0<br>2<br>2<br>2<br>2 | a | Q. | | 0 | 1 | 0 | 1 | z | a | z | | 0 | 1 | 1 | 0 | Z ' | Z | Q | | 0 | 1 | 1 | 1 | Z | Z | Z | | 1 | 0 1 | 0 | 0 | z | Z | Z | | 1 | 0 | 0 | 1 | Z<br>Z<br>Z<br>Z | Z | PL | | 1 | 0 | 1 | Q. | z | P <b>L</b> | Z | | 1 ' | 0 | 1 | 1 | z | PL | PL | | 1 1 | 1 | 0 | 0 | PL | Z | Ż | | 1 1 | 1 | 0 | 1 | PL ' | Z | PL | | 1 | 1 | 1 | 0 | PL | PL | Z | | 1 1 | 1 | _1 | 1 1 | PL : | PL | PL | - Z = output buffers at High impedance (disabled). - Q = output buffers at Low impedance. Contents of output register available through output ports - PL = output disabled Preload data supplied to the output pins will be loaded into the output register at the rising edge of CLKp. #### ORDERING INFORMATION | PART NUMBER | SPEED<br>(ns) | PACKAGE<br>TYPE | PACKAGE<br>DRAWING | OPERATING<br>TEMPERATURE<br>RANGE | WSI<br>MANUFACTURING<br>PROCEDURE | |---------------|---------------|--------------------------|--------------------|-----------------------------------|-----------------------------------| | WS59510-30J | 30 | 68 Pin PLDCC | J1 | Comm'l | Standard | | WS59510-35G | 35 | 68 Pin Ceramic PGA | G1 | Comm'l | Standard | | W\$59510-40G | 40 | 68 Pin Ceramic PGA | G1 | Comm'l | Standard | | WS59510-40GMB | 40 | 68 Pin Ceramic PGA | G1 | Military | MIL-STD-883C | | W\$59510-40J | 40 | 68 Pin PLDCC | J۱ | Comm <sup>2</sup> l | Standard | | WS59510-40P | 40 | 64 Pin Plastic DIP, 0.9" | P4 | Comm'l | Standard | | WS59510-50G | 50 | 68 Pin Ceramic PGA | G1 | Comm'l | Standard | | WS59510-50GMB | 50 | 68 Pin Ceramic PGA | G1 | Military | MIL-STD-883C | | WS59510-50J | 50 | 68 Pin PLDCC | J1 | Comm <sup>3</sup> I | Standard | | WS59510-50P | 50 | 64 Pin Plastic DfP, 0.9" | P4 | Comm'l | Standard | # MULTILEVEL PIPELINE REGISTER #### **KEY FEATURES** - · Four 8-Bit Registers - Contents of Each Register Available at Output - 24-Pin 300 Mil Package - Dual Two Stage or Single Four Stage Push Only Stack Operation - · Hold, Transfer and Load Instructions - High Performance CMOS - TTL Compatible #### GENERAL DESCRIPTION The WS59520 and WS59521 are CMOS drop-in replacements for the bipolar AM29520 and AM29521 devices offered by Advanced Micro Devices. The high performance CMOS process with which these products are manufactured enables them to operate at bipolar speeds while consuming one tenth the power of the bipolar circuits. The WS59520/521 consists of four 8-bit registers which can be configured as a single four level pipeline or two dual level pipelines. The architectural configuration is determined by the instruction inputs ( $l_0$ and $l_1$ ). Each of the four registers contents is available at the multiplexed output. The register to be used as the output register is determined by the control inputs ( $S_0$ and $S_1$ ). The output is 8-bits wide and is enabled by the $\overline{OE}$ input. The WS59520 and WS59521 differ only in the dual two level stack mode of operation. #### FUNCTIONAL BLOCK DIAGRAM #### ABSOLUTE MAXIMUM RATINGS\* | Operating Temp (Comm'i) 0 °C to +70 °C | |----------------------------------------| | (Mil) 55°C to + 125°C | | Storage Temp. (No bias)65°C to +150°C | | Voltage on any pin with | | respect to GND 0.6V to +7V | | Latch Up Protection >200 mA | | ESD Protection | \* Notice: Stresses above those listed here may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may effect device reliability. # **PIN DESCRIPTION** | SIGNAL NAME | 1/0 | DESCRIPTION | | |---------------------------------|-----|--------------------------------------------------------------------|--| | D <sub>0</sub> –D <sub>7</sub> | 1 | Data input port | | | Y <sub>0</sub> -Y <sub>7</sub> | 0 | Data output port | | | CLK | ı | Data Latches on Low-to-High Transition | | | I <sub>0</sub> -I <sub>1</sub> | ī | Instruction inputs. Refer to Instruction Control Tables. | | | S <sub>0</sub> , S <sub>1</sub> | П | Selects one of four registers to be read at the output port. | | | ŌĒ | 1 | Active Low, output enable. A high signal disables the output port. | | #### PIN CONFIGURATION #### REGISTER SELECT | S1 | S0 | W\$59520 or W\$59521 | |----|----|----------------------| | 0 | 0 | 82 | | 0 | 1 | B1 | | 1 | 0 | A2 | | 1 | 1 | A1 | #### INSTRUCTION CONTROL | [11] | 10 | WS59520 | WS59521 | |------|----|--------------------|--------------------| | 0 | 0 | A1 B1 B2 B2 | A1 B1 B2 | | 0 | 1 | A1 B1 A2 B2 | A1 B1 A2 B2 | | 1 | 0 | A1 B1 A2 B2 | A1 B1 B2 | | 1 | 1 | ALL REGISTERS HOLD | ALL REGISTERS HOLD | ### DC CHARACTERISTICS Over Operating Range (See Notes) | SYMBOL | PARAMETER | TEST CONDIT | IONS | MIN | MAX | UNITS | |-----------------|----------------------------------|--------------------------------------------------------|----------------------------------------------------------------|-----|-----|-------| | V <sub>OH</sub> | Output High Voltage | $V_{CC} = Min$<br>$V_{IN} = V_{IH} \text{ or } V_{IN}$ | / <sub>IL</sub> I <sub>OH</sub> = -6.5 mA | 2.4 | | | | V <sub>OL</sub> | Output Low Voltage | V <sub>CC</sub> = Min | I <sub>OL</sub> = 20 mA (Comm'l) | | 0.5 | v | | | | $V_{IN} = V_{IH} \text{ or } V_{IH}$ | - OL | | | | | V <sub>1H</sub> | Input High Voltage | Guaranteed In | put High Voltage | 2.0 | | | | V <sub>IL</sub> | Input Low Voltage | Guaranteed Input Low Voltage | | | 0.8 | | | I <sub>IX</sub> | Input Load Current | $V_{CC} = Max, V_{IN} = Gnd or V_{CC}$ | | | 10 | | | loz | High Impedance<br>Output Current | V <sub>CC</sub> = Max, V | V <sub>CC</sub> = Max, V <sub>O</sub> = Gnd or V <sub>CC</sub> | | 50 | μА | | | Dynamic Power | 0° to +70°C (Comm'l) | | | 12 | A | | loc | Supply Current | $V_{CC} = Max$ | -55° to +125°C (Military) | ] | 15 | mA I | | | Static Power | )/ \$4a | 0° to +70°C (Comm'l) | } | 100 | 4 | | lcc | Supply Current | V <sub>CC</sub> = Max | -55° to +125°C (Military) | | 200 | μΑ | - **NOTES:** 1. Commercial: $V_{CC} = +5V \pm 5\%$ , $T_A = 0^\circ$ to $+70^\circ$ C. 2. Military: $V_{CC} = +5V \pm 10\%$ , $T_A = -55^\circ$ C to $+125^\circ$ C. 3. $C_L = 50$ pF except for $t_{DF}$ where $C_L = 6$ pF. # SWITCHING CHARACTERISTICS Over Operating Range (See Notes) | PARAMETER | DESCRIPTION | COMM | ERCIAL | MILITARY | | UNITS | |------------------|----------------------------|------|--------|----------|-----|-------| | | | MIN | MAX | MIN | MAX | ] | | t <sub>PD</sub> | Clock to Data Out | | 22 | | 24 | | | t <sub>SEL</sub> | Mux Select to Data Out | | 20 | | 22 | } | | ts | Input (Data/Instr.) Set Up | 10 | | 10 | | | | t <sub>H</sub> | Input (Data/Instr.) Hold | 3 | | 3 | | ns | | t <sub>DF</sub> | Output Disable | | 15 | | 16 | ] | | toE | Output Enable | | 21 | | 22 | } | | t <sub>PWH</sub> | Clock Pulse Width High | 10 | | 10 | | } | | t <sub>PWL</sub> | Clock Pulse Width Low | 10 | | 10 | | } | #### TIMING DIAGRAM #### **QUTPUT TIMING DIAGRAM** Inputs are switching between 0 and 3V with rise and fall times of 1 V/ns and measurements made at 1.5V. All outputs have maximum DC load. #### ORDERING INFORMATION | PART NUMBER | SPEED<br>(ns) | PACKAGE<br>TYPE | PACKAGE<br>DRAWING | OPERATING<br>TEMPERATURE<br>RANGE | WSI<br>MANUFACTURING<br>PROCEDURE | |-------------|---------------|--------------------------|--------------------|-----------------------------------|-----------------------------------| | WS59520S | 22 | 24 Pin Plastic DIP, 0.3" | S1 | Comm'l | Standard | | W\$59520K | 22 | 24 Pin CERDIP, 0.3" | K1 | Comm'l | Standard | | WS59520KMB | 24 | 24 Pin CERDIP, 0.3" | K1 | Military | MIL-STD-883C | | WS59521\$ | 22 | 24 Pin Plastic DIP, 0.3" | \$1 | Comm'l | Standard | | WS59521K | 22 | 24 Pin CERDIP, 0.3" | K1 | Commʻl | Standard | | WS59521KMB | 24 | 24 Pin CERDIP, 0.3" | K1 | Military | MIL-STD-883C | # CMOS/BI-DIRECTIONAL BUS INTERFACE REGISTERS #### **KEY FEATURES** - Two Banks of 8 x 16 Registers - Contents of Each Register Available at Output - Provides Temporary Address or Data Storage Between Two Processor Ports or Buses - Bi-Directional Buses Interface Dual 4-Deep or 8-Deep Registers in Each Direction - Separate Control for Each Register Bank - Direct Processor Bus-to-Bus Interface - TTL Compatible - · Replaces Eight WS59520's #### GENERAL DESCRIPTION The WS59820/WS59820B consists of two banks of registers, eight registers in each bank, each register 16 bits wide. A single bank can be configured as an eight level pipeline or two each four level pipelines. The architectural configuration is determined by the instruction inputs (10 and 11) for each register bank. Each of the eight registers in each bank is available at the multiplex output. The output register is determined by the control inputs (S0, S1, and S2) for each register bank. The multiplexed output is 16 bits wide and is enabled by the $\overline{\text{OEN}}$ signal. Each bank of registers has its own clock (CLK), instruction inputs (I0-1) and multiplex controls. The WS59820 and WS59820B differ only in pin assignments. The WS59820B has additional $V_{CC}$ and ground pin assignments and is recommended for new designs. #### BLOCK DIAGRAM ## SELECTION TABLE FOR REGISTER A OR B | SX2 | SX1 | SX0 | REGISTER<br>SELECTED | |-----|-----|-----|----------------------| | 0 | 0 | 0 | REG 0 | | 0 | 0 | 1 | REG 1 | | 0 | 1 | 0 | REG 2 | | 0 | 1 | 1 | REG 3 | | 1 | 0 | 0 | REG 4 | | 1 | 0 | 1 | REG 5 | | 1 | 1 | 0 | REG 6 | | 1 | 1 | 1 | REG 7 | X = Register A or B. # REGISTER SHIFT OPTIONS FOR REGISTERS A OR B | IX <sub>0</sub> , IX <sub>1</sub> = 0 | 1X <sub>0</sub> , IX <sub>1</sub> = 1 | X <sub>0</sub> , X <sub>1</sub> = 2 | IX <sub>0</sub> , IX <sub>1</sub> = 3 | |---------------------------------------|---------------------------------------|--------------------------------------|---------------------------------------| | DATA 7 6 6 4 1 1 0 | DATA | DATA 7 7 8 8 9 4 4 3 3 2 1 1 0 0 | NO LOAD<br>OR<br>SHIFTING | | SINGLE<br>8-LEVEL | DL<br>4-LI | IAL<br>EVEL | | X = Register A or B. # **MULTIPLEX CONTROL** | OENA | OENB | BYPASS | OPERATION | |------|------|--------|---------------------------------------------------| | 0 | 0 | 1 | Pass Output of 8:1 Muxes to Outputs | | 0 | 0 | 0 | Not Allowed (Input is Preferred) | | 0 | 1 | ō | Pass Input From DAYB (15:0) to Output DBYA (15:0) | | 0 | 1 | 1 | Pass Output From 8:1 Mux to Outputs DBYA (15:0) | | 1 | 0 | 0 | Pass Input From DBYA (15:0) to Output DAYB (15:0) | | 1 | 0 | 1 | Pass Output From 8:1 Mux to Outputs DAYB (15:0) | | 1 | t | х | Inhibit Outputs (High Impedance) | #### PIN DESCRIPTION | SIGNAL NAME | I/O | DESCRIPTION | | | |-----------------------------------|-----|----------------------------------------------------------|--|--| | IA <sub>0</sub> , IA <sub>1</sub> | t i | Instruction Inputs for Register Bank A | | | | IB <sub>0</sub> , IB <sub>1</sub> | 1 | Instruction Inputs for Register Bank B | | | | SA <sub>0</sub> -SA <sub>2</sub> | 1 | Multiplex Select for Register Bank A | | | | SB <sub>0</sub> -SB <sub>2</sub> | _ | Multiplex Select for Register Bank B | | | | OENA | . 1 | Output Enable for Output Port DBYA | | | | ÖENB | | Output Enable for Output Port DAYB | | | | CLKA | ı | Clock Input for Register Bank A | | | | CLKB | 1 | Clock Input for Register Bank B | | | | DBYA 15:0 | 1/0 | Register Bank & Input Port, Register Bank A Output Port | | | | DAYB 15:0 | 1/0 | Register Bank A Input Port, Register Bank B Output Port | | | | BYPASS | 1 | BYPASS Control (Active Low). See Table on Output Control | | | # PACKAGE ORIENTATION (WS59820) #### W\$59820/W\$59820B THREE STATE TIMING # W\$59820/W\$59820B TIMING DIAGRAM # 68 PIN CPGA PIN DESIGNATOR (WS59820) | PIN<br>NAME | SIGNAL<br>NAME | PIN<br>NAME | SIGNAL<br>NAME | PIN<br>NAME | SIGNAL<br>NAME | PIN<br>NAME | SIGNAL<br>NAME | |-----------------|--------------------|-----------------|--------------------|-----------------|--------------------|-----------------------|--------------------| | A <sub>6</sub> | IA <sub>1</sub> | B <sub>8</sub> | BYPASS | A <sub>5</sub> | OENA | B <sub>5</sub> | DBYA <sub>0</sub> | | A <sub>4</sub> | DBYA <sub>1</sub> | ₿4 | DBYA <sub>2</sub> | A <sub>3</sub> | GND | Вз | Not Used | | A <sub>2</sub> | Not Used | B <sub>1</sub> | Not Used | B <sub>2</sub> | Not Used | C <sub>1</sub> | DBYA <sub>3</sub> | | C <sub>2</sub> | DBYA <sub>4</sub> | D <sub>1</sub> | DBYA <sub>5</sub> | D <sub>2</sub> | DBYA <sub>6</sub> | Et | DBYA <sub>7</sub> | | E <sub>2</sub> | DBYA <sub>8</sub> | F <sub>1</sub> | DBYA <sub>9</sub> | F <sub>2</sub> | DBYA <sub>10</sub> | G <sub>1</sub> | DBYA <sub>11</sub> | | G₂ | DBYA <sub>12</sub> | H <sub>1</sub> | DBYA <sub>13</sub> | H <sub>2</sub> | DBYA <sub>14</sub> | J <sub>1</sub> | DBYA <sub>15</sub> | | $J_2$ | Not Used | K <sub>1</sub> | Not Used | L <sub>2</sub> | Not Used | K <sub>2</sub> | Not Used | | $L_3$ | V <sub>cc</sub> | K <sub>3</sub> | CLKB | L₄ | SB <sub>0</sub> | K <sub>4</sub> | SB <sub>1</sub> | | L <sub>5</sub> | SB <sub>2</sub> | Κ <sub>5</sub> | IB <sub>0</sub> | L <sub>6</sub> | IB <sub>1</sub> | K <sub>6</sub> | GND | | L <sub>7</sub> | OENB | K <sub>7</sub> | DAYB <sub>0</sub> | L <sub>8</sub> | DAYB <sub>1</sub> | K <sub>8</sub> | DAYB <sub>2</sub> | | L۵ | GND | K <sub>9</sub> | Not Used | L <sub>10</sub> | Not Used | K <sub>11</sub> | Not Used | | K <sub>10</sub> | Not Used | J <sub>11</sub> | DAYB <sub>3</sub> | J <sub>10</sub> | DAYB₄ | H <sub>11</sub> | DAYB <sub>5</sub> | | H <sub>10</sub> | DAYB <sub>6</sub> | G <sub>11</sub> | DAYB <sub>7</sub> | G <sub>10</sub> | DAYB <sub>8</sub> | F <sub>11</sub> | DAYB <sub>9</sub> | | F <sub>10</sub> | DAYB <sub>10</sub> | E <sub>11</sub> | DAYB <sub>11</sub> | E <sub>10</sub> | DAYB <sub>12</sub> | D <sub>11</sub> | DAYB <sub>13</sub> | | D <sub>10</sub> | DAYB <sub>14</sub> | C <sub>11</sub> | DAYB <sub>15</sub> | C <sub>10</sub> | Not Used | B <sub>11</sub> | Not Used | | A <sub>10</sub> | Not Used | B <sub>10</sub> | Not Used | A <sub>9</sub> | V <sub>cc</sub> | 89 | CLKA | | A <sub>6</sub> | SA <sub>o</sub> | B <sub>8</sub> | SA <sub>1</sub> | A <sub>7</sub> | SA <sub>2</sub> | <b>B</b> <sub>7</sub> | IA <sub>0</sub> | #### **ABSOLUTE MAXIMUM RATINGS\*** | Operating Temp. | (Comm'l) | 0°C to +70°C | |-------------------|----------|------------------| | | (Mil) | 55°C to +125°C | | Storage Temp. (N | o Bias) | 65°C to +150°C | | Voltage on any pi | n with | | | respect to GND | | 0.6V to +7V | | Latch Up Protecti | on,, | > 200 mA | | ESD Protection | | > <u>+</u> 2000V | \*Notice: Stresses above those listed here may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. #### DC CHARACTERISTICS Over Operating Range (See Notes) | SYMBOL | PARAMETER | TEST | CONDITIONS | MIN | MAX | UNITS | |-----------------|----------------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------|-----|-----|-------| | V <sub>OH</sub> | Output High Voltage | V <sub>CC</sub> = Min.<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | l <sub>OH</sub> = −6.5 mA | 2.4 | | > | | V <sub>OL</sub> | Output Low Voltage | $V_{CC} = Min.$<br>$V_{IN} = V_{IH} \text{ or } V_{IL}$ | I <sub>OL</sub> = 20 mA Comm'ł I <sub>OL</sub> = 16 mA Mil | | 0.5 | ٧ | | V <sub>IH</sub> | Input High Voltage | Guaranteed Input | High Voltage | 2.0 | | v | | V <sub>IL</sub> | Input Low Voltage | Guaranteed Input | Guaranteed Input Low Voltage | | 0.8 | , | | l <sub>IX</sub> | Input Load Current | $V_{CC} = Max, V_{IN}$ | V <sub>CC</sub> = Max, V <sub>IN</sub> = GND or V <sub>CC</sub> | | 10 | | | l <sub>OZ</sub> | High Impedance<br>Output Current | V <sub>CC</sub> = Max, V <sub>O</sub> = GND or V <sub>CC</sub> | | -50 | 50 | μΑ | | lea | Power Supply Current | V <sub>CC</sub> ≃ Max | 0°C to +70°C (Comm'l) | | 12 | mA | | Icc | 1 Onci Cuppiy Cuiterit | *CC - Mex | -55°C to +125°C (Mil) | | 15 | | NOTES: 1) Commercial: $V_{CC} = +5V \pm 5\%$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$ . 2) Military: $V_{CC} = +5V \pm 10\%$ , $T_A = -55^{\circ}C$ to $+125^{\circ}C$ . 3) $C_L$ = 50 pF except for $t_{DF}$ where $C_L$ = 5 pF. #### SWITCHING CHARACTERISTICS Over Operating Range (See Notes) | | •••• | | WS59820/ | WS59820B | 1 | | |------------------|-----------------------------------------------------------------------|------|----------|----------|------|-------| | PARAMETER | DESCRIPTION | COMM | ERCIAL | MILI | TARY | UNITS | | | | MIN | MAX | MIN | MAX | | | t <sub>PD</sub> | Clock to Data Out | | 20 | | 22 | | | t <sub>SEL</sub> | Mux Select to Data Out | | 20 | | 22 | | | ts | Input (Data/Instr.) Set Up | 6 | | 6 | | | | t <sub>H</sub> | Input (Data/Instr.) Hold | 5 | | 5 | | | | t <sub>DF</sub> | Output Disable | 7 | 15 | | 16 | ns | | t <sub>OE</sub> | Output Enable | 7 | 18 | | 22 | | | t <sub>PWH</sub> | Clock Pulse Width High | 10 | | 12 | | ] | | t <sub>PWL</sub> | Clock Pulse Width Low | 11 | | 12 | | | | t <sub>BYP</sub> | Bypass to Data Out | | 17 | | 20 | | | t <sub>DYB</sub> | Data Via BYPASS<br>(Data In to Data Out When<br>BYPASS is Active Low) | | 13 | | 16 | | NOTE: Inputs are switching between 0 and 3V with rise and fall times of 1 V/ns and measurements made at 1.5V. All outputs have maximum DC load. # 68 PIN CPGA PIN DESIGNATOR (WS59820B) | PIN<br>NAME | SIGNAL<br>NAME | PIN<br>NAME | SIGNAL<br>NAME | PIN<br>NAME | SIGNAL<br>NAME | PIN<br>NAME | SIGNAL<br>NAME | |-----------------|--------------------|-----------------|--------------------|-----------------|--------------------|-----------------|--------------------| | A <sub>6</sub> | IA <sub>1</sub> | ₿6 | BYPASS | A <sub>5</sub> | OENA | B <sub>5</sub> | DBYA <sub>0</sub> | | A <sub>4</sub> | DBYA <sub>1</sub> | B₄ | DBYA <sub>2</sub> | $A_3$ | GND | B <sub>3</sub> | GND | | A <sub>2</sub> | Not Used | B <sub>1</sub> | GND | B <sub>2</sub> | GND | C <sub>1</sub> | DBYA <sub>3</sub> | | C <sub>2</sub> | DBYA <sub>4</sub> | D <sub>1</sub> | DBYA <sub>5</sub> | D <sub>2</sub> | DBYA <sub>6</sub> | E <sub>1</sub> | DBYA <sub>7</sub> | | Ε <sub>2</sub> | DBYA <sub>B</sub> | F, | DBYA <sub>9</sub> | F <sub>2</sub> | DBYA <sub>10</sub> | G <sub>1</sub> | DBYA <sub>11</sub> | | G <sub>2</sub> | DBYA <sub>12</sub> | H₁ | DBYA <sub>13</sub> | H <sub>2</sub> | DBYA <sub>14</sub> | J <sub>1</sub> | DBYA <sub>15</sub> | | J <sub>2</sub> | V <sub>cc</sub> | K <sub>1</sub> | Vcc | L <sub>2</sub> | Not Used | K <sub>2</sub> | Vcc | | L <sub>3</sub> | V <sub>cc</sub> | K₃ | CLKB | L <sub>4</sub> | SB <sub>0</sub> | K <sub>4</sub> | SB <sub>1</sub> | | 15 | SB <sub>2</sub> | K <sub>5</sub> | ΙΒ <sub>ο</sub> | Le | IB <sub>1</sub> | K <sub>6</sub> | GND | | L <sub>7</sub> | OEN8 | K <sub>7</sub> | DAYB <sub>0</sub> | ٦ | DAYB <sub>1</sub> | K <sub>8</sub> | DAYB <sub>2</sub> | | Lg | GND | K <sub>9</sub> | GND | L <sub>10</sub> | Not Used | К, | GND | | K <sub>10</sub> | GND | J <sub>11</sub> | DAYB <sub>3</sub> | J <sub>10</sub> | DAYB <sub>4</sub> | H <sub>11</sub> | DAYB <sub>5</sub> | | H <sub>10</sub> | DAYB <sub>6</sub> | G <sub>11</sub> | DAYB <sub>7</sub> | G <sub>10</sub> | DAYB <sub>8</sub> | F <sub>11</sub> | DAYB <sub>9</sub> | | F <sub>10</sub> | DAYB <sub>10</sub> | E <sub>11</sub> | DAYB <sub>11</sub> | E <sub>10</sub> | DAYB <sub>12</sub> | D <sub>11</sub> | DAYB <sub>13</sub> | | D <sub>10</sub> | DAYB <sub>14</sub> | C <sub>11</sub> | DAYB <sub>15</sub> | C <sub>10</sub> | Vcc | B <sub>11</sub> | v <sub>cc</sub> | | A <sub>10</sub> | Not Used | B <sub>10</sub> | Vcc | A <sub>9</sub> | Vcc | B <sub>9</sub> | CLKA | | A <sub>8</sub> | SA <sub>0</sub> | В8 | SA <sub>1</sub> | A <sub>7</sub> | SA <sub>2</sub> | B <sub>7</sub> | IA <sub>0</sub> | #### PACKAGE ORIENTATION (W\$59820B) # ORDERING INFORMATION | PART NUMBER | SPEED<br>(ns) | PACKAGE<br>TYPE | PACKAGE<br>DRAWING | OPERATING<br>TEMPERATURE<br>RANGE | WSI<br>MANUFACTURING<br>PROCEDURE | |-------------|---------------|--------------------|--------------------|-----------------------------------|-----------------------------------| | W\$59820J | 23 | 68 Pin PLDCC | J1 | Comm'l | Standard | | WS59820G | 23 | 68 Pin Ceramic PGA | G1 | Commil | Standard | | W\$59820GMB | 25 | 68 Pin Ceramic PGA | G1 | Military | MIL-STD-883C | | WS59820BJ | 23 | 68 Pin PLDCC | J1 | Comm <sup>3</sup> I | Standard | | WS59820BG | 23 | 68 Pin Ceramic PGA | G1 | Comm'l | Standard | | WS59820GMB | 25 | 68 Pin Ceramic PGA | G1 | Military | MIL-STD-883C | | GENERAL INFORMATION | | |------------------------------------------------|---| | PROM/RPROM MEMORY PRODUCTS | 4 | | EPROM MEMORY PRODUCTS | } | | PROGRAMMABLE SYSTEM" DEVICES (PSD) | | | MEMORY PROGRAMMING AND PSD DEVELOPMENT SYSTEMS | | | CMOS LOGIC PRODUCTS | | | MILITARY PRODUCTS | 7 | | QUALITY AND RELIABILITY | } | | PACKAGE INFORMATION | | | SALES REPRESENTATIVES AND DISTRIBUTORS | | # **SECTION INDEX** | MILITARY PRODUCTS | · | 7-1 | |-------------------|---|-----| | | | | For additional information, call 800-TEAM-WSI (800-832-6974). In California, call 800-562-6363. Waferscale Integration, Inc. (WSI) is committed to supplying products that meet the demands of the Military/Hi-Reliability marketplace. WSI's very high performance CMOS EPROM (with its patented Split-Gate design) and Logic technology offers an intrinsic reliability that, when coupled with Military screening and testing, produces an extremely enhanced and reliable product. All WSI products can be procured fully compliant to Paragraph 1.2.1 of MIL-STD-883C. The WSI Quality Assurance Program has been designed and implemented to maintain the high standards needed to repeatedly produce these products. The cohesiveness of the Program is accomplished through a comprehensive Document Control system that assures the repeatability of the process. State-of-the-art equipment and techniques are being used extensively throughout Design, Wafer Fabrication, Assembly, Screening and Testing (Method 5004), and Quality Conformance Inspections (Method 5005) to produce the highest yields possible with their associated reliability enhancement. The tables below describe the program in detail. Worthy of notation is the fact that WSI UV EPROMs are subjected to a 100% data retention test in wafer form (72 hours at 225°C). This wafer data retention test, with its high activation temperature, assures that data retention problems are reduced and virtually eliminated. TABLE I. 100% SCREENING TO METHOD 5004 All product is subjected to the following 100% screening flow. Screening test methods are in accordance with MIL-STD-883, Method 5004. (Latest issues in effect.) | SCREEN | TEST METHOD/CONDITION | QUALITY<br>LEVEL<br>100% | | |-------------------------------------|--------------------------------------------------------------------------------------|--------------------------|--| | Data Retention (EPROMs Only) | 72 Hours at 225°C | | | | Visual and Mechanical | 5004 | | | | Internal Visual | 2010/Condition B | 100% | | | Temperature Cycle | 1010/Condition C | 100% | | | Constant Acceleration | 2001/Condition D or E (Y <sub>1</sub> Axis) | 100% | | | Hermeticity | 1014 | | | | Fine | Condition A or B | 100% | | | Gross | Condition C | 100% | | | External Visual | 2009 | 100% | | | Burn-In | 5004 | | | | Pre-Burn-In Electrical | Per Applicable WSI Device Specifications or Military Drawing, $T_A = +25^{\circ}C$ . | 100% | | | Burn-In | 1015/Condition D, T <sub>A</sub> = +125°C Minimum | 100% | | | Final Electrical Tests (See Note 1) | 5004 | <u> </u> | | | Static (DC) | a) $T_A = +25^{\circ}C$ , +125°C, and -55°C | 100% | | | Functional | b) Power Supply Extremes | 100% | | | Switching (AC) | | | | | Percent Defective Allowable (PDA) | 5004 | 5% | | | | Paragraph 3.5.1 | | | | Quality Conformance Inspection | 5005 | | | | Sample Selection | See Tables II Through V | Sample | | | External Visual | 2009 | 100% | | NOTE: 1. Per applicable WSI device specification or Military Drawing. TABLE II. GROUP A QUALITY CONFORMANCE INSPECTION Group A Inspection is performed on each inspection lot per MIL-STD-883, Method 5005, Table 1. | | · | MAX | MAXIMUM | | | |---------------------------------------------------------------------------------|------|----------------|------------------|--|--| | TEST (See Note 1) | LTPD | SAMPLE<br>SIZE | ACCEPT<br>NUMBER | | | | Subgroup 1<br>Static Tests at T <sub>A</sub> = +25°C | 2 | 116 | 0 | | | | Subgroup 2 Static Tests at Maximum Rated Operating Temperature | 2 | 116 | 0 | | | | Subgroup 3 Static Tests at Minimum Rated Operating Temperature | 2 | 116 | 0 | | | | Subgroup 4 (See Note 2) Dynamic Tests at T <sub>A</sub> = +25°C | 2 | 116 | 0 | | | | Subgroup 5 (See Note 2) Dynamic Tests at Maximum Rated Operating Temperature | 2 | 116 | 0 | | | | Subgroup 6 (See Note 2) Dynamic Tests at Minimum Rated Operating Temperature | 2 | 116 | 0 | | | | Subgroup 7 Functional Tests at T <sub>A</sub> = +25°C | 2 | 116 | 0 | | | | Subgroup 8 Functional Tests at Maximum and Minimum Rated Operating Temperatures | 2 | 116 | 0 | | | | Subgroup 9 Switching Tests at T <sub>A</sub> = +25°C | 2 | 116 | 0 | | | | Subgroup 10 Switching Tests at Maximum Rated Operating Temperature | 2 | 116 | 0 | | | | Subgroup 11 Switching Tests at Minimum Rated Operating Temperature | 2 | 116 | 0 | | | NOTES: 1. Per applicable WSI device specification or Military Drawing. 2. Subgroups 4, 5, and 6 are not applicable to WSI products. ### TABLE III. GROUP B QUALITY CONFORMANCE INSPECTION Group B quality conformance tests are performed on each inspection lot in accordance with MIL-STD-883, Method 5005, Table IIb. | TEST | TEST<br>METHOD | TEST CONDITIONS | QUALITY LEVEL/<br>MAXIMUM ACCEPT<br>NUMBER | |---------------------------------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------| | Subgroup 2<br>Resistance to Solvents | 2015 | 4 Chemical Solutions | 4 Devices (No<br>Failures) | | Subgroup 3<br>Solderability | 2403 | Soldering Temperature of<br>+245°C ± 5°C | LTPD 10/Accept = 2<br>38 Leads From 3<br>Devices Minimum | | Subgroup 5 Bond Strength Ultrasonic or Wedge | 2011 | Condition C or D | LTPD 15/Accept ± 1<br>34 Bonds From 4<br>Devices Minimum | | Subgroup 8 Electrostatic Discharge Sensitivity Classification | 3015 | Unless Otherwise Specified, This Test<br>Will be Performed for Initial Qualifi-<br>cation of New Product or Redesign. | LTPD 15/Accept = 0 | ### TABLE IV. GROUP C QUALITY CONFORMANCE INSPECTION Group C quality conformance tests are performed on inspection lots every 52 weeks in accordance with MIL-STD-883, Method 5005, Table III. | TEST | TEST<br>METHOD | TEST CONDITIONS | QUALITY LEVEL/<br>MAXIMUM ACCEPT<br>NUMBER | |--------------------------------------|----------------|---------------------------------------------------------|--------------------------------------------| | Subgroup 1<br>Steady-State Life Test | 1005 | Condition D, 1000 Hours at T <sub>A</sub> = 125°C | LTPD 5/Accept = 2 | | End-Point Electrical | | or Equivalent Per WSI Specification or Military Drawing | | TABLE V. GROUP D QUALITY CONFORMANCE INSPECTION Group D quality conformance tests are performed on inspection lots every 52 weeks in accordance with MIL-STD-883, Method 5005, Table IV. | TEST | TEST<br>METHOD | TEST CONDITIONS | QUALITY LEVEL/<br>MAXIMUM ACCEPT<br>NUMBER | |----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------| | Subgroup 1<br>Physical Dimensions | 2016 | Per WSI Outline Drawing and<br>Appendix C of MIL-M-38510 | LTPD 15/Accept = 2 | | Subgroup 2<br>Lead Integrity | 2004 or<br>2028 | Test Condition B2 (Lead Fatigue) or D | LTPD 15/Accept = 2 | | Hermeticity, Fine and Gross | 1014 | Condition A or B and C | | | Subgroup 3 Thermal Shock Temperature Cycling Moisture Resistance Hermeticity, Fine and Gross Visual Examination | 1011<br>1010<br>1004<br>1014<br>1004,<br>1010 | Condition B Minimum Condition C Minimum Condition A or B and C | LTPD 15/Accept = 2 | | End-Point Electrical Parameters | | Per WSI Specification or Military<br>Drawing | | | Subgroup 4 Mechanical Shock Vibration, Variable Frequency Constant Acceleration Hermeticity, Fine and Gross Visual Examination End-Point Electrical Parameters | 2002<br>2007<br>2001<br>1014<br>2009 | Condition B Minimum Condition A Minimum Condition D or E Condition A or B and C Per WSI Specification or Military Drawing | LTPD 15/Accept = 2 | | Subgroup 5 Salt Atmosphere Hermeticity, Fine and Gross Visual Examination | 1009<br>1014<br>1009 | Condition A Minimum<br>Condition A or B and C | LTPD 15/Accept = 2 | | Subgroup 6<br>Internal Water Vapor | 1018 | 5,000 ppm Maximum Water Content at 100°C | 3 Devices, 0 Failures<br>or 5 Devices, 1 Failure | | Subgroup 7<br>Adhesion of Lead Finish | 2025 | | LTPD 15/Accept = 2 | | Subgroup 8<br>Lid Torque | 2024 | As Applicable to Glass-Frit Packages | LTPD 15/Accept = 0 | #### WSI'S SMD PRODUCTS WSI supports the Standardized Military Drawings (SMD) program sponsored by the Defense Electronics Supply Center (DESC), Dayton, Ohio 45444-5277, and has submitted Certificates of Compliance for the following products: | SMD NO. | WSI PART NO. | ESTIMATED DESC<br>PUBLICATION DATE | |------------|-------------------------------|------------------------------------| | 85102 | WS27C64F/WS27C64L/WS57C64F | Available Now | | 5962-86063 | WS27C256F/WS27C256L/WS57C256F | Available Now | | 5962-87515 | WS57C49B | Available Now | | 5962-87529 | WS57C45 | Available Now | | 5962-87614 | WS27C010L | Available Now | | 5962-87648 | WS27C512L | Available Now | | 5962-87650 | WS57C191B/WS57C291B | Available Now | | 5962-87661 | WS27C128F/WS27C128L/WS57C128F | Available Now | | 5962-87708 | WS5910 | Available Now | | 5962-88733 | WS59510 | Available Now | | 5962-88734 | WS57C191B/WS57C291B OTP | Available Now | | 5962-87735 | WS57C45 OTP | Available Now | | 5962-88736 | WS59520 | Q4, 1989 | | 5962-88535 | WS5901 | Available Now | | 5962-89538 | WS57C51B | Q4, 1989 | | 5962-86805 | WS27C210L | Q4, 1989 | Copies of the SMD may be obtained by calling DESC at Tel. 513-296-6095, Any of the above products can also be obtained compliant to MIL-STD-883C. #### WSI'S MIL-STD-883C COMPLIANT PRODUCTS When Standardized Military Drawings are not yet available for new products offered by WSi, military versions of these products may be obtained compliant to MIL-STD-883C: | | | FASTEST<br>MILITARY SPEED | |------------|------------------------------------------|---------------------------| | WS27C010L | 128K × 8 CMOS EPROM | 150 ns | | WS27C040L | 512K x 8 CMQS EPROM | 150 ns | | WS27C210L | 64K × 16 CMOS EPROM | 120 ns | | WS27C512F | 64K × 8 CMOS EPROM | 90 ns | | WS57C43B | 4K x 8 CMOS PROM/RPROM | 30 ns | | W\$57C51B | 16K × 8 CMOS PROM/RPROM | 35 ns | | WS57C65 | 4K × 16 CMOS EPROM | 70 ns | | WS57C256F | 32K × 8 CMOS EPROM | 55 ns | | WS57C257 | 16K × 16 CMOS EPROM | 55 ns | | WS59016 | 16-Bit CMOS Bit Slice Processor | 27 MHz | | WS59032 | 32-Bit CMOS Bit Slice Processor | 29 MHz | | WS59520/21 | CMOS Pipeline Register | 24 ns | | WS59820 | CMOS Bi-Directional Register | 22 ns | | MAP168 | User-Configurable Peripheral with Memory | 45 ns | | PAC1000 | User-Configurable 16-Bit Microcontroller | 16 MHz | | SAM448 | User-Configurable Microsequencer | 20 MHz | | sate | DE NITOR | EATTON. | | | 1 | |--------|-----------------------------|-----------|----------|--------|----| | FACIL | HEATIN M | | otucis | | 2 | | SHOR | A REMORT | PRODUCI | | | 3 | | PROG | HAMMADLE | SYSTEM" | DEVICES | (PSD) | 4 | | | PARTICIPATE<br>EVERTICATION | | | | 5 | | смоя | LDGIC PA | oucis | | | 6 | | MILTA | NY PRODU | cro | | | 7 | | QUALI | TY AND RE | LIABILITY | | | 8 | | PACKA | GE HIFCHA | LATION : | | | 9 | | 341.53 | HEPPESEN | TATIVES A | ND DISTR | BUTORS | 10 | # **SECTION INDEX** | QUALITY AND RELIABILITY | 8-1 | |-------------------------|-----| |-------------------------|-----| For additional information, call 800-TEAM-WSI (800-832-6974). In California, call 800-562-6363. # **QUALITY STATEMENT** WaferScale Integration, Inc. is committed to producing and delivering defect-free products and services that meet or exceed the specified requirements. We are dedicated to a system of defect prevention and an attitude of zero defects through management example. The management of WaferScale Integration, Inc. pledges this to you . . . our CUSTOMER. # QUALITY & RELIABILITY PROGRAM #### INTRODUCTION The Quality & Reliability (Q & R) Program at WSI is intended to comply with the latest requirements of: MIL-I-45208, "Inspection System Requirements;" MIL-Q-9858, "Quality Program Requirements;" and Appendix A of MIL-M-38510, "Quality Assurance Program." The task of the Q & R Program is to assure that all delivered products conform to the requirements of each order placed with the company and to drive the quality and reliability improvement process to optimize product performance and market acceptance. In order to support the above, WSI has organized its Q & R Department into four main sections: #### 1.0 Quality Control (QC) - The main functions of QC are: - 1.1 QC Engineering To provide the Quality Control function and the manufacturing function with technical support. - 1.2 Materials Quality Control Assures that all raw materials used in the manufacture of the final product meet WSI specified requirements. - 1.3 Process Quality Control Assures that all WSI manufacturing processes are within their specified control limits and that in-process product maintains the highest quality level. #### 2.0 Quality Assurance (QA) — The main functions of QA are: - 2.1 QA Engineering To provide a factory interface for customers on all field returns and corrective action requests; to provide technical assistance to other QA functions and engineering functions in matters of product quality. - 2.2 QA Inspection To assure that the final product meets the internal product specifications, applicable customer specifications, and/or other contractual requirements. - 2.3 Calibration To provide a function that assures all equipment used to test or accept product is properly calibrated at set intervals to assure product quality. # 3.0 Reliability - The main functions of Reliability are: - 3.1 Reliability Engineering (RE) To assure that all manufactured products reflect the highest reliability standards and to measure this with in-house programs to compare against these standards; to provide technical assistance to other engineering functions in matters of product reliability; to prepare and execute Qualification plans for new or revised designs, packages and processes. - 3.2 Reliability Test Lab To provide suitable step/stress facilities in-house, or at an appropriate vendor, for the purpose of conducting qualifications or quality conformance inspections. - 3.3 Failure Analysis Lab To provide and maintain a Failure Analysis function in-house, or at an appropriate vendor, for the purpose of investigating the cause(s) of failure(s) and for their systematic elimination from the product. #### 4.0 Configuration Control — The main functions are: - 4.1 Document Control To provide an organized, systematic function for originating, changing and distributing internal specifications and drawings; to provide for the prompt notification of changes to customers with Change Notification Requirements. - 4.2 Audits To provide a system for periodically checking WSI's and vendor's quality programs for compliance with stated policies, procedures and contractual requirements. - 4.3 Specification Review and Writing To provide a function for reviewing customer documentation and converting those requirements to in-house requirements. - 5.0 For detailed coverage of WSI's total Q & R System, write or call for our "Quality & Reliability Policy Manual." #### QUALITY #### What Is Quality? Quality is something we all strive for, but seem at a loss to define simply. At WSI we have chosen to adopt Phil Crosby's definition because it is the simplest and to-the-point. ### Quality is: "Conformance to the requirements." Quality is not relegated only to the state of the product. It encompasses all administrative areas also. At WSI we strive for zero defects and our programs are geared to attain this. 883 #### **Product Flows** WSI offers five standard product flows which are shown below: | 1.0 | | Flows | 883<br>Class B | Mil-Temp | Standard | Standard | Standard | |-------------------|----------------------------------------|----------------------------------------------------------------|-----------------------------|--------------|------------------------------------------------------|--------------|------------| | 2.0 | Packages | | Hermetic | Hermetic | Hermetic | Hermetic | Plastic | | 3.0 | Operating Temperature Range | | Military<br>-55°C to +125°C | | Industrial Commercial<br>-40°C to +85°C 0°C to +70°C | | | | | SCREENS & INSPECTIONS | MIL-STD-883 METHOD/CONDITION<br>OR WSI REQUIREMENT | 883 | MIL-TEMP | STANDARD | STANDARD | STANDARD | | 4.0 | Preseal | M2010/Condition B | 100% | N/A | N/A | N/A | N/A | | 4.0 | Inspection | WSI Requirement | N/A | 100% | 100% | 100% | 100% | | 6.0 | Temperature<br>Cycle | M1010/Condition C<br>10 Cycles, -65°C to +150°C | 100% | N/A | N/A | N/A | N/A | | 7.0 | Constant<br>Acceleration | M2001/Condition D or E<br>Y1:20K Gs or 30K Gs | 100% | N/A | N/A | N/A | N/A | | 8.0<br>8.1<br>8.2 | Hermeticity<br>Fine Leak<br>Gross Leak | M1014/Condition A or B<br>M1014/Condition C | 100%<br>100% | 100%<br>100% | 100%<br>100% | 100%<br>100% | N/A<br>N/A | | 9.0 | Data Retention (EPROMs only) | Wafers — 72 Hours at 225°C | 100% | 100% | 100% | 100% | 100% | | 10.0 | Pre Burn-In<br>Electricals | Per Applicable Data Sheet | 100% | 100% | 100% | 100% | N/A | | 11.0 | Burn-In | M1015/Condition A or D<br>160 Hours at +125°C or<br>Equivalent | 100% | Note 1 | Note 1 | Note 1 | N/A | | 12.0 | Post Burn-In<br>Electricals | Per Applicable Data Sheet | 100% | 100% | 100% | 100% | N/A | | 13.0 | % Defective<br>Allowable | M5004, Paragraph 3.5.1 | 5% | N/A | N/A | N/A | N/A | | 14.0 | Final<br>Electricals | Per Applicable Data Sheet | 100% | 100% | 100% | 100% | 100% | | 15.0 | Quality<br>Conformance | QCI per M5005/Group A | Sample | Sample | Sample | Sample | Sample | | 16.0 | External * | M2009 | 100% | N/A | N/A | N/A | N/A | | 10.0 | Visual | WSI Requirement | N/A | 100% | 100% | 100% | 100% | | 17.0 | Quality<br>Conformance | QCI per M5005/<br>Group B, C and D | Sample | N/A | N/A | N/A | N/A | | 18.0 | Shipping<br>Inspection | Every Shipment | 100% | 100% | 100% | 100% | 100% | <sup>\*</sup> WSI ships visual and mechanical criteria to a 0.1% AQL. **Note:** 1, 6–21 hours at 150°C depending on product family. Consult factory for details. # RELIABILITY INTRODUCTION WSI is committed to serving its customers with the most reliable products available. From the onset, products are designed, manufactured and tested to rigorous WSI standards which culminate in devices that are better in both performance and reliability. #### RELIABILITY GOALS The failure rate for any integrated circuit has been classically described as having a "bathtub" curve (see Figure 1). The "bathtub" curve shows three main stages of a product's life: 1) A very high failure rate in the beginning, known as the infant mortality period, which normally represent the first 300 hours in a system. 2) A constant failure rate period, with relatively few failures, known as the intrinsic failure rate or useful life. This period represents the next 20 years or more of operation. 3) Eventually, the devices enter the wearout region where failures begin to occur very rapidly again. The mean time to failure for wearout is >20 years. Figure 1 - Bathtub Curve WSI has established the following Reliability Goals at $T_A = 55^{\circ}C$ : • Infant Mortality 0–300 Hours ≤0.1% • Intrinsic Failure 300 Hours– ≤100 FITs Rate 20 Years • Wear Out MTTF >20 Years In order to meet the infant mortality goal of 0.1%, an appropriate burn-in screen may be implemented. Data collected on 10,000 EPROMs, from various wafer fab runs, showed the failure rate to be 0.23% during the first six hours of burn-in which then dropped to 0.02% over the next 21 hours. This demonstrated that a proper burn-in (150°C, 6.5V) for six hours was sufficient to lower the failure rate to less than 0.1%. This screen is revisited on a periodic basis to determine whether or not it is continuing to meet the stated goal. Similar data is collected when a new process is released to production. #### RELIABILITY PREDICTION The life expectancy of an integrated circuit can be accelerated by both temperature and voltage. At WSI, both are used extensively in assessing product reliability. #### Temperature For many years, temperature had been known to be an accelerator of various types of failure mechanisms. By increasing the temperature, it was observed that the devices took less time to fail. By elevating the temperature, long term reliability data can be collected in a relatively short time. Failure rate calculations are based upon data collected from accelerated life testing. The temperature dependence on accelerating failures has been shown to be exponential. The acceleration factor between two temperatures can be calculated by using the Arrhenius equation: $$A = Exp \frac{E_a}{k} \left( \frac{1}{T_1} - \frac{1}{T_2} \right)$$ T<sub>1</sub> = Application Junction Temperature T<sub>2</sub> = Accelerated Stress Junction Temperature $k = 8.62 \times 10^{-5} \text{ eV/°K}$ E<sub>a</sub> = Thermal Activation Energy Each failure mechanism is accelerated differently by temperature. The thermal activation energy is a constant which adjusts for the temperature dependence for the various failure mechanisms. The following activation energies are used for each failure mechanism: | Failure Mechanism | Activation Energy (E <sub>a</sub> ) | | |----------------------|-------------------------------------|--| | Oxide Defects | 0.3 eV | | | Masking Defects | 0.5 eV | | | Assembly Defects | 0.5 eV | | | Bulk Silicon Defects | 0.5 eV | | | Electromigration | 0.5-0.9 eV | | | Charge Loss | 0.6 eV | | | Contamination | 1.0 eV | | #### Voltage Oxide defects are more highly accelerated by voltage than by temperature (note the low activation energy for oxide defects). To obtain a higher acceleration for oxide defects during a lifetest, the supply voltage is increased by 6.5 volts when possible. By increasing the supply voltage, an additional acceleration of 55× is obtained for oxide defects. #### **FAILURE RATE CALCULATIONS** Failure rate calculations are based on a summary of the life test results. Typically, the failure rate is calculated for a family of devices manufactured on a given process. To calculate a failure rate, the acceleration factor for each activation energy must be calculated between the accelerated stress temperature and the application temperature. Junction temperatures are used rather than ambient temperatures. The junction temperature is the temperature at the die surface due to the heat generated by the device itself. The junction temperature is the product of the power dissipation multiplied by the thermal resistance of the package and is then added to the ambient temperature. $$T_j = T_A + (\theta_{JA})(P)$$ ; where $P = (I_{CC})(V_{CC})$ The next step is to calculate the number of accelerated device hours from the lifetest data. The number of device hours is the product of the sample size multipfied by the hours of the lifetest. The equivalent device hours for each activation energy is calculated by multiplying the device hours by the acceleration factor. The failure rate for each activation energy is computed by dividing the total number of failures with the same activation energy by the equivalent device hours. Typically a 60% confidence level is used for calculating failure rates. The total failure rate is the summation of all the failure rates for each activation energy. The failure rate is expressed in FITs which is the number of failures per 109 device hours: Failure Rate = $$\sum \frac{F(E_a, 60\% \text{ UCL})}{A(E_a, T_1, T_2) \times D} \times 10^9 \text{ FITs}$$ $F(E_a, 60\% \text{ UCL}) = 1.049 \text{ (Failures with same } E_a) + 1.0305$ $A(E_a, T_1, T_2) = \text{Acceleration Factor}$ D = Device Hours #### RELIABILITY DATA SUMMARY The Reliability Data Summary is a quarterly publication which presents all WSI reliability data and is available to WSI customers. The data is presented with the test results at each timepoint with accompanying failure analysis where applicable. In this manner, the customer can compute the failure rate for his own application. For convenience, the failure rates have been computed to 55°C using the previous method discussed. Current life test results show a failure rate of 63 FITs at 55°C on EPROMs with a density of 64K and higher. This data was computed from approximately 9 million device hours. The failure rate for Bit Slice products was approximately 106 FITs after 2 million device hours. # PRODUCT RELIABILITY ElectroStatic Discharge Sensitivity (ESDS) WSI products are tested for ESDS in accordance with Method 3015 of MIL-STD-883. Typical inputs fail around 5,000 volts and outputs fail in the range of 3,000 to 5,000 volts. Testing is performed on new products or when changes occur that can influence the ESDS of a device (i.e., redesign, new process, etc.). #### Latch-Up Latch-up is a condition that occurs due to excessive current (spikes) in the circuit periphery and creates a large potential that triggers a parasitic SCR inherent to all CMOS processes. Latch-up can be destructive to the device. To reduce latch-up, WSI employs an epitaxial layer above a low resistivity substrate. This diverts the current to the substrate, away from the active circuitry, reducing the lateral potential which triggers the latch-up. WSI products are tested for latch-up between -1.0 and +7.0 volts with currents up to 200 mA forced on any one pin. #### Qualifications All new processes, major process changes, or new design rules must pass a reliability qualification. One to three lots are used depending on the reliability risk involved. Qualification requires a minimum 1000-hour life test at 125°C. EPROMs are stressed dynamically at 150°C with an overvoltage condition of 6.5 volts. (The overvoltage accelerates oxide defects an additional 55×.) Qualifications place heavy emphasis on the first 48 hours (infant mortality) of the life test. Larger sample sizes are used initially with the number decreasing as the qualification progresses. If other reliability stresses are to be used in the qualification, those units will receive a 48-hour burn-in prior to starting those stresses in order to eliminate any unrelated failures. Logic and EPROM products run on the same fab process with the Logic products lacking the steps for the EPROM products. The peripheral circuitry of the EPROM, decoders, I/Os, etc., have the identical design rules as the Logic products. Every reliability evaluation on an EPROM product also evaluates the Logic product line. Testing and failure analysis is easier on an EPROM. Because of the large availability of EPROM burn-in boards, larger sample sizes can be used. Also, the straightforward operation of an EPROM allows 100% dynamic stressing during burn-in at a higher temperature and voltage. EPROMs are subjected to special qualification requirements to study the data retention characteristics of the EPROM cell. These devices are programmed with a 100% zero pattern and then baked at 150°C, 200°C, and 250°C for 1000 hours. These tests are performed to insure that WSI reliability goals have been met. Other tests include Temperature Cycle from -65°C to +150°C for 1000 cycles. In addition, plastic packaged products must pass 1000 hours of Temperature Humidity Bias at 85°C and 85% relative humidity or 100 hours of HAST (High Accelerated Stress Test) at 120°C and 85% relative humidity, and 168 hours of Pressure Pot at 15 PSIG. #### **EPROMs** Because of the floating gate storage cell, EPROMs have unique reliability considerations. Data retention is related to the ability to store a charge on the floating gate of the EPROM cell. Charge loss can shift the threshold of the EPROM cell from a programmed state to an unprogrammed state, i.e., from a logical 0 to a 1. Charge loss is the result of defects in the oxide surrounding the floating gate. These defects occur during wafer processing and generally affect a single bit in the array. It has been shown that defective bits of this type lose their charge very rapidly with high temperature. For this reason, they can be effectively screened out with a high temperature bake. #### **EPROM Screening** Data retention screening is performed on all EPROM products. Screening is at the wafer level so that higher temperatures can be used without the fear of affecting the solderability of a packaged unit. The screen consists of programming each device 100% and then baking the wafers for 72 hours at 225°C. After the bake, the 100% pattern is verified. This screen is equivalent to 11.5 years of continuous operation at 55°C. Charge can also flow electrically to the floating gate. Charge gain is charge transfer from either the word line or the bit line to the floating gate such that an unprogrammed device becomes programmed. To date, charge gain has not been observed on any WSI EPROM. ### **EPROM Programming** Electrical charge loss is the major cause for programming failure. Program Disturb is charge transfer from the floating gate to the bit line. This charge loss mechanism occurs during programming due to the high electrical fields present. Failure occurs when an already programmed cell loses charge as other cells, with the same bit line, are being programmed. This failure mechanism is the result of oxide defects at the edge of the floating gate. DC Erase is electrical charge loss to the word line, DC Erase is the result of defects in the oxide between the floating gate and the word line above. Like Program Disturb, DC Erase occurs during programming when an already programmed cell losses charge as adjacent cells on the same word line are programmed. The WSI split gate EPROM has matured to the point that programmability by the customer can be >99.9%. Product Assurance data collected on over 5000 units showed programmability to be 99.98%. The most recent Program/Erase cycling data had no fails out to 100 cycles. By focusing on eliminating Program Disturb and DC Erase, the threshold of a programmed EPROM cell is consistently well above 7.0 volts and typically above 8.0 volts. This provides additional operating margin and reliability. #### Split Gate vs. Traditional EPROMs The patented WSI split gate EPROM (Patent Numbers 4.328.565; 4.361.847; 4.409.723; 4.639.893; 4.795.719; 4,649,520; 4,758,869) has several inherent advantages over the traditional stacked gate EPROM. One major advantage is better control over the etching of the floating gate during wafer processing. With the traditional stacked gate EPROM, a self-aligning process is used to define the floating gate. That is, a layer of poly is first deposited for the floating gate, followed by an oxide layer, and finally another poly layer for the control gate. To define and etch the floating gate, the control gate poly and poly-poly oxide are first etched and are used as the mask to define the floating gate. This means that the etching of the control gate and the poly-poly oxide must be very well controlled in order to achieve good definition of the floating gate. For the WSI split gate EPROM, the floating gate is etched using conventional methods in the step following the poly deposition of the floating gate. This way the floating gate etch is very well controlled and is not dependent upon both a poly and an oxide etch. This leads to another advantage for the WSI split gate EPROM. Because of the critical etching involved with the traditional stacked gate EPROM, it is difficult to use a silicide on the control gate to reduce the poly resistance and speed up the device. The conventional processing steps used to make the WSI split gate EPROM does allow for the successful use of silicide and is used on many products. Another advantage lies in the quality of the oxide surrounding the floating gate. Following the floating gate etch on the stacked gate EPROM, a third oxide is grown which contacts the edge of the floating gate as well as the poly-poly exide. The floating gate is now surrounded by three separate oxides (gate oxide, poly-poly oxide and edge oxide), all of which contribute to defects. On the other hand, the WSI split gate EPROM has a homogeneous poly-poly oxide which contacts the floating gate at the top as well as the edges. Because the floating gate of the split gate EPROM is surrounded by only two oxides, neither of which are etched, better oxide integrity is obtained. Oxide integrity is the key in reducing reliability problems such as: Data Retention, Program Disturb and DC Erase. #### PROCESS RELIABILITY WSI utilizes a Class 10 wafer fab facility for all its wafer processing. Most processing is performed by robotics which reduces the human factors such as contamination and handling from contributing to reliability failures. Photolithography is performed using state-of-the-art steppers which eliminates marginal mask defects from becoming reliability hazards. Passivation cracks and metal shifting on double layer metal devices are minimized on even large die through a planarization process. When processing is completed, the back of the wafer is polished to remove oxides and other processing artifacts. This results in better eutectic die attach at assembly and reduces the chances of die cracking. #### The CMOS Advantage The low power characteristics of CMOS greatly enhance the reliability of any system. This can be demonstrated by comparing the thermal characteristics of WSI's RPROM vs a Bipolar PROM and applying it to reliability. For instance, if we assume a 24-pin CERDIP package with a thermal resistance of 63°C in an ambient temperature of 55°C, the following junction temperatures are obtained: | WS57C49<br>CMOS RPROM<br>(Standby) | WS57C49<br>CMOS RPROM<br>(18 MHz) | 64K Bipolar<br>PROM | |------------------------------------|-----------------------------------|--------------------------| | $I_{CC} = 15 \text{ mA}$ | I <sub>CC</sub> = 50 mA | I <sub>CC</sub> = 150 mA | | P = 75 mW | P = 250 mW | P = 750 mW | | $T_R = 5$ °C | T <sub>R</sub> = 16°C | 7 <sub>R</sub> = 47°C | | T <sub>J</sub> = 60°C | T <sub>J</sub> = 71°C | $T_j = 102$ °C | Calculating the acceleration factor of the Bipolar PROM over the WSI EPROM, using an activation energy of 0.5 eV, we find that the acceleration is $7\times$ in the standby mode and 4x at 18 MHz. This means that by running cooler, the WSI RPROM will have a life expectancy of 4 to 7 times greater than its Bipolar PROM equivalent. The following tables show reliability results obtained on various WSI products. #### TABLE 1. EPROM RELIABILITY DATA #### DYNAMIC HIGH TEMPERATURE LIFE TEST | CONDITIONS | 48 HOURS | 168 HOURS | 500 HOURS | 1000 HOURS | 1500 HOURS | 2000 HOURS | |------------|-----------|-----------|-----------|------------|------------|------------| | 125°C/6.5V | 0/450 | 0/450 | 0/450 | 0/450 | | | | 150°C/6.5V | 13/15,479 | 5/9385 | 13/8344 | 18/7923 | 0/486 | 0/486 | Total Device Hours: 9,088,228 @ 150°C 450,000 @ 125°C Junction Temperature Above Ambient: +5°C | Ea | Accelerated Device Hours | # Failures | Fallure Rate | |-------------|--------------------------|------------|--------------| | 0.3 eV x 55 | 5.11 × 10 E9 | 1 | 0.4 FITs | | 0.5 eV | 4.43 × 10 E8 | 7 | 19 FITs | | 0.6 eV | 9.58 × 10 E8 | 39 | 43 FITs | | 1.0 eV | 2.09 × 10 E10 | 2 | 0.2 FITs | Total Failure Rate: 62.6 FITs (55°C; 60% Confidence Level) #### TABLE 1. EPROM RELIABILITY DATA (Cont.) #### HIGH TEMPERATURE STORAGE LIFE TEST | CONDITIONS | 48 HOURS | 72 HOURS | 168 HOURS | 500 HOURS | 1000 HOURS | |------------|----------|----------|-----------|-----------|------------| | 150°C | 0/375 | | 0/375 | 0/375 | 0/375 | | 170°C | 0/144 | | 0/144 | 1/144 | 1/143 | | 200°C | 1/1630 | | 9/1629 | 11/1620 | 12/1609 | | 225°C | | 0/416 | 5/416 | 9/411 | 9/402 | Product Types: WS27C64F, WS57C64F, WS57C49, WS27C128F, WS27C256F, WS27C256L, WS57C43B, WS57C49B, WS57C256F. #### TABLE 2. OTP EPROM RELIABILITY DATA #### DYNAMIC HIGH TEMPERATURE LIFE TEST | DHTL 150°C | 48 Hours | 168 Hours | 500 Hours | 1000 Hours | |------------|----------|-----------|-----------|------------| | 6.5 Volts | 4/3495 | 0/1252 | 0/1183 | 6/1175 | #### **TEMPERATURE/HUMIDITY WITH BIAS** | THB<br>85°C/85% RH<br>5.0 Volts | <b>168 Hours</b><br>0/287 | <b>500 Hours</b><br>0/287 | 1 <b>000 Hours</b><br>0/287 | |---------------------------------|---------------------------|---------------------------|-----------------------------| |---------------------------------|---------------------------|---------------------------|-----------------------------| #### HIGHLY ACCELERATED STRESS TEST (HAST) | CONDITIONS | 100 HOURS | 200 HOURS | |--------------|-----------|-----------| | 120°C/85% RH | 0/351 | 0/39 | #### PRESSURE POT | PPOT | 96 Hours | 168 Hours | 240 Hours | |---------------|----------|-----------|-----------| | 15 PSIG/121°C | 1/734 | 1/733 | 8/732 | #### **TEMPERATURE CYCLE** | | <del> </del> | | | |--------------|--------------|------------|-------------| | TC | 100 Cycles | 500 Cycles | 1000 Cycles | | -55°C/+150°C | 0/572 | 3/572 | 12/569 | Products: WS57C64F, WS27C256L, WS57C49B, WS27C64F, WS27C256F, WS57C49, WS57C256F ## TABLE 3. BIT SLICE RELIABILITY DATA ## DYNAMIC HIGH TEMPERATURE LIFE TEST | CONDITIONS | 48 HOURS | 168 HOURS | 500 HOURS | 1000 HOURS | 1500 HOURS | 2000 HOURS | |------------|----------|-----------|-----------|------------|------------|------------| | 125°C/6.5V | 1/1550 | 0/1382 | 1/1246 | 0/848 | 0/120 | 0/120 | | 150°C/6.5V | 1/1842 | 1/1170 | 2/642 | 0/639 | | | | Product Hours | Fallures | Act. Eng. | Failure Rate<br>60% Conf at 55°C | |--------------------|----------|-----------|----------------------------------| | 1,197,912 at 125°C | 1 | 1.0 eV | 0.9 FITs | | 761,460 at 150°C | 5 | 0.5 eV | 105 FITs | Combined Failure Rate: 105.9 FITs ## HIGH TEMPERATURE STORAGE LIFE | CONDITIONS | 168 HOURS | 336 HOURS | 500 HOURS | 1000 HOURS | |------------|-----------|-----------|-----------|------------| | 150°C | 0/145 | 0/145 | 0/145 | 0/145 | | 200°C | 1/180 | 0/179 | 1/179 | | ### **TEMPERATURE HUMIDITY BIAS** | CONDITIONS | PACKAGE | 168 HOURS | 500 HOURS | 1000 HOURS | |-------------|---------|-----------|-----------|------------| | 85°C/85% RH | PLASTIC | 1/473 | 0/473 | 4/473 | ### PRESSURE POT | CONDITIONS | PACKAGE | 96 HOURS | 168 HOURS | 240 HOURS | |---------------|---------|----------|-----------|-----------| | 121°C/15 PSIG | PLASTIC | 2/609 | 0/607 | 0/182 | | 121°C/15 PSIG | PPGA | 0/52 | 0/52 | | ## TEMPERATURE CYCLE (AIR TO AIR) | CONDITIONS | PACKAGE | 100 CYCL | 500 CYCL | 1000 CYCL | |--------------|---------|----------|----------|-----------| | -65°C/+150°C | CERDIP | 0/78 | 0/78 | 0/78 | | -65°C/+150°C | PLASTIC | 0/572 | 2/572 | 3/570 | Products: WS5901, WS59016, WS5910A, WS59520, ASIC1004 | , | GENERAL INFORMATION | | |-----|------------------------------------------|---| | , | PROM/RPROM MEMORY PRODUCTS 2 | | | | EPROM MEMORY PRODUCTS | | | :: | PROGRAMMABLE SYSTEM" DEVICES (PSD) | | | | MEMORY PROGRAMMING AND 5 | | | | CMOS LOGIC PRODUCTS | | | | MILITARY PRODUCTS | 7 | | | QUALITY AND RELIABILITY | | | | package information $m{g}$ | | | • • | SALES REPRESENTATIVES AND DISTRIBUTORS 1 | ĵ | # **SECTION INDEX** | PACKAGE | INTRODUCTION | 9-1 | |---------|---------------------------------|-----| | Package | Information (By Drawing Number) | 9-2 | | Package | Information (By Pin Count) | 9-3 | | Package | Drawings | 9-5 | | | | | For additional information, call 800-TEAM-WSI (800-832-6974). In California, call 800-562-6363. WAFERSCALE INTEGRATION, INC. WSI offers its integrated circuit products in a wide variety of package styles. Hermetic, plastic, through-board, surface mount, windowed and windowless package types are all available. Hermetic: Side Brazed Ceramic DIP, 0.6"/0.9" CERDIP, 0.3"/0.6" Ceramic Flatpack Ceramic Quad Flatpack, Gullwing Ceramic PGA Ceramic Leaded Chip Carrier Ceramic Leadless Chip Carrier Plastic: Plastic Leaded Chip Carrier Plastic DIP, 0.3"/0.6"/0.9" Plastic Quad Flatpack, Gullwing Surface Mount: Ceramic Leadless Chip Carrier Ceramic Leaded Chip Carrier Ceramic Quad Flatpack, Gullwing Plastic Quad Flatpack, Gullwing Plastic Leaded Chip Carrier Ceramic Flatpack For information concerning packages available for a particular product, please consult the Ordering Information chart included on each Preliminary and Final product data sheet. # PACKAGE INFORMATION (By Drawing Number) | Pins | Package | Window | Package Type | Drawing | |----------------------------|--------------------------------------------------------------------------------------------------------------------------|----------------------------|------------------|----------------------------| | 64 | Side Brazed Ceramic DIP, 0.9" | No | В | B1 | | (28) | Ceramic Leadless Chip Carrier | Yes | CCC | C1 | | (32) | Ceramic Leadless Chip Carrier | Yes | | C2 | | (44) | Ceramic Leadless Chip Carrier | Yes | | C3 | | 24<br>28<br>40<br>32 | CERDIP, 0.6"<br>CERDIP, 0.6"<br>CERDIP, 0.6"<br>CERDIP, 0.6" | Yes<br>Yes<br>Yes<br>Yes | D<br>D<br>D | D1<br>D2<br>D3<br>D4 | | 24 | Ceramic Flatpack | Yes | F | F1 | | 28 | Ceramic Flatpack | Yes | F | F2 | | 100 | Ceramic Quad Flatpack, Gullwing | Yes | F | F3 | | 68 | Ceramic PGA | No | G | G1 | | 101 | Ceramic PGA | No | G | G2 | | 24 | Ceramic Flatpack | Na | H | H1 | | 28 | Ceramic Flatpack | No | H | H2 | | 100 | Ceramic Quad Flatpack, Gullwing | No | H | H3 | | 68<br>44<br>28<br>32 | Plastic Leaded Chip Carrier<br>Plastic Leaded Chip Carrier<br>Plastic Leaded Chip Carrier<br>Plastic Leaded Chip Carrier | No<br>No<br>No<br>No | J<br>J | J1<br>J2<br>J3<br>J4 | | 24 | CERDIP, 0.3" | No | K | K1 | | 28 | Ceramic Leaded Chip Carrier | Yes | L | L2 | | 32 | Ceramic Leaded Chip Carrier | Yes | L | L3 | | 44 | Ceramic Leaded Chip Carrier | Yes | L | L4 | | 68 | Ceramic Leaded Chip Carrier | No | N | N1 | | 32 | Ceramic Leaded Chip Carrier | Na | N | N2 | | 40<br>24<br>28<br>64<br>32 | Plastic DIP, 0.6" Plastic DIP, 0.6" Plastic DIP, 0.6" Plastic DIP, 0.9" Plastic DIP, 0.9" | No<br>Na<br>No<br>No<br>No | P<br>P<br>P<br>P | P1<br>P2<br>P3<br>P4<br>P5 | | 100 | Plastic Quad Flatpack, Gullwing | No | Q | Q1 | | 40 | Side Brazed Ceramic DIP, 0.6" | Yes (2) | R | R1 (Module) | | 32 | Side Brazed Ceramic DIP, 0.6" | Yes (2) | R | R2 (Module) | | 24 | Plastic DIP, 0.3" | No | s | \$1 | | 28 | Plastic DIP, 0.3" | No | s | \$2 | | 24 | CERDIP, 0.3" | Yes | T | T1 | | 28 | CERDIP, 0.3" | Yes | T | T2 | | 88 | Ceramic PGA | Yes | X | X1 | | 44 | Ceramic PGA | Yes | X | X2 | | 40 | CERDIP, 0.6" | No | Y | Y1 | | 32 | CERDIP, 0.6" | No | Y | Y2 | | 24 | CERDIP, 0.6" | Na | Y | Y3 | | (68) | Ceramic Leadless Chip Carrier | No | Z | Z1 | | (28) | Ceramic Leadless Chip Carrier | No | Z | Z2 | # PACKAGE INFORMATION (By Pin Count) | Pins | Package | Window | Package Type | Drawing | |--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-------------------|-------------------------------------------------------------| | 24 | CERDIP, 0.3" Plastic DIP, 0.3" CERDIP, 0.6" CERDIP, 0.6" Ceramic Flatpack CERDIP, 0.5" Plastic DIP, 0.6" | No | K | K1 | | 24 | | No | S | S1 | | 24 | | Yes | D | D1 | | 24 | | No | Y | Y3 | | 24 | | Yes | F | F1 | | 24 | | No | H | H1 | | 24 | | Yes | T | T1 | | 24 | | No | P | P2 | | 28<br>28<br>(28)<br>(28)<br>28<br>28<br>28<br>28<br>28<br>28 | Plastic DIP, 0.3" Plastic DIP, 0.6" Ceramic Leadless Chip Carrier Ceramic Leadless Chip Carrier CERDIP, 0.6" Plastic Leaded Chip Carrier Ceramic Leaded Chip Carrier CERDIP, 0.3" Ceramic Flatpack | No<br>No<br>Yes<br>No<br>Yes<br>No<br>Yes<br>Yes<br>Yes | S P C Z D J L T F | \$2<br>P3<br>C1<br>Z2<br>D2<br>J3<br>L2<br>T2<br>F2 | | 28<br>(32)<br>32<br>32<br>32<br>32<br>32<br>32<br>32<br>32 | Ceramic Flatpack Ceramic Leadless Chip Carrier CERDIP, 0.6" CERDIP, 0.6" Plastic Leaded Chip Carrier Ceramic Leaded Chip Carrier Ceramic Leaded Chip Carrier Plastic DIP, 0.6" Side Brazed Ceramic DIP, 0.6" | No<br>Yes<br>Yes<br>No<br>No<br>Yes<br>No<br>No<br>Yes (2) | H C D Y J L N P R | H2<br>C2<br>D4<br>Y2<br>J4<br>L3<br>N2<br>P5<br>R2 (Module) | | 40 | CERDIP, 0.6" Plastic DIP, 0.6" CERDIP, 0.6" Side Brazed Ceramic DIP, 0.6" | No | Y | Y1 | | 40 | | No | P | P1 | | 40 | | Yes | D | D3 | | 40 | | Yes (2) | R | R1 (Module) | | 44<br>(44)<br>44<br>44 | Ceramic PGA Ceramic Leadless Chip Carrier Plastic Leaded Chip Carrier Ceramic Leaded Chip Carrier | Yes<br>Yes<br>No<br>Yes | r<br>C<br>X | X2<br>C3<br>J2<br>L4 | | 64 | Side Brazed Ceramic DIP, 0.9" | No | B | B1 | | 64 | Plastic DIP, 0.9" | No | P | 124 | | 68 | Ceramic PGA Ceramic Leadless Chip Carrier Plastic Leaded Chip Carrier Ceramic Leaded Chip Carrier | No | G | G1 | | (68) | | No | Z | Z1 | | 68 | | No | J | J1 | | 68 | | No | N | N1 | | 88 | Ceramic PGA Ceramic Quad Fiatpack, Gullwing Ceramic Quad Flatpack, Gullwing Plastic Quad Flatpack, Gullwing Ceramic PGA | Yes | X | X1 | | 100 | | Yes | F | F3 | | 100 | | No | H | H3 | | 100 | | No | Q | Q1 | | 101 | | No | G | G2 | | | | | <del>-</del> | | WAFERSCALE INTEGRATION, INC. # DRAWING B1 64 Pin Side Brazed Ceramic Dip (Package Type B) DRAWING C1 28 Pad Ceramic Leadless Chip Carrier (CLLCC) (Package Type C) DRAWING C2 32 Pad Ceramic Leadless Chip Carrier (CLLCC) (Package Type C) DRAWING C3 44 Pad Ceramic Leadless Chip Carrier (CLLCC) (Package Type C) # DRAWING D1 24 Pin CERDIP (Package Type D) ## DRAWING D2 28 Pin CERDIP (Package Type D) ## DRAWING D3 40 Pin CERDIP (Package Type D) # DRAWING D4 32 Pin CERDIP (Package Type D) DRAWING F1 24 Pln Ceramic Flatpack (Package Type F) DRAWING F2 28 Pin Ceramic Flatpack (Package Type F) DRAWING F3 100 Pin Ceramic Quad Flatpack (with window), Gullwing, Fine Pitch (Package Type F) ## DRAWING G1 68 Pin Ceramic PGA (Package Type G) # DRAWING G2 101 Pin Ceramic PGA (Package Type G) DRAWING H1 28 Pin Ceramic Flatpack (Package Type H) DRAWING H2 28 Pin Ceramic Flatpack (Package Type H) DRAWING H3 100 Pin Ceramic Quad Flatpack, Gullwing, Fine Pitch (Package Type H) DRAWING J1 68 Pln Plastic Leaded Chip Carrier (PLDCC) (Package Type J) DRAWING J2 44 Pin Plastic Leaded Chip Carrier (PLDCC) (Package Type J) DRAWING J3 28 Pin Plastic Leaded Chip Carrier (PLDCC) (Package Type J) DRAWING J4 32 Pin Plastic Leaded Chip Carrier (PLDCC) (Package Type J) ## DRAWING K1 24 Pin CERDIP (Package Type K) DRAWING L2 28 Pin Ceramic Leaded Chip Carrier (CLDCC) with Window (Package Type L) DRAWING L3 32 Pln Ceramic Leaded Chip Carrier (CLDCC) with Window (Package Type L) DRAWING L4 44 Pin Ceramic Leaded Chip Carrier (CLDCC) with Window (Package Type L) DRAWING N1 68 Pin Ceramic Leaded Chip Carrier (CLDCC) (Package Type N) DRAWING N2 32 Pln Ceramic Leaded Chip Carrier (CLDCC) (Package Type N) # DRAWING P1 40 Pin Plastic DIP (Package Type P) # DRAWING P2 24 Pin Plastic DIP (Package Type P) # DRAWING P3 28 Pin Plastic DIP (Package Type P) # DRAWING P4 64 Pin Plastic DIP (Package Type P) # DRAWING P5 32 Pin Plastic DIP (Package Type P) DRAWING Q1 100 Pin Plastic Quad Flatpack (PQFP), Gullwing, Fine Pitch (Package Type Q) DRAWING R1 40 Pin Side Brazed Ceramic DIP (Package Type R) DRAWING R2 32 Pin Side Brazed Ceramic DIP (Package Type R) DRAWING S1 24 Pin Plastic .300 DIP (Package Type S) ## DRAWING S2 28 Pin Plastic .300 DIP (Package Type S) DRAWING T1 24 Pin CERDIP (Package Type T) DRAWING T2 28 Pin CERDIP (Package Type T) DRAWING X1 88 Pin Ceramic PGA (Package Type X) DRAWING X2 44 Pin Ceramic PGA (Package Type X) # DRAWING Y1 40 Pin CERDIP (Package Type Y) # DRAWING Y2 32 Pin CERDIP (Package Type Y) DRAWING Y3 24 Pin CERDIP (Package Type Y) DRAWING Z1 68 Pad Ceramic Leadless Chip Carrier (CLLCC) (Package Type Z) ·UJS#- | GEN | EHAL) | MECR | MĀTIC | W | | | | | 1 | |------|----------------|-------|----------------|-----------|-------------|-------|------|------|----------| | PRO | WRR | OM M | EMOX | Y PB | ODU | 75 | | | 2 | | EPR | on he | WOR | PROL | DUCT. | | | | | 3 | | PRO | СПАМ | MABLI | E <b>5</b> 781 | EM" | DEVI | 2E8 ( | PSD) | | 4 | | | ORY F<br>DEVE | | | | | | | | <b>5</b> | | СИС | S LOE | IC PR | opuc | <b>75</b> | u i i i i i | | | | 6 | | MILI | TARY I | YRODU | lors | | | | | | 7 | | QUA | LITY A | ND RI | EJABI | шπγ | | 4 | | | 8 | | PAC | (4 <b>4E</b> ) | NFOA | MATIO | <b>M</b> | | | | | 9 | | SALE | S REP | RESE | VITATIV | ES A | ND D | ISTRI | BUTO | )RS_ | 111 | # **SECTION INDEX** | CALEC | DEDDECENTATIVES | AND DISTRIBUTIONS | · | 40.5 | |-------|-------------------|-------------------|---|-------| | OALEO | KERKESEN IAI IVES | AND DISTRIBUTORS | | . TU- | For additional information, call 800-TEAM-WSI (800-832-6974). In California, call 800-562-6363. WAFERSCALE INTEGRATION, INC. ## Domestic Representatives #### ALABAMA Southern Tech. Sales Huntsville Tel: (205) 539-4789 Fax: (205) 539-7449 #### ARIZONA Summit Sales Scottsdale Tel: (602) 998-4850 Fax: (602) 998-5274 #### CALIFORNIA Bager Electronics Inc. Fountain Valley Tel: (714) 957-3367 Fax: (714) 546-2654 Bager Electonics Inc. Woodland Hills Tel: (818) 712-0011 Fax: (818) 712-0160 Earle Assoc. Inc. San Diego Tel: (619) 278-5441 Fax: (619) 278-5443 Criterion Santa Clara Tel: (408) 988-6300 Fax: (408) 986-9039 Technology Sales Kentfield Tel: (415) 459-2661 Fax: (415) 459-3341 #### CANADA Har-Tech Electronics, Ltd. Toronto Tel: (416) 665-7773 Fax: (416) 665-7290 Har-Tech Electronics, Ltd. Montreal Tel: (514) 694-6110 Telex: 05-822679 Fax: (514) 694-8501 Har-Tech Electronics, Ltd. Ottawa Tel: (613) 726-9410 Fax: (613) 726-8834 #### COLORADO Waugaman Associates, Inc. Wheat Ridge Tel: (303) 423-1020 Fax: (303) 467-3095 #### CONNECTICUT Advanced Tech Sales Wallingford Tel: (203) 284-0838 Fax: (203) 284-8232 #### FLORIDA Sales Engineering Concepts, Inc. Fort Lauderdale Tel: (305) 426-4601 Fax: (305) 427-7338 Sales Engineering Concepts, Inc. Altamonte Springs Tel: (407) 682-4800 Fax: (407) 682-6491 Sales Engineering Concepts, Inc. Tel: (407) 682-4800 Fax: (407) 854-3127 #### ILLINOIS Sieger Associates Schaumburg Tel: (708) 310-8844 Telex: 206248 Fax: (708) 310-9530 #### INDIANA Giesting & Associates Carmel Tel: (317) 844-5222 Fax: (317) 844-5861 #### IOWA Gassner & Clark Co. Cedar Rapids Tel: (319) 393-5763 Twx: 62950087 Fax: (319) 393-5799 #### KANSAS C. Logsdon & Assoc. Prairie Village Tel: (913) 381-3833 Fax: (913) 381-9774 #### MARYLAND Logical Technology, Inc. Glen Burnie Tel: (301) 766-7444 Fax: (301) 760-2054 #### MASSACHUSETTS Advanced Tech Sales, Inc. North Reading Tel: (508) 564-0888 Fax: (508) 664-5503 #### **MICHIGAN** Giesting & Associates Livonia Tel: (313) 478-8106 Fax: (313) 477-6908 Giesting & Associates Coloma Tel: (616) 468-4200 Fax: (616) 468-6511 #### MINNESOTA HMR Minneapolis Tel: (612) 988-2122 Fax: (612) 884-4768 #### MISSOURI John G. Macke Company St. Louis Tel: (314) 432-2830 Fax: (314) 432-1456 #### **NEW JERSEY** Strategic Sales, Inc. Teaneck Tel: (201) 833-0099 Fax: (201) 833-0061 S.J. Associates, Inc. Mt. Laurel, NJ 08084 Tel: (609) 866-1234 Fax: (609) 866-8627 #### **NEW MEXICO** S & S Technologies Albuquerque Tel: (505) 255-5599 Fax: (505) 255-5944 #### **NEW YORK** Tri-Tech Electronics, Inc. East Rochester Tel: (716) 385-6500 Twx: 62934993 Fax: (716) 385-7655 Tri-Tech Electronics Inc. Endwell Tel: (607) 754-1094 Twx: 5102520891 Fax: (607) 785-4557 Tri-Tech Electronics Inc. Fayetteville Tel: (315) 446-2881 Twx: 7105410604 Fax: (315) 446-3047 Tri-Tech Electronics Inc. Fishkill Tel: (914) 897-5611 Twx: 62906505 Fax: (914) 897-5611 #### NORTH CAROLINA Rep, Inc. Morrisville Tel: (919) 469-9997 Twx: 821765 Fax: (919) 481-3879 Rep, Inc. Charlotte Tel: (704) 563-5554 Twx: 821765 Fax: (704) 535-7507 #### OHIO Giesting & Associates Cincinnati Tel: (513) 385-1105 Fax: (513) 385-5069 Giesting & Associates Cleveland Tel: (216) 261-9705 Fax: (216) 261-5624 #### OREGON Thorson Company Northwest Reavedon Tel. (503) 644-5900 Telex: 294835 Fax: (503) 644-5919 #### PENNSYLVANIA Giesting & Associates Pittsburgh Tel: (412) 828-3553 Fax: (412) 828-5861 #### **PUERTO RICO** G & A Associates Milaville, Rio Piedras Tel: (809) 758-7001 Fax: 809-754-0421 #### **TEXAS** Southwestern Technical Sales Dallas Tel: (214) 369-0977 Fax: (214) 369-2903 Southwestern Technical Sales Austin Tel: (512) 440-0499 Southwestern Technical Sales Houston Tel: (713) 440-9200 Butterworth Marketing West Valley Tel: (801) 972-5566 Fax: (801) 972-5573 #### WASHINGTON Thorson Company Northwest Bellevue Tel: (206) 455-9180 Twx: 9104432300 Fax: (206) 455-9185 ## Domestic Distributors #### ALABAMA Schweber Electronics Huntsville Tel: (205) 895-0480 #### ARIZONA Schweber Electronics Tempe Tel: (602) 431-0030 Time Electronics Tempe Tel: (602) 967-2000 Wyle Laboratories Phoenix Phoenix Tel: (602) 431-0030 #### CALIFORNIA Schweber Electronics Calabasas Tel: (818) 880-9686 Schweber Electronics Irvine Tel: (714) 863-0200 Schweber Electronics Sacramento Tel: (916) 364-0222 Schweber Electronics San Diego Tel: (619) 495-0015 Schweber Electronics San Jose Tel: (408) 432-7171 Time Electronics Torrance Tel: (213) 320-0880 Time Electronics Sunnyvale Tel: (408) 734-9868 Time Electronics Chatsworth Tel: (818) 998-7200 Time Electronics San Diego Tel: (619) 586-1331 Time Electronics Anaheim Tel: (714) 937-0911 Wyle Laboratories Santa Clara Tel: (408) 727-2500 Wyle Laboratories Rancho Cordova Tel: (916) 638-5282 Wyle Laboratories Irvine Tel: (714) 863-9953 Wyle Laboratories Irvine Tel: (714) 851-9953 Wyle Laboratories Calabasas Tel: (818) 880-9001 Wyle Laboratories San Diego Tel: (619) 565-9171 #### CANADA Time Electronics 2798 Thamesgate Drive, #5 Mississauga, Ontario L4T 4E8 Tel: (416) 672-5300 #### COLORADO Schweber Electronics Englewood Tel: (303) 799-0258 Time Electronics Englewood Tel: (303) 799-8851 Wyle Laboratories Thornton Tel: (303) 457-9953 #### CONNECTICUT Schweber Electronics Oxford Tel: (203) 264-4700 #### FLORIDA Schweber Electronics Altamonte Springs Tel: (305) 331-7555 Schweber Electronics Largo Tel: (813) 541-5100 Schweber Electronics North Pompano Beach Tel: (305) 997-7511 Time Electronics Ft. Lauderdale Tel: (305) 974-4800 Time Electronics Orlando Tel: (305) 841-6565 #### GEORGIA Schweber Electronics Norcross Tel: (404) 449-9170 Time Electronics Norcross Tel: (404) 448-4448 #### KANSAS Schweber Electronics Overland Park Tel: (913) 492-2922 #### ILLINOIS Schweber Electronics Elk Grove Village Tel: (708) 364-3750 Time Electronics Wooddale Tel: (708) 350-0610 #### ΙΝΙΔΙΑΝΑ Schweber Electronics Indianapolis Tel: (317) 843-1050 #### 10WA Schweber Electronics Cedar Rapids Tel: (319) 373-1417 #### MARYLAND Schweber Electronics Columbia Tel: (301) 596-7800 Time Laboratories Columbia Tel: (301) 964-3090 Vantage Components Columbia Tel: (301) 720-5100 Tel: (301) 621-8555 #### **MASSACHUSSETTS** Schweber Electronics Bedford Tel: (617) 275-5100 Time Electronics Peabody Tel: (508) 532-9900 Wyle Laboratories Burlington Tel: (617) 272-7300 #### **MICHIGAN** Schweber Electronics Livonia Tel: (313) 526-8100 #### MINNESOTA Schweber Electronics Edina Tel: (612) 941-5280 Time Electronics Edina Tel: (612) 835-1250 #### MISSOURI Schweber Electronics Earth City Tel: (314) 739-0526 Time Electronics St. Louis Tel: (314) 391-6444 #### **NEW HAMPSHIRE** Schweber Electronics Manchester Tel: (603) 625-2250 #### NEW JERSEY Schweber Electronics Pinebrook Tel: (201) 227-7880 Time Electronics Pinebrook Tel: (201) 882-4611 Vantage Components Clifton Tel: (201) 777-4100 #### NEW YORK Schweber Electronics Rochester Tel: (716) 424-2222 Schweber Electronics Hauppauge Tel: (516) 231-2500 Schweber Electronics Westbury Tel: (516) 334-7555 Time Electronics Hauppauge Tel: (516) 273-0100 Time Electronics Fairport Tel: (716) 383-8853 Fax: (716) 383-8663 Time Electronics East Syracuse Tel: (315) 432-0355 Vantage Components Smithtown Tel: (516) 543-2000 #### NORTH CAROLINA Schweber Electronics Raleigh Tel: (919) 876-0000 Time Electronics Charlotte Tel: (704) 522-7600 #### OHIO Schweber Electronics Beachwood Tel: (216) 464-2970 Schweber Electronics Dayton Tel: (513) 439-1800 Time Electronics Dublin ## Tel: (614) 761-1100 OKLAHOMA Schweber Electronics Tulsa Tel: (918) 622-8000 #### OREGON Time Electronics Portland Tel: (503) 684-3780 #### PENNSYLVANIA Schweber Electronics Horsham Tel: (215) 441-0600 Schweber Electronics Pittsburgh Tel: (412) 963-6804 Time Electronics King of Prussia Tel: (215) 337-0900 #### TEXAS Schweber Electronics Austin Tel: (512) 339-0088 Schweber Electronics Dailas Tel: (214) 247-6300 ## Domestic Distributors (Cont.) #### TEXAS Schweber Electronics Houston Houston Tel: (713) 784-3600 Time Electronics Carroliton Tel: (214) 241-7441 Wyle Laboratories Richardson Tel: (214) 235-9953 Wyle Laboratories Houston Tel: (713) 879-9953 Wyle Laboratories Tel: (512) 834-9957 #### UTAH Time Electronics West Valley Tel: (801) 973-8181 Wyle Laboratories West Valley Tel: (801) 974-9953 #### WASHINGTON Time Electronics Redmond Tel: (206) 882-1600 Wyle Laboratories Redmond Tel: (206) 881-1150 #### WISCONSIN Schweber Electronics New Berlin Tel: (414) 784-9020 ## International Distributors #### AUSTRALIA Energy Control Brisbane Tel: 61-7-376-2955 Fax: 61-7-376-3286 Tix: 43778 #### BELGIUM Inelco Brussels Tel: 32 2 216 0160 Tlx: 84-22090 Fax: 32 2 2164606 #### DENMARK Distributoren Intereiko, A/S DK-2690 Karlslunde Tel: 45-53-140700 Tix: 85543507 Fax: 45-53-146805 #### **ENGLAND** Micro Call Ltd. Thams, Oxon 0X9 3XD Tel; 44 84 426 1939 Fax: 44 84 426 1678 #### **FINLAND** OY Comdax AB SF-00210 Helsingfors Tel: 358 067 02 77 Tix: 857125876 Fax: 358 06922326 #### FRANCE MICROEL Imeuble MICRO Cedex Tel: 33 (1) 69.07.08.24 Tiv: 6924935 Tix: 692493F Fax: 33 (1) 69.07.17.23 #### GERMANY Topas Electronic GmbH 3000 Hannover 1 Tel: (0511) 13 12 17 Tix: 9218176 Tix: 9218176 Fax: (0511) 13 12 16 Scantec GmbH D-33 Planegg Tel: (089) 859-8021 Tix: 5213219 # Fax: (089) 857-6574 Maxtronix Savannahweg 60 3542 AW UTRECHT Tel: (31) 30-420340 Fax: (31) 30-422440 #### HONG KONG HOLLAND Components Agent Ltd. New Territories Tel: 0-499-2688 Tix: 78030398 Fax: 852 0-4136080 #### INDIA Pamir Electronics Corp. 400 West Lancaster Suite 202 Devon, PA 19333 USA Tel: 215-688-5299 Fax: 215-688-5382 Tix: 210656 Pamir UB #### ISRAEL Vectronics 60 Medinat Hayehudim St. PO. Box 2024 Herzilla B 46120, Israel Tel: 972 52 556070 Tlx: 922342579 Fax: 972 52 556508 #### ITALY Silverstar 20146 Milano Tel: 39 2 661251 Tix: 843332189 Fax: 39-2-66101359 #### JAPAN Nippon Imex Corporation Setagaya-ku, Tokyo Tel: 321 4415 Tix: 781 23444 Fax: 81 3 325 0021 Kyocera Corporation Setagaya-ku, Tokyo ## KOREA Tel: 3-708-3111 Tix: 7812466091 Fax: 81-3-708-3864 Eastern Electronics, Inc. Sungdong-Ku, Secul Tel: 82 2 463-2266 Tlx: 78727381 Fax: 82 2 465-2607 ## NORWAY OTE A/S N-0617 Osio 6 Tel: 47 2 306600 Tix: 85678955 Fax: 47 2 321360 #### SPAIN Unitronies, S.A. 28008 Madrid Tel: 34 1 542 5204 Tix: 83122596 Fax: 34 1 248 4228 #### SWEDEN Traco AB Traco AB S-123 22 Farsta Tel: 468 930011 Tix: 85410689 Fax: 468 947732 #### SWITZERLAND Laser & Electronic Equipment 8053 Zürich Tel: 41 (1) 55 3330 Tix: 816801 Fax: 41 (1) 55 3458 #### TAIWAN Sertek International, Inc. Taipei, 10479, Taiwan Tel: 2-501-0019 Tlx: 78523756 ## WSI Direct Sales Offices #### REGIONAL SALES ## Northeast North Andover, MA Tel: (508) 685-6101 Fax: 508/685-6105 #### Midwest Hoffman Estates, IL Tel: (708) 490-5318 Fax: 708/882-1881 #### Southwest Huntington Beach, CA Tel: (714) 848-6968 Fax: 714/848-5648 #### Mid-Atlantic Trevose, PA Tel: (215) 638-9617 Fax: 215/638-7326 #### Southeast Huntsville, AL Tel: (205) 539-7406 Fax: 205/539-7449 #### Northwest Fremont, CA Tel: (415) 656-5400 Telex: 289255 Fax: 415/657-5916 #### **EUROPE SALES** Excelsiorlaan 53 1930 Zaventem Belgium Tel: 32-2-725-0546 Fax; 32-2-725-1146 For additional Information or assistance, call 800-TEAM-WSI (800-832-6974). In California, call 800-562-6363. #### LIFE SUPPORT POLICY: WaterScale Integration, Inc. (WSI) products are not authorized for use as critical components in life support systems or devices without the express written approval of the President of WSI. As used herein: A) Life support devices or systems are devices or systems which 1) are intended for surgical implant into the body, or 2) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury or death to the user, B) A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness. Information furnished herein by WaferScale Integration, Inc. (WSI) is believed to be accurate and reliable. However, no responsibility is assumed for its use. WSI makes no representation that the use of its products or the interconnection of its circuits, as described herein, will not infringe on existing patent rights. No patent liability shall be incurred by WSI for use of the circuits or devices described herein. WSI does not assume any responsibility for use of any circuitry described, no circuit patent rights or licenses are granted or implied, and WSI reserves the right without commitment, at any time without notice, to change said circuitry or specifications. The performance characteristics listed in this book result from specific tests, correlated testing, guard banding, design and other practices common to the industry. Information contained herein supersedes previously published specifications. Contact your WSI sales representative for specific testing details or latest information. Products in this book may be covered by one or more of the following patents. Additional patents are pending. USA: 4,328,565; 4,361,847; 4,409,723; 4,639,893; 4,649,520; 4,795,719; 4,763,184; 4,758,869 West Germany: 3,103,160 Japan: 1,279,100 England: 2,073,484; 2,073,487 PAL is a registered trademark of Monolithic Memories, Inc. SAM and SAM+PLUS are trademarks of Altera Corporation. MagicPro™ and Programmable System™ Devices are trademarks of WaferScale Integration, Inc. ASMILE, SAMSIM and SAMPLUS are trademarks of WaterScale Integration, Inc. and Altera Corporation. MS-DOS is a trademark of Microsoft Corporation. IBM and IBM Personal Computer is a registered trademark of International Business Machines Corporation. Copyright © 1989 WaferScale Integration, Inc. All Rights Reserved. Patents Pending Rev. 1.3 WAFERSCALE INTEGRATION, INC.