TC57512AD-15 TC57512AD-20 ### SILICON STACKED GATE CMOS # 65,536 WORD x 8 BIT CMOS UV ERASABLE AND ELECTRICALLY PROGRAMMABLE READ ONLY MEMORY ### Description The TC57512AD is a 65,536 word x 8 bit CMOS ultraviolet light erasable and electrically programmable read only memory. It operates from a single 5-volt power supply and has a low power standby mode which reduces the power dissipation without increasing access time. The standby mode is activated by applying a TTL-high level signal to the CE input. Advanced CMOS technology reduces the maximum active current to 30mA/6.7MHz and the standby current to 100μA. Programming is achieved by using a high speed programming mode. The TC57512AD is fabricated using CMOS technology and N-channel silicon double layer gate MOS technology. #### **Features** Peripheral circuit : CMOS Memory cell : NMOS • Fast access time : TC57512AD-15 • Fast access time : TC57512AD-15 150ns TC57512AD-20 200ns Low power dissipation - Active : 30mA/6.7MHz - Standby : 100µA Standby : 100µSingle 5V power supply Fully static operation High speed programming mode I, II · Inputs and outputs TTL compatible • Standard 28-pin DIP cerdip package: WDIP28-G-600 #### Pin Names | A0 ~ A15 | Address Inputs | |--------------------|------------------------------------------------| | O0 ~ O7 | Outputs (Inputs) | | CE | Chip Enable Input | | ŌĒ/V <sub>PP</sub> | Output Enable Input/<br>Program Supply Voltage | | V <sub>DD</sub> | Power Supply Voltage (+5V) | | GND | Ground | ### **Pin Connection (Top View)** | A15 | <u>,</u> | 28 | P ADD | |------|----------|----|--------------| | A12 | | 27 | L .II. | | A7 🗆 | 3 | 26 | <b>D</b> A13 | | A6 🗆 | 4 | 25 | D A8 | | A5 🗆 | 5 | 24 | <b>Þ</b> A9 | | A4 🗆 | 6 | | <b> </b> | | A3 🗖 | 7 | 22 | ÞŒ∕VPF | | A2 🗆 | 8 | | <b>D</b> A10 | | A1 C | | | Þ CE | | A0 ☐ | 10 | 19 | <b>Þ</b> 07 | | ∞ □ | 11 | 18 | <b>Þ</b> 06 | | 01 | | | | | 02 🗖 | 13 | 16 | 104 | | GND | 14 | 15 | 03 | | | | _ | | ### **Block Diagram** ### **Operating Mode** | MODE | CE<br>(20) | OE /V <sub>PP</sub> (22) | V <sub>DD</sub> (28) | 00 ~ 07<br>(11 ~ 13, 15 ~ 19) | POWER | | |-----------------|------------|--------------------------|----------------------|-------------------------------|---------|--| | Read | L | L | | Data Out | A -45 | | | Output Deselect | * | Н | 5V | High Impedance | Active | | | Standby | н | * | | High Impedance | Standby | | | Program | L | $V_{PP}$ | 1) | Data In | | | | Program Inhibit | Н | V <sub>PP</sub> | 6V 21 | High Impedance | Active | | | Program Verify | L | L | 6.25V | Data Out | | | <sup>\*</sup> H or L 1) High Speed Programming Mode I ### **Maximum Ratings** | SYMBOL | ITEM | RATING | UNIT | | |-------------------------------------------------|------------------------------|------------------------------|----------|--| | V <sub>DD</sub> | Power Supply Voltage | -0.6 ~ 7.0 | | | | V <sub>PP</sub> | Program Supply Voltage | -0.6 ~ 14.0 | <b>-</b> | | | V <sub>IN</sub> Input Voltage | | -0.6 ~ 7.0 | _ v | | | V <sub>I/O</sub> | Input/Output Voltage | -0.6 ~ V <sub>DD</sub> + 0.5 | | | | PD | Power Dissipation | 1.5 | W | | | T <sub>SOLDER</sub> | Soldering Temperature • Time | 260 • 10 | °C • sec | | | T <sub>STRG</sub> Storage Temperature -65 ~ 125 | | -65 ~ 125 | | | | T <sub>OPR</sub> Operating Temperature | | -40 ~ 85 | ⊸°C | | <sup>2)</sup> High Speed Programming Mode II ### **Read Mode** ### **DC Recommended Operating Conditions** | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | |-----------------|------------------------|------|------|-----------------------|----------| | V <sub>IH</sub> | Input High Voltage | 2.2 | | V <sub>DD</sub> + 0.3 | | | V <sub>IL</sub> | Input Low Voltage | -0.3 | - | 0.8 | V | | V <sub>DD</sub> | Power Supply Voltage | 4.75 | 5.0 | 5.25 | <b>\</b> | | V <sub>PP</sub> | Program Supply Voltage | 0 | - | V <sub>DD</sub> + 0.6 | | # DC Characteristics (Ta = -40 $\sim$ 85°C, $V_{DD}$ = 5V $\pm$ 5%) | SYMBOL | PARAMETER | TEST CONDITION | | MIN. | TYP. | MAX. | UNIT | |-------------------|-------------------------|-----------------------------------------|------------|------|------|--------------|------| | lu | Input Leakage Current | V <sub>IN</sub> = 0 ~ V <sub>DD</sub> | | - | - 1 | ±10 | μΑ | | ILO | Output Leakage Current | V <sub>OUT</sub> = 0.4 ~ V <sub>E</sub> | DD | | - | ±10 | | | I <sub>DDO1</sub> | 0 11 0 11 | CE = 0V | f = 6.7MHz | _ | - 1 | 30 | mA. | | I <sub>DDO2</sub> | Operating Current | $I_{OUT} = 0mA$ | f = 1MHz | | - | 15 | | | I <sub>DDS1</sub> | 0. # 0 | CE = V <sub>IH</sub> | | _ | - | 1 | mA | | I <sub>DDS2</sub> | Standby Current | CE = V <sub>DD</sub> - 0.2\ | / | | - | 100 | μА | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -400μA | | 2.4 | - | <del>-</del> | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1mA | | _ | - 1 | 0.4 | | | I <sub>PP1</sub> | V <sub>PP</sub> Current | V <sub>PP</sub> = 0 ~ V <sub>DD</sub> + | - 0.6 | _ | - | ±10 | μА | # AC Characteristics (Ta = -40 $\sim$ 85°C, $V_{DD}$ = 5V $\pm$ 5%) | SYMBOL | | 7747 441917141 | TC5751 | TC57512AD-15 | | TC57512AD-20 | | |------------------|------------------------|---------------------------|--------|--------------|------|--------------|------| | | PARAMETER | TEST CONDITION | MIN. | MIN. MAX. | MIN. | MAX. | UNIT | | t <sub>ACC</sub> | Address Access Time | CE = OE = V <sub>IL</sub> | - | 150 | _ | 200 | | | t <sub>CE</sub> | CE to Output Valid | OE = V <sub>IL</sub> | | 150 | - | 200 | ] | | toE | OE to Output Valid | CE = V <sub>IL</sub> | _ | 70 | _ | 70 | ns | | t <sub>DF1</sub> | CE to Output in High-Z | OE = VIL | 0 | 60 | 0 | 60 | 1115 | | t <sub>DF2</sub> | OE to Output in High-Z | CE = V <sub>IL</sub> | 0 | 60 | 0 | 60 | 1 | | tон | Output Data Hold Time | CE = OE = V <sub>IL</sub> | 0 | T - | 0 | _ | 1 | #### **AC Test Conditions** | Input Pulse Levels | 2.4V/0.45V | |--------------------------------------------|----------------------------------------| | Input Pulse Rise and Fall Times | 10ns max. | | Input Timing Measurement Reference Levels | 2.2V/0.8V | | Output Timing Measurement Reference Levels | 2.0V/0.8V | | Output Load | 1 TTL Gate and C <sub>L</sub> = 100 pF | ### Capacitance\* (Ta = 25°C, f = 1MHz) | SYMBOL | PARAMETER | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |------------------|--------------------------------------|-----------------------|------|------|------|------| | C <sub>IN1</sub> | Input Capacitance | V <sub>IN</sub> = 0V | - | 4 | 6 | | | C <sub>IN2</sub> | OE/V <sub>PP</sub> Input Capacitance | V <sub>IN</sub> = 0V | - | 50 | 60 | ρF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | _ | 8 | 12 | • | <sup>\*</sup>This parameter is periodically sampled and is not 100% tested. # **Timing Waveforms (Read)** # **High Speed Programming Mode I** ### **DC Recommended Operating Conditions** | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | |-----------------|------------------------|------|------|-----------------------|------| | V <sub>IH</sub> | Input High Voltage | 2.2 | - | V <sub>DD</sub> + 1.0 | | | V <sub>IL</sub> | Input Low Voltage | -0.3 | - | 0.8 | \ , | | $V_{DD}$ | Power Supply Voltage | 5.75 | 6.0 | 6.25 | ' | | V <sub>PP</sub> | Program Supply Voltage | 12.0 | 12.5 | 13.0 | | ### DC Characteristics (Ta = $25\pm5$ °C, $V_{DD} = 6V\pm0.25V$ , $V_{PP} = 12.5V\pm0.5V$ ) | SYMBOL | PARAMETER | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |------------------|--------------------------------|---------------------------------------|------|------|------|-------| | I <sub>LI</sub> | Input Leakage Current | V <sub>IN</sub> = 0 ~ V <sub>DD</sub> | _ | _ | ±10 | μА | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -400μA | 2.4 | _ | - | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1mA | - | - | 0.4 | | | I <sub>DD</sub> | V <sub>DD</sub> Supply Current | - | - | _ | 30 | mA | | I <sub>PP2</sub> | V <sub>PP</sub> Supply Current | $V_{pp} = 13.0V$ | - | _ | 50 | 111/4 | # AC Programming Characteristics (Ta = 25 $\pm$ 5°C, $V_{DD}$ = 6V $\pm$ 0.25V, $V_{PP}$ = 12.5V $\pm$ 0.5V) | SYMBOL | PARAMETER | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |------------------|------------------------------------|-------------------------------------------------------------|------|------|-------|------| | t <sub>AS</sub> | Address Setup Time | - | 2 | _ | - | | | t <sub>AH</sub> | Address Hold Time | - "" | 2 | - | - | T | | toes | OE/V <sub>PP</sub> Setup Time | _ | 2 | - | - | μs | | toeh | OE/V <sub>PP</sub> Hold Time | - | 2 | _ | _ | | | t <sub>PRT</sub> | OE/V <sub>PP</sub> Pulse Rise Time | | 50 | - | - | ns | | t <sub>DS</sub> | Data Setup Time | _ | 2 | - | - | | | t <sub>DH</sub> | Data Hold Time | - | 2 | - | - | | | t <sub>VR</sub> | OE/V <sub>PP</sub> Recovery Time | - | 2 | - | _ | μs | | t <sub>VDS</sub> | V <sub>DD</sub> Setup Time | | 2 | _ | - | | | t <sub>PW</sub> | Initial Program Pulse Width | CE = V <sub>IL</sub> , OE/V <sub>PP</sub> = V <sub>PP</sub> | 0.95 | 1.0 | 1.05 | | | t <sub>OPW</sub> | Overprogram Pulse Width | Note 1 | 2.85 | 3.0 | 78.75 | ms | | t <sub>DV</sub> | Data Valid from CE | OE/V <sub>PP</sub> = V <sub>IL</sub> | _ | - " | 1 | μs | | t <sub>DF</sub> | CE to Output in High-Z | $\overline{OE}/V_{PP} = V_{IL}$ | - | - | 130 | ns | Note 1: The length of the overprogram pulse may vary as a function of the counter value X. ### **AC Test Conditions** | Input Pulse Levels | 2.4V/0.45V | |--------------------------------------------|----------------------------------------| | Input Pulse Rise and Fall Times | 10ns max. | | Input Timing Measurement Reference Levels | 2.2V/0.8V | | Output Timing Measurement Reference Levels | 2.0V/0.8V | | Output Load | 1 TTL Gate and C <sub>L</sub> = 100 pF | # **High Speed Programming Mode II** ### **DC Recommended Operating Conditions** | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | |-----------------|------------------------|------|-------|-----------------------|------------| | V <sub>IH</sub> | Input High Voltage | 2.2 | | V <sub>DD</sub> + 1.0 | | | V <sub>IL</sub> | Input Low Voltage | -0.3 | | 0.8 | ] ,, | | V <sub>DD</sub> | Power Supply Voltage | 6.0 | 6.25 | 6.5 | ] <b>'</b> | | V <sub>PP</sub> | Program Supply Voltage | 12.5 | 12.75 | 13.0 | 1 | # DC Characteristics (Ta = 25 $\pm$ 5°C, V<sub>DD</sub> = 6.25V $\pm$ 0.25V, V<sub>PP</sub> = 12.75V $\pm$ 0.25V) | SYMBOL | PARAMETER | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |------------------|--------------------------------|---------------------------------------|------|------|------|------------| | ILI | Input Leakage Current | V <sub>IN</sub> = 0 ~ V <sub>DD</sub> | - | - | ±10 | μА | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -400μA | 2.4 | | | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1mA | _ | - | 0.4 | ] <b>v</b> | | IDD | V <sub>DD</sub> Supply Current | - | - | - | 30 | | | I <sub>PP2</sub> | V <sub>PP</sub> Supply Current | V <sub>PP</sub> = 13.0V | _ | _ | 50 | mA | # AC Programming Characteristics (Ta = 25 $\pm$ 5°C, $V_{DD}$ = 6.25V $\pm$ 0.25V, $V_{PP}$ = 12.75V $\pm$ 0.25V) | SYMBOL | PARAMETER | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | | |------------------|------------------------------------|-------------------------------------------------------------|-------|------|-------|----------|--| | t <sub>AS</sub> | Address Setup Time | _ | 2 | - 1 | _ | | | | t <sub>AH</sub> | Address Hold Time | _ | 2 | - | | <b>.</b> | | | toes | OE/V <sub>PP</sub> Setup Time | _ | 2 | - 1 | | μs | | | t <sub>OEH</sub> | OE/V <sub>PP</sub> Hold Time | _ | 2 | 2 | | | | | t <sub>PRT</sub> | OE/V <sub>PP</sub> Pulse Rise Time | ~ | 50 | - 1 | _ | ns | | | t <sub>DS</sub> | Data Setup Time | _ | 2 | | | | | | t <sub>DH</sub> | Data Hold Time | _ | 2 | - | - | T | | | t <sub>VR</sub> | OE/V <sub>PP</sub> Recovery Time | _ | 2 | _ | - | μS | | | t <sub>VDS</sub> | V <sub>DD</sub> Setup Time | | 2 | - 1 | | | | | t <sub>PW</sub> | Program Pulse Width | CE = V <sub>IL</sub> , OE/V <sub>PP</sub> = V <sub>PP</sub> | 0.095 | 0.1 | 0.105 | ms | | | t <sub>DV</sub> | Data Valid from CE | OE/V <sub>PP</sub> = V <sub>IL</sub> | _ | - | 1 | μs | | | t <sub>DF</sub> | CE to Output in High-Z | OE/V <sub>PP</sub> = V <sub>IL</sub> | | | 130 | ns | | ### **AC Test Conditions** | Input Pulse Levels | 2.4V/0.45V | |--------------------------------------------|----------------------------------------| | Input Pulse Rise and Fall Times | 10ns max. | | Input Timing Measurement Reference Levels | 2.2V/0.8V | | Output Timing Measurement Reference Levels | 2.0V/0.8V | | Output Load | 1 TTL Gate and C <sub>L</sub> = 100 pF | # **Timing Waveforms (Program)** High Speed Program Mode I ( $V_{DD}$ = 6V±0.25V, $V_{PP}$ = 12.5V±0.5V) High Speed Program Mode II ( $V_{DD} = 6.25V \pm 0.25V$ , $V_{PP} = 12.75V \pm 0.25V$ ) #### Notes - 1. $V_{DD}$ must be applied simultaneously or before $V_{PP}$ and cut off simultaneously or after $V_{PP}$ - 2. Removing the device from a programming socket and replacing the device in the socket while $V_{PP} = 12.5V$ (12.75V) may cause permanent damage to the device. - 3. The $V_{PP}$ supply voltage is permitted to be up to 14V for programming. Voltages over 14V should not be applied to the $V_{PP}$ terminal. When the programming voltage is applied to the $V_{PP}$ terminal, the overshoot voltage should not exceed 14V. ### **Erasure Characteristics** Erasure is achieved by applying shortwave ultraviolet light which has a wavelength of 2537Å (Angstroms) to the chip through the transparent window. The integrated dose (ultraviolet light intensity [W/cm<sup>2</sup>] x exposure time [sec.]) necessary for erasure should be a minimum of 15 IW • sec/cm<sup>2</sup>l. When the Toshiba sterilizing lamp (GL-15) is used and the device is exposed at a distance of 1 cm from the lamp surface, erasure will be achieved within 60 minutes. Using commercial lamps whose ultraviolet light intensity is 12000 [μW/cm²] will reduce the exposure time to about 20 minutes. (In this case, the integrated dose is $12000 \, [\mu W/cm^2] \times (20 \times 60) \, [sec] \cong 15 \, [W \cdot sec/cm^2]$ .) Erasure begins to occur when exposed to light with a wavelength shorter than 4000Å. Sunlight and fluorescent lights have 3000 ~ 4000Å wavelength components. Therefore, when used under these lighting conditions for extended periods of time, opaque seals should be used (Toshiba EPROM Protect Seal AC901). #### **Operation Information** The TC57512AD's six operating modes are listed in the following table. Mode selection is achieved by applying TTL level signals to appropriate inputs. | MODE | NAMES (NUMBER) | CE<br>(20) | OE /V <sub>PP</sub> (22) | V <sub>DD</sub> (28) | 00 ~ 07<br>(11 ~ 13, 15 ~ 19) | POWER | | |----------------------------------|-----------------|------------|--------------------------|----------------------|-------------------------------|---------|--| | | Read | L | L | | Data Out | Active | | | Read Operation (Ta = -40 ~ 85°C) | Output Deselect | • | Н | 5V | High Impedance | Active | | | | Standby | Н | * | | High Impedance | Standby | | | | Program | L | V <sub>PP</sub> | 1) | Data In | | | | Program Operation (Ta = 25±5°C) | Program Inhibit | Н | V <sub>PP</sub> | 6V 2) | High Impedance | Active | | | | Program Verify | L | L | 6.25V | Data Output | ] | | Notes: $H = V_{IH}$ , $L = V_{IL}$ , \* = $V_{IH}$ or $V_{IL}$ , 1) High Speed Programming Mode I, $V_{pp} = 12.5$ 2) High Speed Programming Mode II V<sub>PP</sub> = 12.75 #### Read Mode The TC57512AD has two control inputs. The chip enable (CE) input controls the operating power and should be used for device selection while the output enable (OE) input controls the output buffers. Assuming that $\overline{CE} = \overline{OE} = V_{II}$ , once the address has stabilized, output data will be valid after the address access time has elapsed. The $\overline{CE}$ to output valid time (t<sub>CE</sub>) is equal to the address access time (t<sub>ACC</sub>). Assuming that $\overline{CE} = V_{\parallel}$ and that the address has been stable for at least $t_{ACC}$ , then output data will be valid after $t_{OE}$ from the falling edge of OE. #### **Output Deselect Mode** If $\overrightarrow{CE} = V_{IH}$ or $\overrightarrow{OE} = V_{IH}$ , the outputs will be in a high impedance state. Therefore, two or more devices can be connected together on a common bus if the output of only one device is enabled. When CE is used for device selection, all deselected devices are in the low power standby mode. #### Standby Mode The TC57512AD has a low power standby mode controlled by the CE signal. By applying a MOS high level voltage $(V_{DD})$ to the $\overline{CE}$ input, the TC57512AD is placed in the standby mode which reduces the operating current to 100µA and puts the outputs in a high impedance state, independent of the OE input. #### **Program Mode** When the TC57512AD is initially received by customers, all bits of the device are in the "1" state, which is the erased state. Therefore, the object of the program operation is to introduce "0" data into the desired bit locations. The TC57512AD is in the programming mode when $\overline{OE}/V_{PP} = 12.5V(12.75V)$ , and $\overline{CE} = V_{IL}$ . The TC57512AD can be programmed at any address location at any time - either individually, sequentially, or at random. ### **Program Verify Mode** The verify mode is used to check that the desired data has been correctly programmed. The verify mode is activated when $\overline{OE}/V_{PP} = V_{II}$ and $\overline{CE} = V_{II}$ . #### Program Inhibit Mode When the programming voltage (+12.5V or +12.75V) is applied to the $V_{PP}$ terminal, a high level $\overline{CE}$ input inhibits the TC57512AD from being programmed. The programming of two or more TC57512ADs in parallel with different data is easily accomplished. All inputs except for CE may be commonly connected, then a TTL low level program pulse is applied to the CE of the desired device only while a TTL high level signal is applied to the CE of the other devices. ### **High Speed Programming Mode I** The device is set up in high speed programming mode I when the programming voltage (+12.5V) is applied to the $\overline{OE/V_{PP}}$ terminal with $V_{DD}$ = 6V. Programming is achieved by applying a single 1ms TTL low level pulse to the CE input after addresses and data are stable. Then the programmed data is verified by using the program verify mode. If the programmed data is not correct, another program pulse of 1ms is applied and then the programmed data is verified. This should be repeated until the data has programmed correctly (max. 25 times). After correctly programming the selected address, an additional program pulse with a width of 3 times more than that needed for initial programming is applied. When programming has been completed, the data in all addresses should be verified with $V_{DD} = 5V$ . ### **High Speed Programming Mode II** Programming time can be greatly decreased by using high speed programming mode II. The device is set up in high speed programming mode II when the programming voltage (+12.75V) is applied to the $\overline{OEN_{PP}}$ terminal with $V_{DD}$ = 6.25V. Programming is achieved by applying a single 0.1ms TTL low level pulse to the CE input after addresses and data are stable. Then the programmed data is verified by using the program verify mode. If the programmed data is not correct, another program pulse of 0.1ms is applied and then the programmed data is verified. This should be repeated until the data has programmed correctly (max. 25 times). When programming has been completed, the data in all addresses should be verified with $V_{DD}$ = 5V. # **High Speed Programming Mode I** ### Flow Chart # **High Speed Programming Mode II** ### Flow Chart #### **Electric Signature Mode** The electric signature mode allows one to read out a code from the TC57512AD which identifies its manufacturer and device type. The programming equipment may read out the manufacturer code and device code from the TC57512AD by using this mode before programming and automatically set the programming voltage (V<sub>PP</sub>) and algorithm. The electric signature mode is set up when 12V is applied to address line A9 and the rest of the address lines are set to $V_{IL}$ during a read operation. Data output under these conditions is the manufacturer code. The device code is output when address A0 is set to $V_{IH}$ . These two codes possess an odd parity with the parity bit being the MSB (O7). The following table shows the electric signature of the TC57512AD. | PINS<br>SIGNATURE | A0<br>(10) | 07<br>(19) | 06<br>(18) | 05<br>(17) | 04<br>(16) | 03<br>(15) | 02<br>(13) | 01<br>(12) | 00<br>(11) | HEX.<br>DATA | |-------------------|-----------------|------------|------------|------------|------------|------------|------------|------------|------------|--------------| | Manufacturer Code | VIL | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 98 | | Device Code | V <sub>IH</sub> | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 85 | Notes: A9 = $12V\pm0.5V$ A1 ~ A8, A10 ~ A15, $\overrightarrow{CE}$ , $\overrightarrow{OE}$ = $V_{\rm q}$