| ZZZZZ | 000 | 000 | BBI | BB | EEEEE | Х | X |  |
|-------|-----|-----|-----|----|-------|---|---|--|
| Z     | 0   | 0   | В   | В  | E     | X | X |  |
| Z     | 0   | 0   | В   | В  | Е     | Х | X |  |
| Z     | 0   | 0   | BBB | BB | EEE   | X | K |  |
| Z     | -0  | 0   | В   | В  | E     | X | X |  |
| Z     | 0   | 0   | В   | B  | E     | Х | X |  |
| ZZZZZ | 000 | 000 | BBB | BB | EEEEE | X | X |  |

| ZZZZZ | 888 | ØØ | Ø |
|-------|-----|----|---|
| Z     | 8 8 | Ø  | Ø |
| Z     | 88  | Ø  | Ø |
| Z     | 8   | Ø  | Ø |
| Z     | 88  | Ø  | Ø |
| Z     | 8 8 | Ø  | Ø |
| ZZZZZ | 888 | ØØ | Ø |

| C  | CC | PPI | PP | U  | U  |
|----|----|-----|----|----|----|
| С  | С  | P   | P  | U  | U  |
| C  |    | P   | P  | U  | U  |
| С  |    | PPI | PP | U  | U  |
| C  |    | P   |    | U  | U  |
| С  | С  | P   |    | U  | U  |
| CC | CC | P   |    | UU | JU |
|    |    |     |    |    |    |

ZOBEX P. O. Box 1847 San Diego, California 92112 (714) 571-6971

----

# TABLE OF CONTENTS

| WARRANTY                     |  |
|------------------------------|--|
| CHARACTERISTICS AND FEATURES |  |
| BOARD SET UP6                |  |
| PORT ASSIGNMENTS8            |  |
| PROGRAMMING9                 |  |
| THEORY OF OPERATION16        |  |
| BUS SIGNALS USED16           |  |
| THE ZOBEX MONITOR ROM        |  |
| TROUBLE SHOOTING TIPS27      |  |
| APPENDICES                   |  |

#### WARRANTY

en de of ma co ta

to

th

te

se

Alt

:b]

ZOBEX warrants its Z80 CPU boards to be free from defects in materials and workmanship for a period of six months from purchase date. ZOBEX will, at its option, repair or replace the defective part or parts to restore the board to proper operating condition. All such repairs and replacements will be made without charge for parts or labor when the board is returned (postage paid) to ZOBEX.

This warranty does not cover boards which have failed, in the judgement of ZOBEX, as a result of alteration, accident, abuse, negligence, improper supply voltages, or misapplication.

This warranty is in lieu of all other warranties, expressed or implied, including warranties of merchantability or fitness for use. In no event will ZOBEX be liable for incidental or consequential damages arising from or in any way connected with the use of this product.

11

#### The ZOBEX Z80 CPU

Rea

THE

1-1

Cit

203

The

Cor

and

Siz

COL

th

STI

The ZOBEX CPU is an IEEE standard S-100 module that incorporates processor, EPROM, lots of I/O, real-time clock, and vectored interrupt controller, all on one board. This powerful and flexible board is unmatched in quality and features, and is adaptable to a wide variety of home and OEM applications.

#### CHARACTERISTICS AND FEATURES

Z-80A CPU, with clock rates of 2 and 4 MHz, switch selected. The clock speed switch may be changed at any time, even if the computer is running.

Compatible with the IEEE S-100 bus standard, and also with pre-standard computers, since PWAIT, and Z-80 memory request and refresh signals are provided.

Switch-selectable power-on jump, to any 4K boundary.

Software-readable 8-pole switch (Info-switch), for setting options such as baud rate, terminal type, etc.

Vectored interrupt controller on-board, handles all 8080 and 280 modes. Complete software control over interrupts, including individual masking, priority selection, and polarity.

Ml wait state to accommodate slow memory.

On-board EPROM, which can be made to disappear under program control, thus making the entire 65K of address space available when desired.

High quality I/O connectors that won't vibrate loose or fall out.

Four on-board serial ports, using ZILOG DART UARTS, featuring total software control of modes, modem signals and baud rates to 38,400 baud. If synchronous communications are required, one or more of the DARTS may be replaced with ZILOG SIO chips.

External clock may be used to 800,000 baud.

Three 8-bit parallel ports, using the INTEL 8255. Configured for CENTRONIX parallel interface. This board will drive the EPSON printer directly.

Real time clock, using the ZILOG CTC, interrupts the CPU at software-selectable rates. Interrupts from the real time clock and the serial ports are software selectable. This board will run modern interrupt driven operating systems such as MP/M, with no external circuitry.

Bus status signals are placed on the data bus during pSYNC time for compatibility with older boards.

The MWRITE signal may be generated either on-board or externally.

Configuration options are selectable by jumper for wait states, on-board or external I/O ports, and EPROM disable.

EPROM monitor includes a disk bootstrap for the ZOBEX disk controller and many debugging tools and utilities.

Six months warranty on parts and labor.

With so many features on one board, the ZOBEX CPU economizes considerably on power and heat, since there will be perhaps only three boards in the computer. Thus you can use a smaller box, with a smaller supply, and no noisy fan.

Alt

de of ma co ta

en

to sy th

te

ne se

#### BOARD SETUP

As normally shipped, the board is configured as follows:

Power-on jump to address F000.

EPROM enabled, located at address F000.

4 MHz clock rate.

No Ml wait states.

Serial I/O channel A (J3) set for 9600 baud (via monitor software).

Info-switch (IC50) FFFF (monitor doesn't use it)

This configuration is correct for the software supplied on the distribution diskette. If changes are necessary to suit your applications, they may be easily made as follows:

# POWER-ON JUMP

The power-on jump address is controlled by the dipswitch at IC36. The top four sections of this switch correspond to the top four bits (in reverse order) of the address of the 4K boundary desired. To make a bit ZERO, its switch must be ON (closed). To make a bit ONE, its switch must be OFF (open).

Power-on Jump Switch (location 36)

|      |         | bit 12 | bit 13 | bit 14 | bit 15  |
|------|---------|--------|--------|--------|---------|
| Jump | Address | SW1    | SW2    | SW3    | SW4     |
|      | 0000    | on     | on     | on     | on      |
|      | 1000    | off    | on     | on     | on      |
|      | 2000    | on     | off    | on     | on      |
|      | 3000    | off    | off    | on     | on      |
|      | 4000    | on     | on     | off    | on      |
|      | 5000    | off    | on     | off    | on      |
|      | 6000    | on     | off    | off    | on      |
|      | 7000    | off    | off    | off    | on      |
|      | 8000    | on     | on     | on     | off     |
|      | 9000    | off    | on     | on     | off     |
|      | AØØØ    | on     | off    | on     | off     |
|      | BØØØ    | off    | off    | on     | off     |
|      | COOO    | on     | on     | off    | off     |
|      | DØØØ    | off    | on     | off    | off     |
|      | EØØØ    | on     | off    | off    | off     |
|      | FØØØ    | off    | off    | off    | off (ZC |

(ZOBEX monitor address

13

(7 to

01

30

In

50

## CLOCK SPEED

Section 5 of the same dipswitch (IC36) controls the CPU clock rate. For 4 MHz, IC36 SW 5 should be OFF. For 2 MHz, it should be ON.

en

de

of

ma

ta

to

sy th

te

ne se

Alt

tb]

#### EPROM DISABLE

To disable the on-board EPRON, either pull pin 4 of IC 31 (74LS20) out of its socket, or cut the trace between the pads located to the right of IC 31 pin 4 on the back of the board.

#### ON-BOARD I/O

To disable all the on-board I/O devices, pull IC 32 (74LS138) out of its socket.

# M1 WAIT STATE

To add an Ml wait state on all instruction read-up cycles, add a jumper between the pads located just left of pin 15 of IC 40 (9519) on the top side of the board.

#### I/O PORTS

The on-board serial and parallel I/O devices, the baud rate selection, the clock interrupts, the interrupt controller, the Info-switch, and the EPROM disable features are all accessed from the software by means of I/O ports.

# PORT ASSIGNMENTS

to Syla

tenes

A1

1

| FUNCTION                                          |      | PORT     | CONNECTOR                             |
|---------------------------------------------------|------|----------|---------------------------------------|
| Serial Channel A<br>Data in/out<br>Status/control |      | 00<br>01 | J3                                    |
| Serial Channel B<br>Data in/out<br>Status/control |      | Ø2<br>Ø3 | J4                                    |
| Serial Channel C<br>Data in/out<br>Status/control |      | 10<br>11 | Jl . Sast and an                      |
| Serial Channel D<br>Data In/out<br>Status/control |      | 12<br>13 | J2                                    |
| Parallel Channel<br>Data OUT                      | A    | Ø8       | J5                                    |
| Parallel Channel<br>Data OUT                      | В    | Ø9       | J5                                    |
| Parallel Channel<br>Data IN                       | С    | ØA       | J5                                    |
| Parallel Control                                  | A-C  | ØB       |                                       |
| Timer Channel Ø                                   |      | Ø4       | (Baud rate for serial channel A)      |
| Timer Channel 1                                   |      | Ø5       | (Baud rate for sericl channel B)      |
| Timer Channel 2                                   |      | 06       | (Baud rate for serial channels C & D) |
| Timer Channel 3                                   |      | Ø7       | (Periodic clock interrupts)           |
| Info-switch<br>Data IN                            |      | ØC       |                                       |
| EPROM Disable<br>OUT                              |      | ØC       |                                       |
| Interrupt Control<br>Data in/out<br>Control       | ller | ØE<br>ØF |                                       |

#### PROGRAMMING

The ZOBEX CPU provides an extremely capable and flexible environment for system software through use of programmable LSI devices. The permutations and combinations of all the features offered by these powerful chips are nearly limitless. The manufacturer's data sheets for the DART, CTC, 9519 interrupt controller, and 8255 parallel I/O should be examined carefully to take full advantage of features.

Some typical programming requirements will be shown by example to introduce the concepts. The software contained on the ZOBEX system diskette should also be studied as examples of programming for the LSI devices.

#### INITIALIZING THE SERIAL PORTS

The ZOBEX monitor initializes serial port A for typical CRT terminal mode upon booting up. However, if this mode is not what you need, your own software can re-define the mode, and set up the other serial ports (which the monitor does nothing with).

Initialize Serial Channel A for 9600 baud.

| ld a,18  | h  | ;chip reset command                                                                                              |
|----------|----|------------------------------------------------------------------------------------------------------------------|
| out (1), | a  |                                                                                                                  |
| 1d a,14  | h  | ;select reg 4, reset interrupts                                                                                  |
| out (1), | a  |                                                                                                                  |
| ld a,84  | h  | ;select 32x clock, 1 stop bit                                                                                    |
| out (1), | a  |                                                                                                                  |
| 1d a,3   |    | ;select reg 3                                                                                                    |
| out (1), | a  | and the second |
| ld a,Øc  | lh | ;8 bits, enable rcvr                                                                                             |
| out (1), | a  |                                                                                                                  |
| 1d a,5   |    | ;select reg 5                                                                                                    |
| out (1), | a  |                                                                                                                  |
| ld a,Øe  | ah | ;select DTR, 8bits, RTS, tx enable                                                                               |
| out (1), | a  |                                                                                                                  |

Alternatively, the Z80 otir instruction may efficiently be used to output a table of bytes to do the same thing, as follows:

|      | ld b,7<br>ld c,1<br>ld h1,tb1<br>otir                                               | <pre>;number of bytes to send<br/>;i/o channel to be used<br/>;point to table to be output<br/>;send table until b = Ø</pre> |
|------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
|      | <ul> <li>International state</li> <li>International state</li> </ul>                |                                                                                                                              |
| tbl: | -<br>00011000b<br>00010100b,10000100b<br>00000011b,11000001b<br>00000101b,11101010b | <pre>;reset interrupts ;reg 4, 32x, 1 stop bit ;reg 3, 8 bits, enable rcvr ;reg 5, DTR, 8 bits, RTS, tx enable</pre>         |

Alt

en de of

ma

CO

ta

to

sy th

te

ne

se

8

-

# BAUD RATE SELECTION

The CTC chip must be programmed to generate the proper clock rates to the DARTs.

Table of values for baud rates (assumes 32x clock)

| Baud   | Value |
|--------|-------|
|        | <br>  |
| 38,400 | 1     |
| 19,200 | 2     |
| 9,600  | 4     |
| 4,800  | 8     |
| 1,200  | 32    |
| 300    | 128   |

The following code will configure channel Ø of the CTC to send the correct clock rate for 9600 baud to serial channel A.

| 1d  | a,45h | ;no  | ints | 5, | COL | int | cer i | mode   |
|-----|-------|------|------|----|-----|-----|-------|--------|
| out | (4),a |      |      |    |     |     |       |        |
| ld  | a,4   | ;div | vide | by | 4   | =   | 960   | Ø baud |
| out | (4),a |      |      |    |     |     |       |        |

# SERIAL IN and OUT

The following code is an example of a simple method to read and write bytes to the serial device connected to port A (usually a CRT terminal). The mode must have been previously set up correctly, of course, such as in the examples above.

Output a character from C register to Serial Channel A

| outch: | in  | a,(1)   | ;get status byte           |
|--------|-----|---------|----------------------------|
|        | and | Ø4      | ;mask out tx buffer bit    |
|        | jr  | z,outch | ;loop back if not high (1) |
|        | ld  | a,c     | ;get character             |
|        | out | (Ø),a   | ;send character            |
|        | ret |         | ;return from subroutine    |
|        |     |         |                            |

Input a character to A register from Serial Channel A

| inch: | in  | a,(1)   | ;get status byte          |      |
|-------|-----|---------|---------------------------|------|
|       | and | Øl      | ;mask out char avail bit  |      |
|       | jr  | z, inch | ;loop back til char there |      |
|       | in  | a,(Ø)   | ;read character           |      |
|       | and | 7fh     | ;strip off parity bit (if | any) |
|       | ret |         | ;return char in A         |      |

8255 PARALLEL I/O

The versatile Intel 8255 chip is used for the parallel I/O ports. This device can be configured in a bewildering variety of modes through software control, but for most typical applications, more cutput than input is usually needed, and latched data is often necessary. Thus (unless you make a few wiring changes), this coard is configured to have the 8255 operate in the latched mode with one input port and two output ports. The outputs are buffered through 74LS244 drivers, which can sink 24 milliamperes, thus most loads can be driven directly.

en de of

ma

CO

ta

to

SY

th

te

ne

se

Alt

Dui

:b]

The following table gives the standard setup for the 8255. See the 2255 data sheets for more information.



\_\_\_\_A 1=11, 0=000

\_\_Mode 00=mode 0, 01=mode 1, 1x=mode2

Modeset l=active, Ø=port C set/reset

Example: To configure the 8255 for channel C input, and channels I and B output,

ld a,89h ;mode Ø, A & B out, C in out (Øbh),a

From here on, just do normal IN and OUT operations on ports Ø8 and D3 (output), and port ØA (input).

ZOBEX Z80 CPU Page 11 of 28

# 9519 Interrupt Controller

Here again, one must study the manufacturer's data sheet for a full understanding of this marvelously capable but complex LSI device.

A program for a typical setup for interrupts is given below to aid in understanding and serve as a guide.

; Test Program to type out level of interrupt received when bus pin ; is grounded by a probe.

; 9519 interrupt controller port definitions:

| ircdat | equ | ØEH      | ; | data port    |
|--------|-----|----------|---|--------------|
| irccmd | equ | ircdat+1 | ; | command port |
| ircsts | equ | irccmd   | ; | status port  |

9519 command definitions:

;

| mskreg | equ | ØbØh | ; selects mask register                 |
|--------|-----|------|-----------------------------------------|
| irrclr | equ | 040h | ; clears i'rupt request register        |
| ircrst | equ | ØGØh | ; resets interrupt controller           |
| ircdis | equ | Øa2h | ; disables 9519                         |
| ircen  | equ | Øalh | ; enables 9519                          |
| irrato | equ | ØcØh | ; selects selects auto clear register   |
| ircrsp | equ | ØfØh | ; load 3 response bytes                 |
| setmod | equ | Ø8Øh | ; sets mode register from bits Ø4       |
| ircmod | equ | ØØØh | ; irq & gint active low, interrupt mode |
|        |     |      | : fixed priority, and separate vectors. |

| start: | org<br>ld<br>call | 100h<br>sp,stktop<br>init |           |          |           |            |
|--------|-------------------|---------------------------|-----------|----------|-----------|------------|
|        | jr                | \$                        | ;100p     | forever, | accepting | interrupts |
| stktop | defs<br>equ       | 32*2<br>\$                |           |          |           |            |
| intØ:  | ; inte            | rrupt level               | Ø handler |          |           |            |
|        | id<br>jp          | a,'Ø'<br>printit          |           |          |           |            |
| intl:  | ; inte            | rrupt level               | l handler |          |           |            |
|        | id<br>jp          | a,'l'<br>printit          |           |          |           |            |
|        |                   |                           |           |          |           |            |

int2: ; interrupt level 2 handler
;

ld a,'2' jp printit .nt3: ; interrupt level 3 handler a, '3' lā printit jp ; interrupt level 4 handler .nt4: 2 a, '4' ld jp printit ; interrupt level 5 handler 1.125: 2 a,'5' 1d printit jp ; interrupt level 6 handler Int6: 2 a, '6' 1d printit jp ; interrupt level 7 handler int7: a, '7' 1d jp printit printit: push 1d af h1,1000h dec hl ........ ld a,1 a,h or jr nz,prn0 a,(1) -cnl: in a,04h and jr z,prnl af qoq (0),a out ei ret ; initialize system upon cold start Lnit: 2 di imø ; HL := ^I/O initialization tables hl, initbl ld ; initialize everything puttbl call ; exit (system will enable i'rupts) ret Suttbl: ; output I/O initialization tables 'til zero length table ; tables are assumed to have the following format: 2 length ; length of data field defb ; port ; port to send data to defb ; ; data field datal, data2, ..., datan defb ; ;

ZOBEX Z80 CPU Page 13 of 28

:b]

211

out

th

en

de of

ma

CO

ta

to sy

te

ne

se

| ; Upon    | entry: | HL := ^ | first table to output        |
|-----------|--------|---------|------------------------------|
| id        | a,(hl) |         | ; A := length                |
| or<br>ret | az     |         | ; done if length=0           |
| ld        | b,a    |         |                              |
| lnc<br>ld | c,(hl) |         | ; C := port adr, B := length |
| inc       | hl     |         | ; output table data          |
| jr        | puttbl |         |                              |

initbl equ \$
; interrupt controller initialization tables

| defb                         | l,irccmd,ircrst                                                          |    |   | ;   | issue reset command                              |
|------------------------------|--------------------------------------------------------------------------|----|---|-----|--------------------------------------------------|
| defb<br>defb<br>call         | l,irccmd,ircrsp<br>3,ircdat<br>intØ                                      | or | Ø | ;;; | select level Ø response<br>- interrupt handler Ø |
| defb<br>defb<br>call         | <pre>l,irccmd,ircrsp 3,ircdat intl</pre>                                 | or | 1 | ;;; | select level 1 response<br>- interrupt handler 1 |
| defb<br>defb<br>call         | <pre>l,irccmd,ircrsp 3,ircdat int2</pre>                                 | or | 2 | ;;; | select level 2 response<br>- interrupt handler 2 |
| defb<br>defb<br>call         | l,irccmd,ircrsp<br>3,ircdat<br>int3                                      | or | 3 | ;;; | select level 3 response<br>- interrupt handler 3 |
| defb<br>defb<br>call         | l,irccmd,ircrsp<br>3,ircdat<br>int4                                      | or | 4 | ;;; | select level 4 response<br>- interrupt handler 4 |
| defb<br>defb<br>call         | l,irccmd,ircrsp<br>3,ircdat<br>int5                                      | or | 5 | ;;; | select level 5 response<br>- interrupt handler 5 |
| defb<br>defb<br>call         | l,irccmd,ircrsp<br>3,ircdat<br>int6                                      | or | 6 | ;;  | select level 6 response<br>- interrupt handler 6 |
| defb<br>defb<br>call         | l,irccmd,ircrsp<br>3,ircdat<br>int7                                      | or | 7 | ;;  | select level 7 response<br>- interrupt handler 7 |
| defb<br>defb<br>defb<br>defb | <pre>l,irccmd,setmod l,ircdat,ircmod l,irccmd,irrato l,ircdat,0ffh</pre> |    |   | ;   | and set for all auto clear                       |
|                              |                                                                          |    |   |     |                                                  |

ZOBEX Z80 CPU Page 14 of 28

| defb                | 1,ircdat,00000000b  | ;;  | and enable all levels                                 |
|---------------------|---------------------|-----|-------------------------------------------------------|
| defb<br>defb<br>end | l,irccmd,ircen<br>Ø | ;;; | arm i'rupt controller<br>end of initialization tables |

en de of ma co ta

to sy th

te ne se

Alt

tb]

ZOBEX Z80 CPU Page 15 of 28

# THEORY OF OPERATION

Bus Signals:

The ZOBEX CPU board uses the following IEEE S-100 bus signals:

- AØ A18 High-true address lines
- sOUT (45) High-true, indicates that the current cycle is an output cycle, and that the address bus has the address of an output device.
- sINP (46) High-true, indicates that the current cycle is an input cycle, and that the address bus has the address of an input device.
- sINTA (96) High-true, indicates that the current cycle is an interrupt acknowledge cycle, and that the data bus is in the input mode.
- sWO\* (97) Low-true, indicates that the current cycle is a transfer of data from the current bus master to a slave (memory or I/O).
- sMl (44) High-true, indicates that the present bus cycle is for instruction read-up (followed by refresh).
- sMEMR (47) High-true, indicates that the data bus will be used for memory read.
- sHLTA (48) Results from execution of a halt instruction.
- pWR\* (77) Low-true write signal, indicates that the data bus has stable data available.
- pDBIN (78) High-true, indicates the data bus is expecting data from the currently addressed slave.
- pHLDA (26) High-true, indicates that the data and address buses are in the high-impedance state. Appears in response to a HOLD signal (perhaps from a DMA device).
- pSYNC (76) High-true, indicates the start of a bus cycle.

RDY (72) High-true, lets processor run as long as this line is high.

ZOBEX ZSØ CPU Page 16 of 28

- Same definition as RDY.
- EC\* -(99) Low-true. Asserted from the CPU to indicate a master reset condition.
- Low-true, indicates a total system reset has been commanded, usually from a front-panel switch closure to ground.

en de of

ma

ta

to

SY

th

te

ne

se

Alt

tb]

- I D7 High-true data in/out bus
- Low-true vectored interrupt lines.
- Low-true non-maskable interrupt.
- [ 17 (73) Low-true external interrupt signal to CPU.
- Low-true, requests CPU to release bus.
- DCDSB\* (23) Low-true tri-states the data bus.
- Low-true, tri-states the address bus.
- Low-true, tri-states the control bus.
- ESD\* (18) Low-true, tri-states the status bus.
- clock (49) 2 MHz timing signal.
- 51 (24) System clock (master timing signal).
- (65) Z8Ø memory request, for compatibility with older boards which need it.
- TFJH\* (66) Z80 refresh signal, for compatibility with older boards which need it.

(68) Memory write signal.

### CIRCUIT DETAILS

Refer to page 1 of the schematic diagrams.

#### System Clock

The 16 MHz crystal oscillator at IC7 feeds a 74LS161 counter, which in turn produces a 4 MHz output on pin 13 and a 2 MHz output on pin 12. The state of the 2/4MHz switch at IC 36 is cl cked into flip flop IC24 by the 2 MHz signal. If the switch is open, meaning 4 MHz, then the Q output of IC24 will be high, signifying 4 MHz clock. The complement output on pin 6 will be low. Thus in this case, pin 9 of AND gate IC39 will be enabled and the 4 MHz signal appearing on pin 10 will be gated through. In a similar manner, if the switch is closed, then the lower AND gate at IC39 will be enabled, and the 2 MHz clock will be gated through. The output of IC39 pin 6 is thus either 2 or 4 MHz, and is applied to the S-100 bus pin 24 through IC20. This signal is also used on the board for various timing purposes, and appears on pin 6 of the Z80.

#### System Reset

When bus pin 75 is grounded by a front panel switch, the switch closure is de-bounced by the resistor-diode-capacitor network, inverted to a high at IC37 pin 2, and used to reset the latch at IC35. The reset signal is also distributed in true and inverted form to other places on the board.

#### Power-on Jump Circuit

After a system reset, the Z80 will begin reading instructions address 0000. The RESET\* signal applied to pin 13 of IC28 will from set this power-on jump flip flop, forcing pin 9 low, and enabling the tri-state driver at IC34. Since the inputs to this driver are all low, this will force lows on the bi-directional data bus, which goes to the Z80 data bus pins. Thus the Z80 will be forced to read a 00 instruction byte, which is a NO-OP. The Z80 will then increment the address lines and continue to read-up and execute 00 bytes until address bits 12, 13, 14, and 15 match the setting of the SW36 power-on jump address switch. At this time the 7485 comparator at IC23 will output a high on pin 6, indicating a true comparison, which will complete the enabling of the AND gate at IC17 pin 8, which will drive pin 10 of IC28 low, and reset the power-on flip flop. This will remove the enable from IC34, and allow the Z80 to read an instruction from the selected address.

## EPROM Enable

In addition to clearing the power-on flip flop, IC17 pin 8 also controls the activation of the EPROM at IC12. A high on IC17 pin 11 indicates a memory read operation, and a high on pin 10 indicates that the software has NOT disabled the EPROM by clocking a high onto pin 3 of IC35 (this is done by outputting any byte to port @C). Thus any memory read operation occurring within the 4K address space selected by the switch at IC36 will activate the EPROM by placing a low on pin 20. This causes data or instructions from the instruction to the bi-directional data bus and read by the second second second by the second se

en

de

ma

CO

ta

to

sy

th

te

ne

Alt

out

tb]

# Data Bus Drivers and Receivers

The 74LS244 chips at IC46 and 47 provide the interface interest the S-100 data-in and data-out buses and the bi-directional data bus on the board. The RD\* signal from the Z80, buffered inough IC22 pin 3, controls the enabling of these driver chips, alless prevented by the data bus disable signal generated at IC31 pin f on page 2.

#### Address Bus Drivers

The 74LS244 drivers at IC43 and 44 drive the 16 bits of address from the ZSØ onto the S-100 bus, unless disabled by the accence of a low on bus pin 22, the address disable line.

#### pSYNC.

11 S-100 bus cycles begin with a pSYNC signal. Accurate generation pSYNC and pSTVAL\* signals is an important part of conformity with the IEEE bus standard. FSYNC is driven by IC 42 pin 14, which is in turn driven by flip flop IC28 pin 5. The flip flop is set through 1030 pin 3 by a signal derived from Z-80 signals MRQ\*, IORQ\* and TFSH\* such that a bus cycle will be started by either memory request If I/O operations from the Z-80, provided the RFSH\* signal is not active. A negative edge pulse generator made up of delay IC51 and IID gate IC18 will generate a narrow pulse when the phase terminates. The pSYNC flip flop is cleared and the pSYNC signal thus terminated by this end of phase pulse on pin 6 of IC18. This circuit meets all the IEEE requirements at all clock speeds while esoiding one-shots.

ICUTROL EUS.

The control signals, grouped together below the pSYNC pin, are concrated directly from Z-80 chip outputs. Refer to the IEEE standard for the formal definition of these signals. Note that FAIT on pin 27 is provided, even though it is no longer specified. Ecwever, it is used by many popular memory and disk controller coards, so is included for this reason.

FINTUS BUS.

The S-100 status signals may be tri-stated when bus signal SDSB\* from pin 18 is low. The status signals indicate the type of bus cycle in process, and are placed on the data bus during pSYNC time through IC 45 in order to provide compatibility with older sce-standard boards such as the Cromemco Tuart.

ITEMR, indicating a memory read cycle, is generated at IC29 pin 4 from the memory request and read signals from the Z-80. The court signal, indicating that the cycle in progress is an output operation, is generated at IC29 pin 13 from the Z-80 IORQ\* and WR\* signals. Similarly, the sINP signal is generated at IC13 pin 1 from the Z-80 IORQ\* and RD\* signals. The sINTA signal, indicating that the current cycle is an interrupt acknowledge operation, is generated at IC16 pin 8 from a combination of IORQ\* and M1\* signals from the Z-80 (an otherwise illegal combination). The sWO\* bus signal, intended to be an early indication of a write operation, is generated at IC30 pin 6 by the Z-80 WR\* signal or any memory request operation which is not a read or a refresh.

Memory write strobe MWRT, which must be generated at only one place in the system, is produced at IC29 pin 10 by the condition WR\* and NOT SOUT.

Now please refer to page 2 of the schematic diagram.

#### Vectored Interrupt Controller

The use of the AMD 9519 interrupt controller chip gives the ZOBEX CPU an unusual degree of power and flexibility in this area. A power-on sequence disables the 9519 by automatically writing zeroes into all the internal registers except the mask register, which is Thus no interrupt requests will be recognized until the set to ones. software initializes the 9519. The initializing is done by outputting data and control bytes to ports ØE and ØF, respectively. Chip select on pin 1, together with the AØ bit on pin 27 determine port selection. After being properly conditioned by the the lines will all be software, the 9519 IEO, INT\*, PAUSE\*, and RIP\* high.

When an interrupt occurs, through momentary grounding of one of the 8 vectored interrupt lines on the S-100 bus, the INT signal on pin 17 will be applied through pin 12 of OR gate IC30 and supplied to pin 16 of the Z80. This causes the Z80, after finishing the current instruction, to enter an interrupt acknowledge cycle, which is indicated by the assertion of both M1\* and IORQ\*. These signals are combined in the AND gate at IC16 so that pin 8 going low indicates the presence of an interrupt acknowledge bus cycle. Interrupt acknowledge pulses to the 9519 are supplied on pin 26 from pin 6 of OR gate IC52. The response in process signal (RIP\*) is applied through the diode or gate to pin 4 of IC52.

The first IACK\* pulse received by the 9519 causes selection of the highest priority unmasked interrupt which is pending, and generates the RIP\* output signal. Depending on the programmed state of the 9519, it will accept 1, 2, 3, or 4 IACK\* pulses, one for each response byte transferred to the CPU. The PAUSE\* output goes low when the first IACK\* is received, and remains low until RIP\* goes low. PAUSE\* is used to momentarily place the CPU in a wait state to stretch the acknowledge cycle and to allow the control timing to automatically adjust priority resolution delays in the interrupt system.

The second, third and fourth response bytes do not cause PAUSE\* to go low. The interrupt response bytes, to be read by the CPU, are taken Loca the 9519's internal memory and placed on the bi-directional data during the INTA\* time. The interrupt cycle is completed as soon to the last byte has been transferred to the CPU.

en de

of ma

co ta

to

sy th

te

ne se

Alt

out

tb]

#### Baud Rate Generation

Timing signals for the DARTS and the CTC are generated by the rystal oscillator at IC7 at a frequency of 9.8304 MHz. This is fed the 74LS161 down counter at IC25, generating frequencies of 1.2288 on pin 12, and .6144 MHz on pin 11. The CTC is addressed to I/O acts 04, 05, 06, and 07 for channels 0, 1, 2, and 3, respectively. O operations on ports 04 through 07 are decoded by IC32 pin 14, if fed to the chip select input of the CTC on pin 16. A0 and A1 innals on pins 18 and 19 complete the address decoding of these locts. The CTC must be properly conditioned by the software, picsequent to a system reset, in order that the outputs on pins 7, 8, are 9 are at the desired baud rate.

example, if it is desired to have a 9600 baud rate for serial innel A and the software has configured the DART at ICll to require clock of 32 times the baud rate, then pin 7 of the CTC must output frequency of .3072 MHz. This can be obtained by programming the IC to divide the input frequency of 1.2288 MHz by 4. In a similar inner, serial channel B receives its clock from CTC pin 8, and inial channels C and D receive their clocks from CTC pin 9. Channel of the CTC is used for periodic clock interrupts to the CPU. Since if the CTC prescaler can be programmed to divide by as much as 256, and is timer channel can divide by another 256, periodic interrupts as as approximately 10 Hz may be generated.

# Daisy-chain Interrupts

The CTC, the two DARTS, and the 9519 are all in a disy-chained interrupt priority network, with the priorities arranged in the same order. Any device in the chain that has an interrupt pending for service forces its IEO output to go low. Secall that the interrupt acknowledge cycle from the Z80 is indicated both ICRQ\* and M1\* being low. Interrupt devices are prevented for changing state while M1\* is low, and when IORQ\* is low the ighest interrupt priority requester will place its interrupt vector the data bus and set its internal interrupt under service latch. The software may then determine from whence the interrupt came.

#### Serial I/O Channels

Serial channels A and B are contained in the DART at ICll. This chip occupies I/O ports 0, 1, 2, and 3, and may be set up in a Ide variety of modes by the software. Inputs and outputs from thannel A are applied to J3 at RS-232 levels for direct connection to terminal, while section B on J4 includes buffered RS-232 mode control signals.

The DART at ICLG, which contains serial ports C and D, is essentially the same, except that ports 10, 11, 12, and 13 are used, and both bections run at the same baud rate.

# Parallel I/O

The 8255 chip at ICl4 is configured to provide 3 8-bit parallel channels. Four I/O ports are necessary for this device, 08, 09, 0A, and 0B, which correspond to channel A, channel B, Channel C in, and control register, respectively.

#### Info-switch

The 8 position dipswitch at IC50 may be read through port 0C, to provide a method for the software to determine system configuration options which can be set with this switch. The 74LS244 line driver at IC38 provides the interface between the switch and the bi-directional data bus.

# The ZOBEX Monitor

The on-board EPROM has a number of features useful for costing and debugging programs at the hardware level. The commands ire summarized below. For additional details, refer to the source cale on the distribution disk. 错; ZOBEX monitor л; - 1 B: boot disk system # : - 2 #; 2 2 #; 2 2 #; This routine allows the user to boot a disk system using the zobex disk controller. The routine 11 ; 12 loads sector one, track zero into memory at loca- #; 3 7 tion 0000h and, if successful, branches to location #; #; footh to execute the program. - -#; = 1 # ; syntax: - -#: B[cr] 17 #; \*\*\*\*\*\*\*\*\*\*\* \*\*\*\*\*\*\*\*\*\*\*\*\* #; - -#; D: display memory in hex - -11 : 2 2 #; :: This routine displays the contents of memory in hex #; - with the starting location on each line (within the #; #; specified range). 16 bytes per line max. = 1 и; ir; - -#; 24 syntax: # ; D<start address>,<end address> 2 2 #; -\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*

-----

tb]

Alt

out

en

de

of

ma

co ta

to

SY

th

te

se

| # # :  | * * * * * *                                                       | * # # #                                | # # 1                                                | # # #                                                                                                                                                                                                                                                                                                                         | ##                       | # #                                         | # # #                                              | * # #                 | ##                                          | # # #                                          | ##                                         | ## #                            | * # #                                  | * *                                       | # #                           | # #                                    | # #                            | # #                              | # #                                          | ŦŦ                                                      | ; # i                                   | <b>带</b>        | ŤŤ      |
|--------|-------------------------------------------------------------------|----------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------------------------|----------------------------------------------------|-----------------------|---------------------------------------------|------------------------------------------------|--------------------------------------------|---------------------------------|----------------------------------------|-------------------------------------------|-------------------------------|----------------------------------------|--------------------------------|----------------------------------|----------------------------------------------|---------------------------------------------------------|-----------------------------------------|-----------------|---------|
| #<br># |                                                                   | G:                                     | go                                                   | otc                                                                                                                                                                                                                                                                                                                           | > <                      | ad                                          | r>,                                                | 0                     | pt:                                         | ion                                            | al                                         | ly                              | se                                     | t                                         | br                            | ea                                     | kp                             | oi                               | nt                                           | S                                                       |                                         |                 |         |
| # = =  |                                                                   | ===                                    | ===                                                  | ===                                                                                                                                                                                                                                                                                                                           | ==                       | ==:                                         | ===                                                | ==                    | ==:                                         | ===                                            | ==:                                        | ===                             | ===                                    | ==                                        | ==                            | = =                                    | ==                             | ==                               | ==                                           | ==                                                      | . = :                                   | ==              | ==      |
|        | This<br>whil<br>brea<br>To s<br>the<br>are<br>Once<br>may<br>be c | e r<br>kpo<br>com<br>all<br>be<br>cont | mma<br>eta<br>int<br>a k<br>mar<br>owe<br>bre<br>exa | and<br>ain<br>ts.<br>ore<br>nd;<br>ed,<br>eak<br>ami                                                                                                                                                                                                                                                                          | ak<br>i<br>po<br>ne<br>b | II<br>g<br>To<br>po<br>e:<br>not<br>in<br>d | ows<br>som<br>int<br>G<<br>ugh<br>t h<br>or<br>typ | ad<br>as<br>mo        | xec<br>mor<br>ly<br>rap<br>r>,<br>be<br>dif | cut<br>ex<br>, <b<br>sat<br/>een<br/>ie</b<br> | ion<br>or<br>add<br>kpt<br>isf<br>re<br>d. | n co<br>ute<br>d t<br>Ey<br>eac | of<br>nt<br>he<br>cr<br>mo<br>he<br>G[ | an<br>ro<br>ty<br>a<br>J.<br>st<br>o<br>r | ot<br>l<br>pe<br>dd<br>r<br>t | he<br>by<br>re<br>Tw<br>eq<br>he<br>gr | r<br>G<<br>ss<br>ui<br>r<br>am | et<br>ad<br>(e<br>br<br>eg<br>an | og<br>ti<br>s)<br>ea<br>me<br>is<br>an<br>ot | ra<br>nc<br>[c<br>t<br>kr<br>t<br>t<br>t<br>t<br>t<br>t | im<br>ir]<br>io<br>is<br>is<br>is<br>is | ]'<br>in<br>Sen | •<br>ts |
|        | brea<br>typi<br>* no                                              | kpo<br>ng<br>te:                       | int<br>'G,<br>Th                                     | c c<br><b< td=""><td>ou<br/>kp</td><td>ld<br/>t&gt;<br/>s</td><td>be<br/>[cr<br/>sof</td><td>in<br/>]'<br/>tw</td><td>mpl<br/>•<br/>are</td><td>e ci</td><td>ont</td><td>ro</td><td>a a</td><td>ed</td><td>tha</td><td>at</td><td>t</td><td>im.<br/>the</td><td>e</td><td>by<br/>br</td><td>ea</td><td>ak</td><td>-</td></b<> | ou<br>kp                 | ld<br>t><br>s                               | be<br>[cr<br>sof                                   | in<br>]'<br>tw        | mpl<br>•<br>are                             | e ci                                           | ont                                        | ro                              | a a                                    | ed                                        | tha                           | at                                     | t                              | im.<br>the                       | e                                            | by<br>br                                                | ea                                      | ak              | -       |
| # #    | ****                                                              | ###                                    | ###                                                  | ;##                                                                                                                                                                                                                                                                                                                           | ##:                      | ##                                          | # # #                                              | ##:                   | # # #                                       | ##                                             | ###                                        | ###                             | ##                                     | ###                                       | +#;                           | # # :                                  | # #                            | # # †                            | # #                                          | # #                                                     | # #                                     | ; # ;           | ##      |
| # #    | ŧ # # # #                                                         | ###                                    | ###                                                  | + # #                                                                                                                                                                                                                                                                                                                         | ##;                      | ###                                         | + # #                                              | ##:                   | # # #                                       | ##:                                            | # # #                                      | ##                              | ##                                     | # # #                                     | + # +                         | ##:                                    | # #                            | * # 1                            | # #                                          | ##                                                      | # #                                     | ###             | # #     |
| -      |                                                                   |                                        | ===                                                  |                                                                                                                                                                                                                                                                                                                               | M                        | : 1                                         | nov                                                | e                     | a b                                         | 010                                            | ck                                         | of                              | m                                      | em (                                      | ory                           | Y                                      |                                | ===                              |                                              |                                                         | ==                                      | .=:             |         |
|        | This<br>to <<br>tine<br>smas                                      | co<br>2><br>sh                         | mma<br>to<br>oul                                     | th<br>d                                                                                                                                                                                                                                                                                                                       | me<br>e a<br>be          | ove<br>add<br>us                            | es<br>dre<br>sed                                   | ma<br>ss<br>w:<br>ele | ss<br>st<br>ith                             | ame<br>art<br>art<br>so                        | our<br>tir<br>ome                          | nts<br>ng<br>e c                | o<br>at<br>au                          | f r<br><:<br>tio                          | ner<br>3><br>on               | no<br>a                                | ry<br>T                        | f:<br>his<br>it                  | co<br>c                                      | m<br>ro<br>ou                                           | <1<br>u-<br>1d                          | >               |         |
|        |                                                                   |                                        | Cane                                                 | - 1                                                                                                                                                                                                                                                                                                                           |                          | -                                           |                                                    |                       |                                             | - 4                                            |                                            |                                 | -                                      |                                           |                               |                                        |                                |                                  |                                              |                                                         |                                         |                 |         |
|        |                                                                   | M<1                                    | >,<                                                  | (2>                                                                                                                                                                                                                                                                                                                           | ,<:                      | 3>                                          | [cr                                                | ]                     |                                             | -1                                             |                                            |                                 |                                        |                                           |                               |                                        |                                |                                  |                                              |                                                         |                                         |                 |         |

| - 1 2 = = = = = = + + + + + + + + +                   | ***                                           | · * * * * * * * * * * * * * * * * * * *  |
|-------------------------------------------------------|-----------------------------------------------|------------------------------------------|
|                                                       | I: input from a po                            | rt                                       |
|                                                       |                                               | ================                         |
| This routine                                          | allows examination o                          | f any input port.                        |
| I <n>[cr]</n>                                         |                                               | 1<br>1<br>1                              |
| display                                               | the port <n></n>                              | ~ 4                                      |
| *****                                                 | *****                                         | * * * * * * * * * * * * * * * * * * * *  |
| 100 C                                                 |                                               |                                          |
|                                                       | ***                                           | **************************************   |
|                                                       | O: output to a por                            | t #                                      |
|                                                       |                                               | ===================                      |
| This routine<br>any output p                          | allows the user to s ort.                     | end any value to                         |
|                                                       |                                               | *                                        |
| output t                                              | o port <n>, the value</n>                     | <v> +</v>                                |
|                                                       | * * * * * * * * * * * * * * * * * * * *       | ***                                      |
| 17                                                    |                                               |                                          |
|                                                       | ****                                          | ***************************************  |
| 2                                                     | S: display/alter mem                          | ory                                      |
|                                                       |                                               |                                          |
| This routine                                          | allows both inspecti                          | on of and modifi-                        |
| one address                                           | parameter, followed b                         | y a space. The #                         |
| desired to c                                          | hange it, the value i                         | s then entered. A                        |
| <pre>following sp<br/>riage return</pre>              | ace will display the [cr] will terminate t    | he command. The                          |
| <ul> <li>system adds</li> <li>xxx0 or xxx8</li> </ul> | a crlf at locations e<br>. To aid in determin | nding with either #<br>ing the present # |
| address, it                                           | is printed after each                         | crlf. #                                  |
| ****                                                  | *****                                         | *****                                    |

de of ma co ta

en

to sy th

te ne se

Altout

tb]

;# #; ;# X: examine/modify cpu registers # : ;# #: #; This routine allows displaying the user's cpu reg-;# #; isters. You may also use the register name ;# #; ; # after typing the "X". #; ; # i.e. XA 00-#; ; # #; The register may be skipped over, or modified, as ;# with the "s" command. #; ;# #; To display the normal system status, simply type ; # \*; "X[cr]". To display the additional z-80 registers, #; ;# type "X'[cr]". To examine a single "prime" regis-;# #; ; # ter, type the register identifier after the apos-#; ;# trophe. # ; ; # i.e. X'X 0000-#; ;# #; ;# These register values are placed into the cpu upon #; ;# executing any "Go" command [G]. #; ;# #; \*\*\*\*\*\*\*\*

#### TROUBLE SHOOTING TIPS

The ZOBEX Z80 CPU board is supplied only in wired and tested form, and is fully warranted for six months. If you have problems fiter the warranty period has expired and wish to fix them yourself, the following thoughts should be borne in mind.

Tou have a substantial investment in expensive chips, so be CAUTIOUS and never remove or install a board in the bus until power has been off for at least ten seconds to let the large filter capacitors clischarge.

Periove the CPU board.

See that all the solder joints are clean, shiny, and smooth. Dull solder joints are cold solder joints and could cause problems. They should be resoldered. Make sure the solder does not overlap onto adjacent etches or pads.

Inspect the board for evidence of damage. Remove all other cards from the bus, and replace the CPU board. Apply power and check for cormal voltages at the regulator outputs. If normal voltages are NOT deserved, remove all chips from the board, plug it into the bus and power, watching carefully for smoke, smell, or heat. Then the core for the proper voltages at the voltage regulator outputs right-hand leads).

all is well, replace the chips section by section until you find the one which is shorted. Replace the defective chip(s), re-install other boards and try again. If you have trouble beyond this point, the usual trouble-shooting techniques apply to this board as any other.

Test programs will be helpful, as will a wide-band recilloscope. An effective Z-80 memory test is available from ZOBEX.

te ne se

Alt

bl

en

ae

of

ma

ta

to

th





# 

| FUNCTION                                                                       | POP                      | RT     | (      | CONNI | ECTOR  |            |  |  |  |
|--------------------------------------------------------------------------------|--------------------------|--------|--------|-------|--------|------------|--|--|--|
| Serial Channel A<br>Data in/out<br>Status/control                              | Ø0<br>Ø1                 | 5      | Ċ      | 13    |        |            |  |  |  |
| Serial Channel B<br>Data in/out<br>Status/control                              | Ø2<br>Ø3                 |        | J      | J4    |        |            |  |  |  |
| Serial Channel C<br>Data in/out<br>Status/control                              | 10<br>11                 |        | J      | 1     |        |            |  |  |  |
| Serial Channel D<br>Data In/out<br>Status/control                              | 12<br>13                 |        | J      | 2     |        |            |  |  |  |
| Parallel Channel A<br>Data OUT                                                 | Ø 8                      |        | J      | 5     |        | •          |  |  |  |
| Parallel Channel B<br>Data OUT                                                 | Ø9                       |        | J      | 5     |        |            |  |  |  |
| Parallel Channel C<br>Data IN                                                  | ØA                       |        | J      | 5     |        |            |  |  |  |
| Parallel Control A-C                                                           | ØB                       |        |        |       |        |            |  |  |  |
| Timer Channel Ø                                                                | 04                       | (Baud  | rate   | for   | serial | channel A) |  |  |  |
| Timer Channel 1                                                                | Ø5                       | (Baud  | rate   | for   | sericl | channel B) |  |  |  |
| Timer Channel 2                                                                | Ø6                       | (Baud  | rate   | for   | serial | channels C |  |  |  |
| Timer Channel 3                                                                | 07                       | (Perio | odic d | lock  | inter  | upts)      |  |  |  |
| Info-switch<br>Data IN                                                         | ØC                       |        |        |       |        |            |  |  |  |
| EPROM Disable<br>OUT                                                           | ØC                       |        |        |       |        |            |  |  |  |
| Interrupt Controller<br>Data in/out<br>Control                                 | ØE<br>ØF                 |        |        |       |        |            |  |  |  |
| DD-FDC<br>Command/Status<br>Track Register<br>Seeter Register<br>Data Register | .9¢<br>.91<br>.92<br>.93 |        |        |       |        |            |  |  |  |

out

tb]

Alt

C & D)

en de of ma co ta

to sy th

te ne se