The NABU 1100 System:
A Technical Guide

## NOTICE

## Copyright 1981, Nabu Manufacturing Corporation, Ottawa, Canada.

Sections of this manual have been reproduced with the permission of the manufacturers involved; Intel Corporation, NEC Information Systems Inc., NEC Microcomputers, Volker-Craig Ltd., Western Digital, and Zilog Inc.

Because of our policy of constantly searching for ways to improve our products, all specifications are subject to change without notice.

## DIRECTORY

## 1. INTRODUCTION

2. SYSTEM MAJNTENANCE
3. THE COMPUTER - Manufactured by Nabu Corporation
4. THE KEYBOARD/TERMINAL - Manufactured by Volker-Craig Limited
5. THE PRINTER - Manufactured by NEC Information Systems Inc.

## INTRODUCTION

The following technical manual for the Nabu 1100 System is designed to familiarize you with the components, internal hardware, and capabilities of your new system.

Basically, the manual contains documentation from the manufacturers of the system's components; such as Nabu, Volker-Craig, NEC, etc. It has been written for the knowledgeable user, with additional information included for those at an engineering level.

The computer itself, the keyboard/terminal, and the optional printer are the components of your system. The computer is manufactured by Nabu, and comes housed in a specially designed moveable cabinet, with two drawers. The lower drawer can be used for storage of diskettes etc., while the upper drawer contains the hardware associated with the computer. The system features 64 K user memory capacity, and uses the Z-80A microprocessing unit developed by Zilog. Total storage capacity of the system is 2 Megabytes, with the use of floppy diskettes. As well, the system provides interfaces for printer and controls.

The keyboard/terminal is manufactured by Volker-Craig, and is microprocessor based; providing a full set of standard functions as well as a variety of options. The non-glare screen can display up to 24 lines $\times 80$ characters (a total of 1920 character positions). The keyboard is detachable and features a full set of punctuation and special symbols, a variety of control keys, and a numeric keypad.

Printer options for the Nabu 1100 System include a NEC Spinwriter 5510/20, a NEC 3510/20, or a Centronics printer. Although these three options are available, the most common option is the NEC Spinwriter 5510/20, which is a letter-quality printer with a printing speed of up to 660 words a minute. The Spinwriter features an interchangeable, rotating thimble which contains up to 128 fully formatted characters, and has a color printing option.

Now that the system has been introduced and briefly described; the manufacturer's documentation on the system components will follow. This information should help you to understand, operate and maintain your system, in order to obtain the best possible performance from it!

## SYSTEM MAINTENANCE

Maintenance of your new computer system should be one of your most important consideration, since proper maintenance can help avoid computer downtime and costly repairs.

General maintenance of the system involves periodic checks of the hardware. This prevertive maintenance inspection should be done every six months by a qualified service Technician.

Regular cleaning should be done by the operator at least once a month as follows:

- vacuum under the system cabinet
- vacuum paper dust out of printer
- clean cabinet, printer, and screen with any spray cleaner and a soft cloth. *
* NOTE: Spray the cleaner only on the cloth, NOT ON THE EQUIPMENT.

The system cabinet has been installed with rollers, for maneuverability when cleaning etc. However, if the system is to be moved a long distance (to another office building for example), we recommend you repack it in its original cartons, to avoid damage.

## The Computer

Manufactured by Nabu Corporation

## DIRECTORY

## INTRODUCTION

TABLE 1: JEEE S-100 Bus Utilization
TABLE 2: Board Positions In Card Cage
Power Supply
FIGURE 1: System Power Supply Schematic
1.0: CPU BOARD

General Information
Specific Features
CPU Board Parts List
FIGURE 2: Schematic Diagram of CPU Board
FIGURE 3: CPU Board Layout
2.0: 64K DYNAMIC MEMORY BOARD

General Information
Specific Features
Memory Board Parts List
FIGURE 4: Schematic Diagram of Dynamic Memory Board
FIGURE 5: Dynamic Memory Board Layout
3.0 INPUT/OUTPUT BOARD

General Information
Specific Features
Input/Output Board Parts List
FIGURE 6: Schematic Diagram of Input/Output Board
FIGURE 7: Input/Output Board Optional Circuit \#1
FIGURE 8: Input/Output Board Optional Circuit \#2
FIGURE 9: Input/Output Board Power Supply
FIGURE 10: Input/Output Board Layout
4.0 FLOPPY DISK DRIVE CONTROLLER BOARD

General Information
Specific Features
Floppy Disk Drive Controller Parts List
FIGURE 11: Schematic Diagram of Floppy Controller Board
FIGURE 12: Floppy Disk Controller Board Layout

## INTRODUCTION

Congratulations on the purchase of your new Nabu 1100 Computer; you have invested in a sophisticated and reliable microprocessing unit. This system uses the powerful Zilog Z-80A microprocessor chip, and is equipped with 2 double-sided, double-density floppy Disk Drives. It features 64 K user memory capacity; 62K of which is designated as R/W memory, and 2 K as R/O memory. Total storage capacity for the system, using floppy diskettes, is 2 Megabytes ( 1 Megabyte per Drive).

The system is equipped with two RS-232C Serial I/0 ports with programmable Baud Rate. These $1 / 0$ ports facilitate the use of both a console and a printer; or any two peripherals you may require. As well, a parallel output port is provided for the use of the optional Centronics dot matrix printer. Another feature of the system is the programmable timer, which can be used to implement a real time clock for the system.

The computer hardware is located in the upper drawer of the specially designed cabinet. Directly against the right side of the drawer as you open it are the Disk Drives, manufactured by Shugart. They feature low heat dissipation, improved access time, capacity for single or double density recording on standard diskettes, and write protection and programmable door lock for improved data security. The Shugart Disk Drive manual has been included for further information.

To the left of the Disk Drives is the card cage containing the printed circuit boards, which plug into a standard S-100 Bus. There have been some modifications to certain pin functions, and these are indicated in the $\mathrm{S}-100$ Bus table included in the manual. Attached to the boards are the interconnecting cables used to interface between the various components of the system. The four printed circuit boards (CPU, Memory, Input/Output, and Floppy Controller) are described in detail in the manual, and complete circuit diagrams for each board have been included.

TABLE 1: IEEE S-100 BUS UTLLIZATION

| PIN | SIGNAL NAME | IMPLEMENTATION |
| :---: | :---: | :---: |
| 1 | +8 Volts | Power supply |
| 2 | +16 Volts | Power supply |
| 3 | XRDY (S) | Not implemented |
| 4 | VIO* (S) | Not implemented |
| 5 | VII* (S) | Not implemented |
| 6 | VI2* (S) | Not implemented |
| 7 | VI3* (S) | Not implemented |
| 8 | VI4* (S) | Not implemented |
| 9 | VI5* (S) | Not implemented |
| 10 | VI6* (S) | Not implemented |
| 11 | VI7* (S) | Not implemented |
| 12 | NMI* (S) | Implemented but not used |
| 13 | PWRFAIL* (B) | Not implemented |
| 14 | DMA3* (M) | Not implemented |
| 15 | Al 8 (M) | Not implemented |
| 16 | Al6 (M) | Not implemented |
| 17 | Al7 (M) | Not implemented |
| 18 | SDSB* (M) | Disables the 8 status signals |
| 19 | CDSB* (M) | Disables the 5 control output signals |
| 20 | GDN (B) | Ground (not implemented) |
| 21 | NDEF | Not to be defined |
| 22 | ADSB* (M) | Disables the 16 address signals |
| 23 | DODSB* (M) | Disables the 8 data output signals |
| 24 | $\phi$ (B) | Master timing signal |
| 25 | PSTVAL * M ) | Status valid strobe |
| +t 26 | pHLDA (M) | Hold control signal |
| +127 | PWAIT | Indicates processor is in wait state |
| 28 | RFU | Reserved for future use |
| 29 | A5 (M) | Address bit 5 |
| 30 | A4 (M) | Address bit 4 |
| 31 | A3 (M) | Address bit 3 |
| 32 | Al5 (M) | Address bit 15 |
| 33 | Al2 (M) | Address bit 12 |
| 34 | A9 (M) | Address bit 9 |
| 35 | DO1 (M) | Data out bit 1 |
| 36 | D00 (M) | Data out bit 0 |
| 37 | Al0 (M) | Address bit 10 |
| 38 | D04 (M) | Data out bit 4 |
| 39 | D05 (M) | Data out bit 5 |
| 40 | D06 (M) | Data out bit 6 |
| 41 | DI2 (S) | Data in bit 2 |
| 42 | DI3 (S) | Data in bit 3 |
| 43 | DI7 (S) | Data in bit 7 |
| 44 | SM1 (M) | Op-code fetch status signas |
| 45 | sOUT (M) | Transfer status signal |
| 46 | SINP (M) | Transfer status signal |
| 47 | sMEMR (M) | Memory read status signal |
| 48 | SHLTA (M) | HLT acknowledge |
| 49 | CLOCK (B) | 2 MHz (0.5\%) 40-60\% duty cycle |
| 50 | GND (B) | Ground |


| 51 | +8 Volts (B) | Power supply |
| :---: | :---: | :---: |
| 52 | -16 Volts (B) | Power supply |
| 53 | GND (B) | Ground (not implemented) |
| 54 | SLAVE CLR* ${ }^{\text {( }}$ ) | Reset bus slaves |
| 55 | DMAO* (M) | Not implemented |
| 56 | DMAL * (M) | Not implemented |
| 57 | DMA2* (M) | Not implemented |
| 58 | SXTRQ* (M) | Not implemented |
| 59 | Al. 9 (M) | Not implemented |
| 60 | SIXTN* (S) | Not implemented |
| 61 | A20 (M) | Not implemented |
| 62 | A21 (M) | Not implemented |
| 63 | A22 (M) | Not implemented |
| +64 | A23 (M) | Not implemented |
| +65 | MREQ | Memory request |
| +66 | MRFSH | Memory refresh |
| 67 | PHANTOM* (M/S) | Enables phantom slaves |
| 68 | MWRT (B) | Memory write |
| 69 | RFU | Reserved for future use |
| 70 | GND (B) | Ground (not implemented) |
| 71 | RFU | Reserved for future use |
| 72 | RDY (S) | Ready input |
| 73 | INT* (S) | Primary interrupt request |
| 74 | HOLD* (M) | HOLD control signal |
| 75 | RESET* (B) | Resets bus master devices |
| 76 | PSYNC (M) | Control signal identitying BSI |
| 77 | pWR* (M) | Data bus control signal |
| 78 | pDBIN (M) | Data in control signal |
| 79 | A0 (M) | Address bit 0 |
| 80 | Al (M) | Address bit 1 |
| 81 | A2 (M) | Address bit 2 |
| 82 | A6 (M) | Address bit 6 |
| 83 | A7 (M) | Address bit 7 |
| 84 | A8 (M) | Address bit 8 |
| 85 | Al3 (M) | Address bit 13 |
| 86 | Al 4 (M) | Address bit 14 |
| 87 | All (M) | Address bit ll |
| 88 | DO2 (M) | Data out bit 2 |
| 89 | D03 (M) | Data out bit 3 |
| 90 | D07 (M) | Data out bit 7 |
| 91 | DI 4 (S) | Data in bit 4 |
| 92 | DI5 (S) | Data in bit 5 |
| 93 | DI6 (S) | Data in bit 6 |
| 94 | DII (S) | Data in bit 1 |
| 95 | DIO (S) | Data in bit 0 |
| 96 | SINTA (M) | Interrupt status signal |
| +97 | sWO* (M) | Data out status signal |
| t98 | FREQ | Status signal for 4 MHz clock |
| 99 | POC* (B) | Power-on clear signal |
| 100 | GND (B) | Ground |

trese signals are not defined in the standard but are used in the system for the $z-80 \mathrm{~A}$ microprocessor memory control signal.
tt
These signals are non-standard

## TABLE 2: BOARD POSILIONS IN CARD CAGE

| 1. | Empty |
| :--- | :--- |
| 2. | FLOPPY DISK CONTROLLER BOARD |
| 3. | INPUT/OUTPUT BOARD |
| 4. | Empty |
| 5. | CPU BOARD |
| 6. | Empty |
| 7. | MEMORY BOARD |
| 8. | Empty |

NOTE: Positions indicated are numbered from left to right as viewed from the front of the cabinet.

## RQWER SUPPLY

The 53 power supply (from Sunny International) is an openframe module located behind the two drives in the top drawer of the Nabu system. It provides unregulated +8 , +16 , and -16 volts for the $s-100$ bus and regulated $+5,-5$ and +24 volts for the disk drives. It consists of four major components: transformer, rectifiers, filter capacitors, and regulators.

The transformer primary has two llov windings. They are connected in parallel for use with a llov supply, and in series for use with a 220 V supply.

## SPECIEICATIONS:

INPUT: $\quad 110$ Volts $A C, 60 \mathrm{~Hz}$, single phase

OUTPUT: Unregulated: +8 Volts @ $14 \mathrm{~A},+16$ Volts @ $3 \mathrm{~A},-16$ Volts @ 3 A Regulated: +5 Volts @ 4A, -5 Volts @ lA, +24 Volts @ 4A

## 1.0

## GENERAL INFORMATION

The Nabu ACP-1101 CPU Board is designed to bring the full power of the zilog $2-80 \mathrm{~A}$ microprocessor to the $\mathrm{S}-100$ bus. The CPU board has provision for up to three 2716 type EPROM's (for a total of 6 K bytes), and two 2114 type static RAM's (for a total of lk bytes). The base address of this memory block can be set using on-board jumpers. The board also performs an automatic jump to a user selected memory address on system start-up or reset. The clock frequency of the main processor is also selectable between 2 and 4 MHz . When the 4 MHz clock frequency is used, the board automatically inserts one wait state when the on-board EPROM or RAM is accessed.

When used in the Nabu 1100 computer system, the board operates at a 4 MHz clock rate, with one 2716 ERROM and two 2114 RAM's addressed from F 800 H to FFFFH.

## Clock Exequency Selection

The Nabu ACP-llol may be clocked either at 4 MHz or 2 MHz . The operating frequency is selectable with Jumper 8 (Jp-8). (please refer to the board layout for the location of all jumpers). Connecting this jumper sets the operating clock frequency to 2 MHz . The standard CPU card is shipped with the jumper disconnected and runs reliably at 4 MHz .

Pin 98, labelled as FREQ, on the $S-100$ bus, is used by the Nabu system as an indicator line for the operating frequency. For 4 MHz operation the line will be high; for 2 MHz it is low.

Automatic Power-On Jump

When system power is turned on, or a reset signal is received, the CPU jumps to one of two hundred and fifty-six possible memory locations. The jump address is selected by the eight address jumpers JP-9 to JP-16. Only the eight most significant address bits (Al5-A8) are used to decode the jump address. The eight least significant address bits (A7 - A0) are taken as logic 0 as shown on the next page.

Power-On Jump Address:


The standard Nabu CPU board has the power-on jump address set at FCOOH (jumpers JP-15 and JP-16 installed).

## On-Board Memory Selection

The Nabu CPU board offers a maximum of sixkilo-bytes of onboard memory, which consists of three 2k 88 (2716 type) EPROM's and two $1 \mathrm{~K} \times 4$ (2114 type) static RAM's. IC sockets are provided on the board for the memory chips.

The memory address for the on-board EPROM's and RAM's are grouped as a block. Within the block, the individual memory chips are allocated as follows:

|  | ROM 1 * |
| :---: | :---: |
| $\mathrm{Base}+1 \mathrm{COOH}$ | RAM 1 / RAM 2 |
| Base + 1800 H | ROM 3 |
| Base + 1000H | ROM 2 |
| $\mathrm{Base}+800 \mathrm{H}$ | NOT ASSIGNED |

*Only the upper 1 K of ROM 1 is used.
The RAM is configured as 1024 x 4 bits (2114 type). RAM l stores data bits D0, D7, D6, and D5; and RAM 2 stores data bits D4, D3, D2, and D1.

The base address of the block is set by jumpers JP-l through JP-3. The three most-significant address bits are used to set the address of the block. Table 1 (on the following page), lists the possible base addressses of the block corresponding to each jumper connection.

| JUMPERS (JP)  <br> 1 2 3 |  |  | STARTING ADDRESS (IN HEX) OF: |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | ROM 2 | ROM 3 | RAM $1 /$ RAM | ROM 1 |
| 0 | 0 | 0 | 0800 | 1000 | 1800 | $1 \mathrm{C00}$ |
| 0 | 0 | 1 | 2800 | 3000 | 3800 | 3 COO |
| 0 | 1 | 0 | 4800 | 5000 | 5800 | 5 COO |
| 0 | 1 | 1 | 6800 | 7000 | 7800 | 7 COO |
| 1 | 0 | 0 | 8800 | 9000 | 9800 | 9 COO |
| 1 | 0 | 1 | A800 | B000 | B800 | BCOO |
| 1 | 1 | 0 | C800 | D000 | D800 | DCOO |
| 1 | 1 | 1 | E800 | F000 | F800 | FCOO |

'1' represents 'Jumper is connected'
'0' represents 'Jumper is disconnected'
TABLE L: Jumper Connection And Starting Address of Memory

The enabling of these memory chips is done by connecting jumpers JP-5, JP-6, and JP-7 in the selection area S-1. JP-5 enables ROM 2, JP-6 enables ROM 3, and JP-7 enables ROM 1 and RAM 1/ RAM 2, as seen in the figure below. (Note that ROM 1 and RAM 1/ RAM 2 are enabled together, and so both must be used together).

Selection 00000000
Area 5-1


In addition, enabling on-board RAM's and EPROM's renders any external devices or memory at the selected address-block inaccessible to a read instruction. However, a write operation will write into all devices located there.

The standard Nabu ACP-1101 is shipped with the following memory setting:

Selection Area S-1

Jumpers (JP) $1 \begin{array}{lllllll} & 2 & 3 & 5 & 6 & 7\end{array}$

The memory map corresponding to the standard setting would be:


When both the 4 mHz operating frequency, and the on-board EPROM's and RAM's are chosen, (as in the standard Nabu ACP-liol setting), one wait-cycle is automatically inserted by the cPU logic circuitry.

## Refresh Enable

Dynamic RAM's periodically require a refresh to maintain the data stored within the memory cell. The Nabu CPU board brings the memory-refresh signal from the zilog z-80A microprocessor to the $s-100$ bus. Pin 66 on the $s-100$ bus is designated by Nabu as the memory-refresh signal, RFSH. The memory request signal from the $\mathrm{z}-80 \mathrm{~A}$ processor is also brought out to the s-100 bus. Pin 65 (named as MREQ), is used to indicate a valid memory address on the address bus.

## NABU ACP-1101 CPU BOARD <br> PARTS LIST

Integrated Circuits

| UI-U4 | 2114 | $1024 \times 4$-bit NMOS static RAM |
| :---: | :---: | :---: |
| U5 | 74LS136 | Quadruple 2 -input NOR with opencollector outputs |
| U6 | 74LS42 | 4-line-to-10-line decoder |
| U7 | 74LS20 | Dual 4-input NAND |
| U8, U9, U28, |  |  |
| U30-U34 | 74LS241 | Octal buffer/line-driver witn 3-state outputs |
| 010 | $74 \mathrm{LS175}$ | Quadruple D-type flip-flop |
| U11 | $74 \mathrm{LS1} 23$ | Dual retriggerable monostable multivibrator with clear |
| U12, U17, U20, |  |  |
| U23, U24 | 74LS74 | Dual D -type rising-edge-triggered flipflop with preset and clear |
| U13 | 74LS132 | Quadruple 2-input NAND witn Schmitttriggered inputs |
| U14, U21 | 74 LSO 4 | Hex inverter |
| U15 | 74 LSOB | Quadruple 2-input AND |
| U16 | $74 \mathrm{LS3} 2$ | Quadruple 2-input OR |
| U18 | 2-80A-CPU | Central processing unit ( 4 MHz ) |
| U19 | 74LSl57 | Quadruple 2-line-to-l-line multiplexer |
| U22, U25, U35 | $74 \mathrm{LS02}$ | Quadruple 2-input NOR |
| 026 | $74 \mathrm{LS367}$ | Hex non-inverting bus-driver |
| U27 | 74LSl4 | Hex inverter with Schmitt-triggered inputs |
| U29, U36 | 74LS368 | Hex inverting busmdriver |
| U37, U38 | 7805 | 5 V positive voltage regulator |
| ROMI-ROM3 | 2716 | 2716 EPROM with bootstrap program |

Transistons:

| Q1 | 2N4124 | NPN silicon transistor |
| :--- | :--- | :--- |
| Q2 | 2N4126 | PNP silicon transistor |

Diodes:
Dl, D2 IN914A Silicon switching diode

## Capacitors:

Cl-C10, C13-Cl5,
C19-C24, C25,
C26, C30, C31
C11, Cl8
C12
C16, C27-C29
Cl7
$0.1 \mu \mathrm{~F}$
33 pF disc
$22 \mu \mathrm{~F}, 16 \mathrm{~V}$ tantalum electrolytic
$10 \underset{\mathrm{HF}, \mathrm{l}}{\mathrm{l}} \mathrm{l}$ V tantalum electrolytic
10 nF

## Resistors:

R1, R2
R3, R5-R7, R11
R4
R8
R9
Rlo
RN1-RN3
$10 \mathrm{k} \Omega$
$1 \mathrm{k} \Omega$
$100 \Omega$
$220 \Omega$
$22 \Omega$
$100 \mathrm{k} \Omega$
9-resistor pack of $1 \mathrm{k} \Omega$ resistors witn common pin \#l

Crystal:

XTAL
Quantity
16
7
4
8
3
1
1
6
6
1
8.000 MHz parallel-resonant

## Description

14 pin socket
16 pin socket
18 pin socket
20 pin socket
24 pin socket
40 pin socket
Delta 680-0.5-220 Heatsink
\#6-32 x 3/8" machine screw \#6-32 nuts
p.c. board

NOTE: The following 11 pages have been reproduced by permassion of Zilog, Inc. (C) 1979, 80, 81. This material shall not be reproduced without the written consent of Zilog, Inc.

Z-80A is a trademark of zilog, Inc., with whom the publisher is not associated.

## Product Specification

March 1981

Fecturan

- The instruction set contains 158 insiructions. The 78 instructions of the 8080A are included as a subset; 8080A software compatibility is maintained.
- Six MHz, 4 MHz and 2.5 MHz clocks for the Z80B, 780A, and 780 CPU result in rapid instruction execution with consequent high data throughput.
- The extensive instruction set includes string, bit, byte, and word operations. Block searches and block transfers together with indexed and relative addressing result in the most powerful data handling capabilities in the microcomputer industry.
- The 280 rnicroprocessors and associated family of peripheral controilers are linked by a vectored interrupt system. Phis system
may be daisy-chained to allow implementation of a priority interrupt scheme. Little. if any, additional logic is required for daisy-chaining.
. Duplicate sets of both general-purpose and flag reg̣isters are provided, easing the design and operation of system software through single-context switching, background foreground programming, and single-level interrupt processing. In addition, two 16 -bit index registers facilitate program processing of tables and arrays.
- There are three modes of high speed interrupt processing: 8080 compatible, non- 280 peripheral device, and Z80 Family peripheral with or without daisy chain.
On-chip dynamic memory refresh counter.


Figure 1. Pin Functions


Figura 2. Pin Aunignments

## General Description

The 280 Z80A, and 280 BCPU are thardgeneration single-chip microprocessors with exceptional computational power. They offer higher system throughput and more effictent memory utilization than comparable secondand third generation mucroprocessors the internal registers contain 208 bits of readiwnte memory that are accessible to the programmer These registers include two sets of six general. purpose registers which may be used indiv.dually as ether 8 -bit registers or as 16 - bit register pars. In add,tion, there are two seis of accumulator and flag registers group of "Exchange' instructions makes en er set of main or alternate registors accessible to the programmer. The itternate set allaws operation in foreground-background mode or it may
be reserved for very fast interrupt response.
The 280 also contains a Stack Pointer, Program Coun'er, two index registers, a Refresh register (counter), and an Interrupt register. The CPU is easy to incorporate into a system since it requires only a single +5 V power source, all output signals are fully decoded and timed to control standard memory or peripheral circuits, and is supported by an extensive famly of peripheral controllers. The internal block diagram (Eigure 3) shows the primary functions of the ZBO processors. Subsequent text provides more detail on the Z80 I/O controller family, registers, instruction sel, interrupts and dansy chainung, and CPU timma.


Figure 3. 780 CPU Black Diagram

## Zad Microprocensor Family

| 280 CPU <br> Register: (Continued) | Registar |  | Slze (Bitn) | Remartr |
| :---: | :---: | :---: | :---: | :---: |
|  | A, $A^{\prime}$ | Accurnulator | 8 | Storea an operand or the regults of an operation. |
|  | F, F' | Fiags | 8 | See Instruction Set. |
|  | B. $\mathrm{B}^{\prime}$ | General Purpose | 8 | Can be ueed reparately or as a 16 -bit register with. C. |
|  | C. $\mathrm{C}^{\prime}$ | General Purpopa | 8 | See E, shove. |
|  | D $\mathrm{D}^{7}$ | General Purpose | 8 | Con be used separately or as a 16 -hit register with E . |
|  | E. E' | General Purpose | 8 | See D, above. |
|  | H, $\mathrm{H}^{\prime}$ | General Purpose | 8 | Can be used separately or as a 16 -bit register with $L$. |
|  | L, L' | Gerieral Purpose | 8 | See H above. |
|  |  |  |  | Note: The ( $\mathrm{B}, \mathrm{C}$ ), ( $\mathrm{D}, \mathrm{E}$ ), and ( $\mathrm{H}, \mathrm{L}$ ) seta are combined as follows: <br> B - High byte C - Low byte <br> D .-- High byte E - Low byte <br> H .... High byte L - Low byte |
|  | I | Interrupt Register | 8 | Stores upper eight bits of memory address for vectored interrupt procesimg. |
|  | A | Reiresh Register | 8 | Provides user-trangparent dynamic memory relresh. Automatically incremented and placed on the address bus duting each instruction fetch cycle. |
|  | IX | Index Register | 10 | Used for indexed addressing. |
|  | IY | Index Register | 16 | Same as IX, above. |
|  | SP | Stack Pointer | 16 | Stores addresses or data temporarily. Sees Pugh or Pop in inatruction set. |
|  | $P C$ | Program Counler | 16 | Hoids address of next instruction. |
|  | $\mathrm{IFF}_{1}-\mathrm{IFF}_{2}$ | Iaterrupt Enable | ${ }^{\text {Flip }}$ Flops | Set or reset to indicale interrupt status (see Figure 4). |
|  | IMFa-IMFb | Interrupt Mone | Flip.Fiops | Reflect Interrupt mode (see Figure 4), |

## Table 1. 280 CPU Regrates:

## Interrupts: General Oparation

The CPU dccepts two interrupt input signals: $\overline{\mathrm{NMI}}$ and $\overline{\mathrm{NT}}$. The $\overline{\mathrm{NMI}}$ is a non maskable interrupt and has the highest pnority. $\overline{\mathrm{NT}}$ is a lower priority interrupt since it requires that interrupts be ensbled in soltware in order to operate. Either NMI or INT can be connecled to multiple peripheral devices in a wired-OR configuration.

The $\mathbf{Z 8 0}$ has a single response mode for interrupt service tor the non-maskable inter rupt. The maskatle interrupt, INT, has three programmable response modes available. These are:

- Mode 0 .- compatible with the 8080 microprocessor.

Mode 1 -- Peripheral Interrupt service, for use with non-8080/Z80 systems.

- Mode 2 - s vectored interrupt scheme, usually daisy-chained, for use with 280 Family and compatible peripheral devices. The CPU services interrupts by sampling the NMI and INT signals at the rising edge of the last clock of an instruction. Further interrupt service processing depends upon the type of interrupt that was detected. Details on interrupt responses are shown in the CPU Timing Section.
Interrupts:
General
Oporatioa
(Continued)

Non-Matkable Interrupt (NMI). The nonmaskable interrupt cannot be disabled by program control and therefore will be accepted at at all times by the CPU. NMI is usually reserved for servicing only the highest priority type interrupts, such as that for orderly shutdown after power lailure has been detected. After recognition of the NMI signal (providing BUSFED is not active), the CPU jumps to restart location 0066H. Normally, software starting at this address contains the interrupt service routine.
Maskable Intortupl (INT). Hegardless of the interrupt mode set by the user, the 280 response to a maskable interrupt input follows a common timing cycle. After the interrupt has been detected by the CPU (provided that interrupts are enabled and BUSREQ is not active) a special interrupt processing cycle begins. This is a special fetch (MI) cycle in which FORQ becomes active rather than $\overline{\mathrm{MREQ}}$, as in a normal $\overline{\mathrm{MI}}$ cycle. In addition, this special M1 cycle is automatically extended by two WAIT states, to allow for the time required to acknowiedge the interrupt request and to place the interrupt vector on the bus.
Mode 0 Interrupt Operation. This mode is compatible with the 8080 microprocessor interrupt service procedures. The interrupting device places an instruction on the data bus, which is then acted on six times by the CPU. This is normally a Restart Instruction, which will initiate an unconditional jump to the selected one of eight restart locations in page zero of memory.
Mode 1 Interrupt Operation. Mode 1 operation is very similar to that for the NMI. The principal difference is that the Mode 1 interrupt has a vector address of 0038 H only.
Mode 2 Interrupt Operation. This interrupt mode has been designed to utilize most effectively the capabilities of the 280 microprocessor and its associated periphera! family. The interrupting peripheral device selects the starting address of the interrupt service routine. It does this by placing an 8 -bit address vector on the data bus during the interrupt acknowledge cycle. The high-order byte of the interrupt service routine address is supplied by the I (Interrupt) register. This flexibility in selecting the interrupt service routine address allows the peripheral device to use several different types of service routines. These routines may be located at any available
location in memory. Since the interrupting device supplies the low-order byte of the 2 -byte vector, bit 0 ( $\mathrm{A}_{0}$ ) must be a zero.
Intorrupt Priortty (Datay Chaining and Neatod Inlerrupta). The interrupt priarity of each peripheral device is determined by its physical location within a dalsy-chain configuration. Each device in the chain has an interrupt enable input line (IEI) and an interrupt enable output line (IEO), which is ted to the next lower priority device. The first device in the daisy chain has its IEI input hardwared to a High level. The first device has highest priority, while each succeeding device has a corresponding lower priority. This arrangement permits the CPU to select the highest priority interrupt from several simultaneously interrupting peripherals.

The interrupting device diasables its IEO line to the next lower priority peripheral until it has been serviced. After servicing, its IEO line is raised, allowing lower priority peripherals to demand interrupt servicing.

The 280 CPU will nest (queue) any pending interrupts or interrupts received while a selected peripheral is being serviced.
Interrupt Enable/Disable Operation. Two flip-flops, $\mathrm{IFF}_{1}$ and $\mathrm{IFF}_{2}$, referred to in the register description are used to signal the CPU interrupt status. Operation of the two flip-flops is described in Table 2. For more details, refer to the 280 CPU Technical Manual and 280 Assembly Language Manual.

| Aetion | $\mathrm{HFF}_{5}$ | 1FF\% | Commannt |
| :---: | :---: | :---: | :---: |
| CPU Resal | 0 | 0 | Masksbla interrupi TNT disabled |
| DI instruction execution | 0 | 0 | Maskable interrupt INT disabled |
| EI instruction execution | 1 | 1 | Megkable interrupt INT enabled |
| LD A, I inetruction execution | * | * | $\mathrm{IFF}_{\mathbf{2}}$ - Parity fiog |
| LD A,R instruction execution | * | * | $\mathrm{IFF}_{2}-\mathrm{Parity}$ flag |
| Accept $\overline{\mathrm{NMI}}$ | 0 | 1FF1 | $\mathrm{IFF} F_{1}-\mathrm{IFF} \mathrm{F}_{2}$ (Maskable interrupt INT dieabled) |
| RETN instruction execution | $\underline{I F F} 2$ | * | $\mathrm{IFF}_{2} \rightarrow \mathrm{IFF}_{1}$ at completion of an NMI service rouline. |

Toble 2. State of Flip-Fiope






| 8-3it | ADOA. r | $A-A+r$ | 1 | ${ }^{1}$ | $x$ | $\dagger$ | Y. | $v$ | 9 | 1 | $\cdots$ \% |  | ! | 1 | 4 | $r$ | Repa. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Arithratic | ADD A. $n$ | $A-A \cdot n$ | 1 | 1 | $X$ | 1 | X | 7 | 3 | 1 |  |  | 2 | 2 | 7 | 000 | B |
| and Logicer |  |  |  |  |  |  |  |  |  |  | - |  |  |  |  | 001 | $\underset{\mathrm{J}}{\mathrm{~J}}$ |
| croup | AD[J A. (HL) | A - A + HLL; | , | 1 | $x$ | 1 | X | $v$ | Q | 1 | 10 064 110 |  | 1 | 2 | 7 | (t) | E |
|  | ADD A. $(1 X+d)$ | $A-A+\{[X=C)$ | 1 | 1 | $x$ | 1 | y | V | r) | 1 | 11 6id lil | no | 3 | 5 | .9 | :00 | H |
|  |  |  |  |  |  |  |  |  |  |  | 10 \% 110 |  |  |  |  | 101 | L |
|  |  |  |  |  |  |  |  |  |  |  | - < - |  |  |  |  | 111 | A |
|  | ADD A. $(1 \%+d]$ | $A-A+\{Y+ \pm$ | $\dagger$ | 1 | X | 1 | X | 4 | i. | 1 | $\begin{aligned} & i 1!i: 01 \\ & : 0000410 \end{aligned}$ | FL | $\overline{1}$ | 5 | is |  |  |
|  | $A C^{2}-25$ | $A-A+s+C Y$ | 1 | ! | $x$ | : | X | $V$ | 0 | : | $-\frac{d}{\mathrm{OH}}-$ |  |  |  |  |  | ny of r. $n$, |
|  | SUB s | $h-A-9$ | t | 1 | X | : | X | 4 | 1 | 1 | 0 |  |  |  |  |  | .). ( $\mathrm{X} \mathrm{X}+\mathrm{d})$. <br> + d) as shown |
|  | S8C. A s | $A-A-s-C Y$ | 1 | $\pm$ | K | 1 | X | $v$ | 1 | 1 | 9 |  |  |  |  |  | ADD insuruction. |
|  | AND s | $A-A \wedge z$ | 1 | 1 | K | 1 | * | P | d | , | $\square$ |  |  |  |  |  | indicated bits |
|  | SR s | $A-A \vee s$ | $\pm$ | 1 | X | (i) | $x$ | P | $c$ | ${ }^{1}$ | (1.10 |  |  |  |  |  | lace the 000 in |
|  | corn | $A-A \bullet s$ | 1 | 1 | X | 0 | X | $F$ | 0 | 0 | [1C] |  |  |  |  |  |  |
|  | SPr | A-s | $\dagger$ | : | X | 1 | X | $V$ | ) | ! | [[1]] |  |  |  |  |  |  |
|  | INC. | r-: ${ }^{\text {- }}$ | i | 1 | x | 1 | X | V | 1 | - | (6) 180 |  | 1 | 1 | 4 |  |  |
|  | iNC: (HL) | (H1) $) \boldsymbol{-}(\mathrm{HL})+1$ | 1 | 1 | X | 1 | $\chi$ | $v$ | C | * | (0) 100 [80 |  | i | 3 | 11 |  |  |
|  | INC: ( $\mid X+$ +f) | ( $1 \mathrm{X}+\mathrm{d}$ ) - | 1 | 1 | X | 1 | $X$ | $\checkmark$ | 17 | * | i) \%ll 601 | DD | 3 | 6 | 23 |  |  |
|  |  | $\{I X+d\}+i$ |  |  |  |  |  |  |  |  | $\approx 110000$ |  |  |  |  |  |  |
|  | $\mathrm{fNC}(\mathrm{IY}+\mathrm{d})$ | $\begin{aligned} & \{(Y+d\}- \\ & \{(Y+d\}+\} \end{aligned}$ | 1 | 1 | x | 1 | X | V | 0 | - | $\begin{aligned} & 3 \text { 13 } 101 \\ & \text { m } 110 \text { ncou } \end{aligned}$ | FD | 3 | 6 | 23 |  |  |
|  |  |  |  |  |  |  |  |  |  |  | $-a$ |  |  |  |  |  |  |
|  | DEC. m | m) $-\mathrm{m} \cdot 1$ | 1 | 1. | X | ; | X | V | 1 | * | [10] |  |  |  |  |  | any of r . (HL), <br> + dj. (fy + d) <br> shown for 1 NC <br> $C$ satre formal <br> dotatos as iNC. <br> place [ $[8, \mathrm{~g}$ ) with <br> in in eprexte |







## Pin Descriptiont

$\boldsymbol{H}_{0}-\mathbf{H}_{\mathbf{1 5}}$. Address Bus (output, active High, 3 -state). $A_{0}-A_{15}$ form a 16 -bit address bus. The Address Bus provides the address for memory data bus exchanges (up to 64 K bytes) and for 1/O device exchanges.
BUSACK. Bus Acknowledige (output, active Low). Bus Acknowiedge indicates to the requesting device that the CPU address bus, data bus, and control signals MREQ, $\overline{\mathrm{IO} R \mathrm{Q}}$. $\overline{\mathrm{RD}}$, and $\overline{\mathrm{WR}}$ have entered their highimpedance states. The external circuitry can now control these lines.
BUSREQ. Bus Request (input, active Low). Bus Request has a higher priority than NMI and is always recognized at the end of the current machine cycle. BUSREQ torces the CPU address bus, data bus, and control signals $\overline{M R E Q} \overline{\mathrm{ORQ}}, \overline{\mathrm{RD}}$, and $\overline{\mathrm{WF}}$ to go to a highimpedance state so that other devices can
 ORed and requires an external pullup for these applications. Extended BUSBEO periods due to extensive DMA operations can prevent the CPU from properly refreshing dynamic RAMs.
$\mathrm{D}_{0}-\mathrm{D}_{7}$. Dota Bus (input/output, active High, 3 -state). $\mathrm{D}_{0}-\mathrm{D}_{7}$ constitute an 8 -bit bidirectional data bus, used for data exchanges with memory and I/O.
HALT. Halt Stofe (output, active Low). HALT indicates that the CPU has executed a Halt instruction and is awaiting either a nonmaskable or a maskable interrupt (with the mask enabled) before operation can resume. While haited, the CPU executes NOPs to maintain memory refresh.
INT. Interrupt Request (input, active Low). Interrupt Request is generated by I/O devices. The CPU honors a request at the end of the current Instruction if the internal sottwarecontrolled interrupt enable flip-flop (IFF) is enabled. INT is normally wire-ORed and requires an external pullup for these applications.
IORQ. Input/Output Request (output, active Low, 3-state). IORQ indicates that the lower half of the address bus holds a valid I/O address for an I/O read or write operation. $\overline{\mathrm{IORQ}}$ is also generated concurrently with $\overline{\mathrm{MI}}$ during an interrupt acknowledge cycle to indicate that an interrupt response vector can be
placed on the data bus.
Mi. Mochine Cycle One (output, active Low). $\bar{M}$, together with MMEQ, indicates that the current machine cycle is the opcode fetch cycle of an instruction execution. Mi, together with $\overline{\mathrm{IORQ}}$, indicates an interrupt acknowledge cycle.
MREQ. Memory Request (output, active Low, 3-state). MREQ indicates that the address bus holds a valid address for a memory read or memory write operation.
FMI. Non-Maskable Interrupt (input, active Low). NMI has a higher priority than INT. NMI is always recognized at the end of the current instruction, independent of the status of the interrupt enable flip-flop, and automatically forces the CPU to restart at location 0066H.
RD. Memory Read (output, active Low, 3 -state). $\overline{\mathrm{RD}}$ indicates that the CPU wants to read data trom memory or an I/O device. The addressed I/O device or memory should use this signal to gate data onto the CPU data bus.
RESET, Reset (input, active Low). RESET initializes the CPU as follows: it resets the interrupt enable flip-flop, clears the PC and Registers I and R, and sets the interrupt status to Mode 0 . During reset time, the address and data bus go to a high-impedance state, and all control output signals go to the inactive state. Nole that RESET must be active for a minimum of three full clock cycles belore the reset operation is complete.
$\overline{\text { RFSH. Refresh (output, active Low). } \overline{\mathrm{RFSH}} \text {, }}$ together with MREQ، indicates that the lower seven bits of the system's address bus can be used as a refresh address to the system's dynarnic memories.
WAIT. Woit (input, active Low), WAIT indicates to the CPU that the addressed memory or I/O devices are not ready for a data transfer. The CPU continues to enter a Wait state as long as this signal is active. Extended WAIT periods can prevent the CPU from refreshing dynamic memory properly.
Wh. Memory Write (output, active Low, 3 -state). WR indicates that the CPU data bus holds valid data to be stored at the addressed memory or I/O location.

The 280 CPU executas antructions by proceeding through a specitic sequence of opera. tions:

- Memory read or write
- 1/O device read or write
- Interrupt acknowledge
ithe bosic clock permod is relerred wis a T time or cycle, and three or more T cycles make up a machane cycle (Mi, M2 or M3 for instance). Machune cycles can be extended dither by the CPU automatically inserting one or more Watt siates or by the ansertion of ons or more Wall states by the user.

Instruction Opcode Fetch. The CPIJ piaces the contents of the Program Counter (PC) on the address bus at the s!at! of invervik ficqume 5). Approximately ono bat ack cyrie inter, $\overline{M R E Q}$ goes active. The faling action of MRO can be used dirently as a (hap, lirable whera. mic memories. When active, RJ) maceses that the memory data can be enatsled ont: the c户u

## dain bue.

The CFll samples the WAIT input with the tisurio eidge of ciock state T3. During clock states T3 and Tha of am Mr elycle dyrarme RAM refresh rat: orcur while the CPU starts dencing and vecutug the inspuction. When the Retrest Courni signal beamer acture.




Figure 5. Instruction Opcode Fetch

## CPU

 Timing (Continued)Memory Read or Write Cycles. Figure 6 shows the timing of memory read or write cycles other than an opcode fetch (M1) cycle. The MREQ and $\overline{\mathrm{RD}}$ signals function exactly as in the fetch cycle. In a memory write cycle, $\overline{M R E D}$ also becomes active when the address
bus is stable, so that it can be used directly as a Chip Enable for dynamic memories. The WR line is active when the data bus is stable, so that it can be used direotly as an $\mathrm{R} / \overline{\mathrm{W}}$ pulse to most semiconductor memories.


Figure 8. Memory Read or Write CYcles

## CPU

 Timing(Continued)

Input or Output Cycles. Figure 7 shows the timing for an $\mathrm{I} / \mathrm{O}$ read or $\mathrm{L} / \mathrm{O}$ write operation. During I/O operations, the CPU automatically
inserts a single Wait state ( $T_{w}$ ). This extra Wait state allows suffrient time for an I/O port to decode the address and the port address lines.


Figure 7. Input or Output Cycles

Interrupt Requet/Acknowledge Cycle. The CPU samples the interrupt signal with the rising edge of the last clock cycle at the end of any instruction (Figure 8). When an interrupt is accepted, a special $\overline{\mathrm{M}}$ cycle is generated.

During this Mï cycle, $\overline{\mathrm{ORO}}$ becomes active (instead of MREQ) to indicate that the interrupting device can place an 8 -bit vector on the data bus. The CPU automatically adds two Wait states to this cycle.


NOTE: 1) $\mathrm{T}_{1}$ = Last slate at provous instruction.

Figure 8. Interriapt inequent/Acknowledge Cycle

| CPU | Non-Maskable Interrupt Request Cycle. | that of a normal memory read operation except |
| :--- | :--- | :--- |
| Timing | NMI is sampled at the same time as the | that data put on the bus by the memory is |
| (Continued) | moskable interrupt input $\overline{N T}$ but has higher | sgnored. The CPU instead executes a restart |
|  | priority and cannot be disabled under software | (RST) cperation and jumps to the $\overline{\text { NMI service }}$ |
|  | control. The subsequent timing is similar to | routine located at address 0066H (Figure 9 ). |




 preverime lil.A.St

Figure 9. Non-Makkable Interrupi Nequebt Operation

Bus Request/Acknowledge Cycle. The CPU samples $\overline{B U S R E Q}$ with the rising edge of the last clock period of any machine cycle (Figure (0). If BUSREQ is active, the CPU sets its address, data, and $\overline{\mathrm{MREO}}, \overline{\mathrm{O}} \overline{\mathrm{RQ}}, \overline{\mathrm{RD}}$, and $\overline{\mathrm{WR}}$
lines to a high-impectance state with the rising edge of the next clock pulse. At that time, any external device can take control of these lines, usually to transfer data between memory and 1/O devices.


Figure 10. Bus Fiequent/Acknowledge Cycle


Figure 11. Halt Acknowledge Cycle

Heset Cycle. $\overline{\mathrm{RES}} \overline{\mathrm{ET}}$ must be active for at least three clock cycles for the CPU to properly accept it. As long as RESET remains active, the address and data buses float, and the control outputs are inactive. Once $\overline{\text { HESET }}$ goes
inactive, two internal T cycles are consumed betore the CPU resumes normal processing operation. RESET clears the PC register, so the first opcode fetch will be to location 0000 (Figure 12)


Figure 12. Memat Cycle

| AC Charceterintica | Mumber | Symbel | Parcumetor | $\begin{array}{ll} 280 & \text { CPU } \\ \text { Min } & \text { Max } \\ \text { (nal) } & \text { (mal } \end{array}$ |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 1 | Tc C | Clock Cycle Time | $400^{*}$ |  | $250^{*}$ |  | $165^{\circ}$ |  |
|  | 2 | TwCh | Clock Pulse Width (High) | $180^{*}$ |  | $110 *$ |  | $65^{*}$ |  |
|  | 3 | TwCl | Clock Pulse Width (Low) | J80 | 2000 | 110 | 2000 | 65 | 2000 |
|  | 4 | TK | Clock Fall Time | - | 30 | - | 30 | - | 20 |
|  |  |  | Clock Rise Time |  | -30 |  | 30 |  | 20 |
|  | 6 | $\mathrm{TdCr}(\mathrm{A})$ | Clock $\dagger$ to Address Valid Delay | - | 145 | - | 110 | - | 90 |
|  | 7 | TdA(MREQf) | Address Valid to MREO I Delay | 125* | - | $65^{*}$ | - | $35^{*}$ | - |
|  | 8 | TaCt(MREQf) | Clock 1 to MREQ I Delay | - | 100 | - | 85 | - | 70 |
|  | 9 | TdCr(MREQt) | Clock 1 to MREQ / Delay | - | 100 | - | 85 | - | 70 |
|  | $10-\mathrm{TwMREQh}$ - |  | MREQ Pulse Width (High) | $-170$ |  | $110^{\circ}$ |  | $65^{\circ}$ |  |
|  | 11 | TwMREQ! | MAEQ Pulse Width (Low) | $360^{*}$ | - | $220^{*}$ | - | 135* | - |
|  | 12 | TdCf(MREQr) | Clock I to MREQ 1 Delay | --- | 100 | - | 85 | - | 70 |
|  | 13 | TdCf(RDt) | Clock I to $\overline{\mathrm{R}}$ I D Delay | - | 130 | - | 95 | - | 80 |
|  | 14 | $\mathrm{TdCr}(\mathrm{RDr})$ | Clock I to $\overline{\mathrm{RD}}$ I Delay | -- | 100 | - | 85 | - | 70 |
|  | $15-\mathrm{TsD}(\mathrm{Cr})$ |  | Data Setup Time to Clock | - 50 |  | -35 |  | $-30$ |  |
|  | 16 | ThD(RDr) | Data Hold Time to $\overline{\mathrm{RD}}$ I | - | 0 | - | 0 | - | 0 |
|  | 17 | TsWAIT(Cf) | WAIT Setup Time to Clock 1 | 70 | - | 70 | -- | 60 | - |
|  | 18 | ThWArs(C) | WAIT Hold Time after Clock 1 | - | 0 | - | 0 | - | 0 |
|  | 19 | IdCr(M1f) | Clock $\dagger$ to $\overline{\mathrm{M}}$ ! Delay | - | 130 | - | 100 | - | 80 |
|  | $20-\mathrm{TdCr}(\mathrm{Mlf})$ |  | Clock 1 to M1 1 Delay |  | 130 |  | 100 |  | 80 |
|  | 21 | TdCr (RFSHf) | Clock I to RFSH 1 Delay | - | 180 | - | 130 | - | 110 |
|  | 22 | $\mathrm{TdCr}(\mathrm{RFSH})$ | Clock It $\mathrm{to} \overline{\mathrm{RFSH}}$ : Delay | - | 150 | - | 120 | - | 100 |
|  | 23 | TdCt(RDr) | Clock 1 to $\overline{\mathrm{RD}}$ I Delay | - | 110 | - | 85 | - | 70 |
|  | 24 | TdCr (RD) | Clock 1 to $\overline{\mathrm{KD}}$ I Delay | - | 100 | - | 85 | - | 70 |
|  |  | TsD(C) ${ }^{-}$ | Data Setup to Clock I during $\mathrm{M}_{2}, \mathrm{M}_{3}, \mathrm{M}_{4}$ or $\mathrm{M}_{5}$ Cycles |  |  | 50 | - | 40 |  |
|  | 26 | TdA(IOROA) | Address Stable prior to $\overline{\mathrm{ORO}} 1$ | $320^{*}$ | - | $180^{*}$ | - | $110^{*}$ | - |
|  | 27 | TdCr(IOROf) | Clock $t$ to $\overline{\mathrm{O}} \mathrm{OR}$ I Delay | - | 90 | - | 75 | - | 65 |
|  | 28 | TdCt( ORQr ) | Clock 1 to IORO 1 Delay | - | 110 | - | 85 | - | 70 |
|  | 29 TdP(WRf) |  | Data Stable prior to $\overline{W R}$ I | $190^{*}$ | - | $80^{*}$ | - | $25^{*}$ | - |
|  | $30-\mathrm{TdCf}(\mathrm{WHf})$ - |  | Clock t to WR : Delay - |  | 90 |  | 80 |  | 70 |
|  | 31 | TwWR | WR Pulse Width | $360{ }^{\circ}$ | - | $220^{*}$ | - | 135* | - |
|  | 32 | $\mathrm{TdCl}(\mathrm{WRr})$ | Clock 1 to WR 1 Delay | - | 100 | - | 80 | - | 70 |
|  | 33 | TdD(WRi) | Data Stable prior to $\bar{W}$ I 1 | $20^{*}$ | - | $-10^{\circ}$ | - | -55' | - |
|  | 34 | TdCr(WR) | Clock 1 to $\overline{\mathrm{WR}}+$ Delay | - | 80 | - | 65 | $\rightarrow$ | 60 |
|  | $35-\mathrm{TdWHr}(\mathrm{D})-$ |  | Data Stable from $\overline{W h} \dagger$ | $320^{*}$ |  | -60 |  | 30 |  |
|  | 36 | TdCt(HALT) | Clock I to $\overline{\mathrm{HALT}}$; or ! | - | 300 | - | 300 | - | 260 |
|  | 37 | TwNM! | NMI Pulse Width | 80 | - | 80 | - | 70 | - |
|  | 36 | TsEuSREQ(Cr) | BUSEREQ Setup Time to Clock ! | B0 | - | 50 | - | 50 | - |

"For clock periods otker than the minimums shown in the lable.
calculate paramelers using the expresaions in the table on the
following page.

| AC <br> Charac- <br> toristics <br> (Continued) | Number Symbol |  | Parameter | $\begin{gathered} \text { Z80 } \\ \underset{\substack{\text { Min }}}{ } \end{gathered}$ | PPU Max (ns) |  | CPU Max (ns) |  | CPU Max (ns) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 39 | ThBuSREOtCr) | BUSAFOO How Tme atter clock | 0 | - | 0 | $\cdots$ | 0 |  |
|  |  |  |  |  |  |  |  |  |  |
|  | 41 | TaCtebusackri | Cjeck In BUSACKI 1 Delay |  | 110 |  | 100 | $\cdots$ | 90 |
|  | 42 | $\mathrm{TdCr}(\mathrm{Dz})$ | Clock 1 to Data Flay Delar |  | 90 | -.. | 90 | -- | 80 |
|  | 43 | $\mathrm{TdCr(CTz)}$ | Clock 1 to Coritrol Outputs Floak Гeley (MREO, 10 PQ . $\overline{\mathrm{DD}}$. and WR; |  | i10 | -- | 80 | - | 70 |
|  | 44 | $\mathrm{TdCr}(\mathrm{Az})$ | Clexik Ito Address Float Delay |  | 110 | - | 90 | - | 80 |
|  |  |  |  |  |  |  |  |  |  |
|  | 46 | TsRESET(Cr) | BESEEİ̈ w Clock 1 Setup Time | 90 | -- | 60 | - | 60 | - |
|  | 47 | ThRESETtict | ḢESET to Clock 1 Held Time | -- | 0 | -- | 0 | - | 0 |
|  | 48 | Tsinticice | INT to Cluck 1 Satue Time | 80 | $\cdots$ | 80 | $\cdots$ | 70 |  |
|  | 49 | ThinTricri | INT Na Cox: 1 Hod Time | - | 0 | ... | 0 | -- | 0 |
|  |  |  |  |  |  |  |  |  |  |
|  | 51 | TaCliorun | Otok 1 to MRC) ! Delay |  | 110 | $\cdots$ | 85 | -- | 70 |
|  | 52 | TdCftiorori | Clock I to Joro t Delay | $\cdots$ | 100 |  | 85 | ---- | 70 |
|  | 5.3 | TaCt(D) | Clock i to, Dala Valk Delay |  | 230 | $\cdots$ | 150 | - | 130 |





## Footnotes to AC Characteristict

| Number | \$ymbol | 280 | 200A | 2808 |
| :---: | :---: | :---: | :---: | :---: |
| 1 | Tc C: | Twit: + TwCl + Tt + T | $\mathrm{Tw} \mathrm{Cl}_{2}+\mathrm{TwCl}+\mathrm{Tr} \mathrm{C}+\mathrm{TfC}$ | $\mathrm{TwCh}+\mathrm{TwCl}+\mathrm{Tr}_{\mathrm{r}} \mathrm{C}+\mathrm{THC}$ |
| 2 | TwC. | Afthowed statice by destrant. <br>  is not cucrantest | Althought slatic: by desticn. TwCh el grebles inar, $20 \mathrm{C} \mu \mathrm{s}$ th hat guaranderi | Althought static by dessan, TwCli co greater than $200 \mu \mathrm{~s}$ is not guaranteed |
|  |  |  |  |  |
| 10 | TwMREQ | TwCh + T ¢ - 30 | Twith + tie - 2 l | $\mathrm{TwCh}+\mathrm{TtC}-20$ |
| 11 | TwMREOl | T0-40 | Tc: - 30 | Tcc-30 |
| 26 | IdAIIORO: |  | TCO-70 | TCC - 55 |
| 29 | $\operatorname{TdD}\left(W \mathrm{~F}_{4}\right)$ | Tic: -- 21 |  | T:C-14 |
|  |  |  |  |  |
| 33 | TdD(WR) | AwCi + Tric - ip | $\mathrm{Tr}_{\mathrm{r}} \mathrm{Cl}+\mathrm{TrC}-140$ | Tw $C$ C $+\operatorname{TrS}$ - 140 |
| 35 | TdWRr\{D\} | $\mathrm{Tw} \mathrm{C}_{1}+\mathrm{TEC} \cdot \mathrm{BO}$ | $\mathrm{T}_{w} C 1+\mathrm{TrC} \cdot 70$ | $\mathrm{Tw}(\mathrm{C}]+\mathrm{TrC}-55$ |
| 45 | TdCT:(A) | $T_{w C O}+\mathrm{T} C$ - 40 | $\mathrm{T} W \mathrm{CO}+\mathrm{T}_{\mathrm{C}} \mathrm{C}-50$ | $\left.\mathrm{Tw}_{W} \mathrm{C}\right\rfloor+\mathrm{TrC}-50$ |
| 50 | TdMItiohef | $2 \mathrm{C} C \mathrm{C}+\mathrm{TwCt}+\mathrm{TrC}-80$ | $2 \mathrm{CaC}+\mathrm{Tw}$ Wn+TEC-65 | $2 \mathrm{~T}+\mathrm{C}+\mathrm{Tw} C b+\mathrm{T} C \mathrm{C}-50$ |
|  |  | $V_{0}=2.4 ;$ <br> $\mathrm{VGL}: 5.3 \mathrm{Y}$ <br> FんATT : $\because: \%$ |  |  |
|  |  |  |  |  |
|  |  |  |  |  |
|  |  |  |  |  |


| Abeoluie Maximum Rating: | Storage Temperature ... . . $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ <br> Temperature <br> under Buas ... .... Speciffed operating range <br> Voltages on all inputs and <br> outputs with respect to ground ... 0.3 V to +7 V <br> Power Dissipation ............ ..... . I. 5 W |  | Siresses greater than those lisled under Absoluta Maximum Rarings may cause permanent damags to the device. This is a stress rating only; operation of the device at any condition above those indicated in the aperational sections of these specilications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Standard <br> Test <br> Conditions | The characteristics below apply tor the following standard test conditions, unless otherwise noted. All voltages are relerenced to GND (0 V). Positive current flows into the referenced pin. Available operating temperature ranges are:$\begin{aligned} & 0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ & +4.75 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq+5.25 \mathrm{~V} \\ & -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} . \\ & +4.75 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq+5.25 \mathrm{~V} \\ & -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} . \\ & +4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq+5.5 \mathrm{~V} \end{aligned}$ |  | All ac parameters assume a load capacitance of 50 pF . Add 10 ns delay for each 50 pF increase in load up to a maximum of 200 pF for the data bus and 100 pF for address and control lines. |  |  |  |
| DC Characteristics | Symbol | Parameter | Min | Max | Unit | Test Condtion |
|  | $\mathrm{V}_{\mathrm{IL}, \mathrm{C}}$ | Clock Input Low Voitage | -0.3 | 0.45 | V |  |
|  | $V_{\text {IHC }}$ | Clock lnput High Voltage | $\mathrm{v}_{\mathrm{Cc}} .6$ | $\mathrm{VaC}+.3$ | V |  |
|  | $V_{\text {IL }}$ | Input Low Voltage | -0.3 | 0.8 | V |  |
|  | $\mathrm{V}_{1 \mathrm{H}}$ | Input High Voltage | 2.0 | $\mathrm{v}_{\mathrm{cc}}$ | V |  |
|  | $\mathrm{V}_{\text {OL }}$ | Output Low Voltage |  | 0.4 | v | $\mathrm{L}_{\mathrm{OL}}=1.8 \mathrm{~mA}$ |
|  | $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | 2.4 |  | V | $\mathrm{I}_{\mathrm{OH}}=-250 \mu \mathrm{~A}$ |
|  | $\mathrm{I}_{0}$ | $\begin{aligned} & \text { Power Supply Current } \\ & \text { 280 } \\ & \text { Z80A } \\ & .280 \mathrm{~B} \end{aligned}$ |  | $\begin{aligned} & 150^{1} \\ & 200^{2} \\ & 200 \end{aligned}$ | $\begin{aligned} & m A \\ & m A \\ & m A \end{aligned}$ |  |
|  | $\mathrm{I}_{\text {LI }}$ | Input Leakage Current |  | 10 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {IN }}=0$ to $\mathrm{V}_{\mathrm{CC}}$ |
|  | $\mathrm{J}_{\text {LEAK }}$ | 3-State Output Leakege Current in Float | -10 | $10^{3}$ | $\mu \mathrm{A}$ | $V_{\text {OUT }}=0.4$ to $V_{\text {CC }}$ |
|  | i. For miltary gracle paris. : $\mathrm{CC}=220 \mathrm{ma}$ <br> z Typural rate ke: 2806 is 90 atiA |  |  |  |  |  |
| Capacitance | Symbol | Parameter | Min | Max | Unit | Note |
|  | $\mathrm{c}_{\text {curck }}$ | Clock Capacitance |  | 35 | $p \mathrm{~F}$ |  |
|  | $\mathrm{Cin}^{\text {in }}$ | Input Capacitance |  | 5 | pF | Unmeasured pins returned to ground |
|  | $\mathrm{Cout}^{\text {Of }}$ | Output Capacitance |  | 10 | pF |  |

[^0]| Ordering Information | Product <br> Number | Package/ Temp | Speed | Description | Product Number | Package/ Temp | Speed | Deacription |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 28400 | CE | 2.5 MHz | 280) OPU (40-pin) | 28400A | DE | 4.0 MHz | 780A CPU (40-pin) |
|  | 28400 | CM | 2.5 MHz | Same as above | 28400 A | DS | 4.0 MHz | Same as above |
|  | 28400 | CMB | 2.5 MHz | Sarne as aroves | $7 \mathrm{H4003} \mathrm{~A}$ | PE | 4.0 MHz | Same as above |
|  | 28400 | CS | 2.5 MHz | Same as ebove | 284000 | PS | 4.0 MHz | Same as above |
|  | 28400 | DE | 2.5 MHz | Same as above | 28400) | CE | 6.0 MHz | 780 BCPU (40-pin) |
|  | 28400 | DS | 2.5 MHz | Same as above | 38400 B | CM | 6.0 MHz | Same as above |
|  | 28400 | PE | 2.5 MHz | Stame as atrove | Z¢4008 | CMB | 6.0 MHz | Same as above |
|  | 28400 | PS | 2.5 MHz | Samee as atrute | 28400 B | $C S$ | 6.0 MHz | Same as above |
|  | 28400A | $C E$ | 4.0 MHz |  | 77400 B | DE. | 6.0 MHz | Same as above |
|  | 78400. | CM | 4.0 MHz | Same as above | 25400B | DS | 6.0 MHz | Same as above |
|  | 78400A | CMB | 4.0 MHz | Same as above | 28400 B | PE | 6.0 MHz | Same as above |
|  | 28400A | CS | 4.) $\mathrm{Ml} \mathrm{H}^{2}$ | Satce as above | 78400 B | PS | 6.0 MHz | Same as above |
|  |  <br>  |  |  |  |  |  |  |  |

### 2.0 64K_DYNAMIC.MEMORY BOARD

## GENERAL INFORMATION

The Nabu Memory Board ADM-1000, uses industry standard 4116 dynamic random-access memories (RAM's); which provide low cost and low power consumption. Reliability of the board is enhanced by the low support-IC count, and the use of a precision delay line for critical timing.

Address lines and data lines are fully buftered by line drivers/receivers with hysteresis at the inputs to improve noise immunity. The memory board ofters a full 64K bytes of read/write memory; however only 62 K bytes are available to the user in the Nabu 1100 System, since 2 K bytes are allocated to the disk bootstrap program in ROM. A signal called PHANTOM from the s-l00 bus, can be utilized to allow user ROM to overlay the RAM.

In the Nabu 1100 System, the access time of the memory chips is 150 nanoseconds ( $n s$ ), permitting operation at 4 MHz , witn no wait states added. The use of slower memory chips is not recommended. Memory refresh is done automatically by the $\mathrm{z}-80 \mathrm{~A}$ CPU after each instruction fetch. This mode of refresh is totally transparent to the programmer and does not slow down the CPU operation.

## SPECIFIC EEATURES

## Memory Organization

The 4116 RAM chip has a 16 K x 1 organization, with eight chips connected in parallel to form a 16 K bytememory bank. Four memory banks are implemented on the memory board.

The jumper options on the left side of the board are used for selecting memory banks. Each bank can be enabled or disabled, by installing or removing each corresponding jumper. In this way, up to 64 K bytes of memory space can be obtained.

The jumpers are numbered as follows:

| Jumper | Bank \# | RAM | IC's Need | ded | Address | Space |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| JP-1: | 1 | RAM | 1 - RAM | 8, | 0000H - | 3FFFH |
| JP-2: | 2 | RAM | 9 - RAM | 16, | 4000H - | 7FFFH |
| JP-3: | 3 | RAM | 17 - RAM | 24. | 8000 H - | BFFFH |
| JP-4: | 4 | RAM | 25 - RAM | 32, | COOOH -- | FFFFH |

Each bank is enabied by installing the appropriate jumper.

## Memory Refresh

As mentioned, the memory refresh is done automatically by the $2-80 A$ CPU through the $S-100$ bus. The CPU contains a 7 -bit memory refresh counter, which is incremented automaticalıy after each instruction fetch. The data in the counter is sent out on the lower portion of the address bus along with two refresh control signals, RFSH (pin 66) and MRED (pin 65); while the CPU is decoding and executing the fetched instruction. This refresh operation must be performed at least every two milliseconds in order to retain data.

An interrupt request/acknowledge cycle in the system does not affect the memory refresh operation, since only two wait states are added to this cycle for identitying the interrupting

I/O device. However, a bus request/acknowledge cycle used in Direct Memory Access (DMA), for instance, can cause a memory refresh problem if very long DMA cycles are used. Therefore, the DMA controller must perform the necessary refresh function.

A user supplied $s-100$ bus compatible board which uses wait states can also be used in the Nabu 1100 System, providing the wait states added do not exceed the 2 ms limit. However, caution should be used in adding boards with wait states, unless the number and frequency of wait states is strictly controlled.

## Data Buffers and PHANTOM

All data-in and data-out lines of the memory chips are buffered by U9 and Ul4. The data-in lines are always enabled and the data-out lines are controlled by U5, whose four inputs are conditioned by PDBIN, SMEMR, MREQ, PHANTOM, and by two high address bits (Als and Al4). Reading of the RAM contents is not allowed when $u 5$ is disabled; however writing into the RAM is still permissible.

PHANTOM is normally pulled high through a resistor. This line is primarily used for system bootstrapping by overlaying the RAM with ROM (not used in the Nabu 1100 System). This is done by pulling PHANTOM low at system start-up, copying the ROM contents into the RAM which occupies the same address, and executing the bootstrap program from the RAM after pulling PHANTOM high. In this way, a full 64 K bytes of read/write memory is obtained.

## NABU ADM-1000 64K DYNAMIC MEMORY BOARD EARTS LLST

Integrated circuits:

| Ul | $74 \mathrm{LS75}$ | Quadruple latch |
| :---: | :---: | :---: |
| U2 | 74 LS42 | 4-1ine-to-l0-1ine decoder |
| U3, U4 | 74 LSO 0 | Quadruple 2-input NAND |
| U5 | $74 \mathrm{LS20}$ | Dual 4-input NAND |
| U6 | 74LS132 | Quadruple 2-input NAND witn Schmitttriggered inputs |
| U7, 48 | 745157 | Quadruple 2-1ine-to-l-1ine Schottky multiplexer |
| U9, U14 | 74LS241 | Octal buffer/line-driver with 3-state outputs |
| U10-U13 | 74LS14 | Hex inverter with Schmitt-triggered inputs |
| U15 | STTLDM-355 | TrL-compatible logic-delay module |
| 016 | 7805 | 5 V positive voltage regulator |
| 017 | 7812 | 12 V positive voltage regulator |
| RAM1-RAM32 | 4116 | 16384-bit dynamic RAM (150 ns) |

Diodes:

D1
Capacitors:

1N4733A

C1-C4, C13
C5-Cl2, C14-C59
$10 \mu \mathrm{~F}, 25 \mathrm{~V}$ tantalum electrolytic $0.1 \mu \mathrm{~F}$

Resistors:

RN1,RN2
RN3

Quantity
36
9
2
2
2
2
1
$680 \Omega, 0.5 \mathrm{~W}, 10 \%$
5-resistor pack of $33 \Omega$ resistors 5 -resistor pack of $3.3 \mathrm{k} \Omega$ resistors with common pin \#l

Description
16 pin IC socket
14 pin IC socket
20 pin IC socket
6-32 x 3/8" machine screw \#6-32 nuts
Delta 291-0.36-AB-H
p.c. board


FIGURE 4: SCHEMAIIC DIAGRAM OF DYNAMIC MEMORY GOARD

inoavt oavog adowzw Ilwznag s juncis

## $16384 \times 1$ BIT DYNAMIC MOS RANDOM ACCESS MEMORY

DESCRIPTION The NEC $\mu$ PD 416 is a 16384 words by 1 bit Dynamic MOS RAM. It is designed for memory applications where very low cost and large bit storage are important design objectives.<br>The $\mu$ PD416 is fabricated using a double-poly-layer N channel silicon gate process which affords high storage cell density and high performance. The use of dynamic circuitry throughout, including the sense amplifiers, assures minimal power dissipation.<br>Multiplexed address inputs permit the $\mu$ PD 416 to be packaged in the standard 16 pin dual-in-line package. The 16 pin package provides the highest svstem bit densities and is available in either ceramic or plastic. Noncritical clock timing requirements allow use of the multiplexing technique while maintaining high performance.<br>FEATURES - 16384 Words $\times 1$ Bit Organization<br>- High Memory Density - 16 Pin Ceramic and Plastic Packages<br>- Multiplexed Address Inpuzs<br>- Stanciard Power Supplíes +12V, $-5 \mathrm{~V},+5 \mathrm{~V}$<br>- Low Power Diss pation; 462 mW Active (MAX), 40 mW Standby (MAX)<br>- Outpur Data Controlled by CAS and Unlatched at End of Cycle<br>- Read-Modify-Write, $\overrightarrow{R A S}$-only Refresh, and Page Mode Capability<br>- All Inputs TTL Compatible, and Low Capacitance<br>- 128 Refresh Cycles<br>- 5 Performance Ranges:

|  | ACCESS TIME | R/W CVCLE | RMW CYCLE |
| :--- | :---: | :---: | :---: |
| $\mu$ PD416 | 300 ns | 510 ns | 575 ns |
| $\mu$ PD416.1 | 250 ns | 410 ns | 465 ns |
| $\mu$ PD416-2 | 200 ns | 375 ns | 375 ns |
| $\mu$ PD416.3 | 150 ns | 375 ns | 375 ns |
| $\mu$ PD416-5 | 120 ns | 320 ns | 320 ns |



| $\mathrm{A}_{0} \cdot \mathrm{~A}_{6}$ | Address inputs |
| :---: | :---: |
| CAS | Column Address Strobe |
| $\mathrm{D}_{\text {IN }}$ | Data in |
| DOUT | Data Out |
| fAS | Row Address Strobe |
| WRITE | Read/Write |
| VB8 | Power (-5V) |
| $V_{C C}$ | Pawer ( +5 V ) |
| $\checkmark$ DD | Power ( +12 V ) |
| $V_{S S}$ | Ground |

$\mu$ PD416

## BLOCK <br> DIAGRAM



Operating Temperature
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . . $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
All Output Voltages (1).

$$
-0.5 \text { to }+20 \text { Volts }
$$

All Input Voltages (1). ................................... . . . . . 5 to +20 Volts

Supply Voltages VDD. VCC (2) $\ldots . . . . . . . . . . . . . . . . . . . . .$. . . . 1.0 to +15 Volts
Short Circuit Output Current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50 mA
Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 Watt
Notes: (1) Relative to VBB
(2) Relative to VSS

COMMENT: Stress above those list th under "Absolute Maximum Ratings" may cause permanant demage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this epecification is not implied. Exposure to absolute maximum rating conditions for extended periods mav affect davice raliatility.

| ${ }^{*} \mathrm{~T}_{\mathrm{a}}=25^{\circ} \mathrm{C}$ |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & T_{a}=0^{\circ} \mathrm{C} \text { to } 70^{\circ} \mathrm{C}, V_{D O}=+12 \mathrm{~V} \pm 10 \%, V_{B B}=-5 \mathrm{~V} \pm 10 \%, V_{C C}=+5 \mathrm{~V} \pm 10 \%, \\ & V_{S S}=0 \mathrm{~V} \end{aligned}$ |  |  |  |  |  |  |
| PARAMETER | SYMBOL | LIMITS |  |  | UNIT | TEST CONDITIONS |
|  |  | MIN | TYP | MAX |  |  |
| Input Cepacitance ( $A_{0}-A_{6}$ ), $\mathrm{D}_{1 \mathrm{~N}}$ | $\mathrm{Cl}_{11}$ |  | 4 | 5 | pF |  |
| Input Capacitance <br> PAS, CAS, WRITE | C12 |  | 8 | 10 | pF |  |
| Output Capacitance (DOUT) | $\mathrm{C}_{0}$ |  | 5 | 7 | pF |  |

$\mathrm{T}_{\mathrm{a}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DO}}=+12 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{BB}}=-5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%$,
$\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}$

## CAPACITANCE

ABSOLUTE MAXIMUM RATINGS*


| PARAMEETEN |  |  |  |  |  |  |  |  |  |  |  | UNIT | TET combrigint |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | conte |  | jenale-1 |  | (104) |  | HpP418.7 |  | HPD4183 |  |  |  |
|  |  | MIN | max | WMN | max | MIN | max | MIN | max | ${ }^{* N+N}$ | Max |  |  |
| Rundom reed or writ cyole time | ${ }^{\text {enc }}$ | \$10 |  | 410 |  | 375 |  | 320 |  | 320 |  | m | (3) |
| Paed-welta tytut tiras | tmw | 575 |  | 468 |  | 375 |  | 176 |  | 320 |  | m | (3) |
| Page mode tycle time | *PC | 330 |  | 275 |  | 225 |  | 170 |  | 160 |  | 9 |  |
| Alatel time fom REXS | trac |  | 390 |  | 250 |  | 200 |  | 150 |  | 120 | nm | (1) |
|  CAS | tcme |  | 200 |  | 165 |  | 135 |  | 100 |  | 60 | $\boldsymbol{m}$ | (3) 6 |
| Oniput buftem turn-ati daloy | tOFF | 0 | 80 | 0 | 60 | 0 | 50 | 0 | 40 | 0 | \$5 | m | (7) |
| Trantition lume (rive and tall) | TT | 3 | 50 | 3 | 50 | 3 | 50 | 3 | 35 | 3 | 35 | m | (2) |
|  | tap | 200 |  | 150 |  | 120 |  | 100 |  | 100 |  | m |  |
|  | thas | 300 | 10,000 | 250 | 10.000 | 200 | 32,000 | 150 | 32,000 | 130 | 10.000 | $\cdots$ |  |
| ARS nold time | IRSH | 300 | , | 165 |  | 135 |  | 100 |  | 80 |  | me |  |
| CXS pulle midth | tças | 200 | 10,000 | 165 | 10.000 | 135 | 10,000 | 100 | 10,000 | 80 | 10,000 | al |  |
| RNS to CxS delay timb | $\mathrm{trco}^{\text {d }}$ | 40 | 100 | 35 | \% | 25 | 65 | 20 | 50 | 15 | 40 | m | (1) |
| CKS to RRAS prechapen 1imy | ${ }^{\text {¢ CRA }}$ | -20 |  | -20 |  | -20 |  | -20 |  | 0 |  | nt |  |
| Row adar oft tindp time | t/As | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | m |  |
| Row eddrous hold tarme | tran | 40 |  | 15 |  | 25 |  | 20 |  | is |  | ns |  |
| Colurnm wadrent cir up time | ${ }^{\text {tast }}$ | - 10 |  | -10 |  | -10 |  | -10 |  | -10 |  | m |  |
| Calumn sodreuk hold $\mathrm{Am} /{ }^{6}$ | CAA | 90 |  | 75 |  | 65 |  | 45 |  | 4 |  | m |  |
| Column wadresh hoid time raturanced to所 | ${ }_{\text {tar }}$ | 190 |  | 160 |  | 120 |  | 86 |  | 80 |  | nt |  |
| Fand cammend ner-ve ump | ${ }^{1}$ RCS | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | m |  |
| Rend sommand held time | ${ }_{\text {tach }}$ | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | m |  |
| Wrixe command hold time | HWCH | 90 |  | 75 |  | 56 |  | 45 |  | 40 |  | ns |  |
| Write Gommand mold time releranctor to $\overline{\text { RAS }}$ | twce | \$90 |  | 180 |  | 120 |  | 95 |  | 80 |  | ns |  |
| Write command pule wioth | ${ }^{\text {twp }}$ | 90 |  | 75 |  | 55 |  | 45 |  | 40 |  | 7 |  |
| White commend to AAS tand Rime | IRWL | 120 |  | 65 |  | 70 |  | 50 |  | 50 |  | ก |  |
| Write commend to CAS loed 1 im | tcwl | 120 |  | 65 |  | 70 |  | 50 |  | \$0 |  | ra |  |
| Cold-in wh-up tome | 105 | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | n\% | (9) |
| Cate-in hold tame | tow | 90 |  | 75 |  | 55 |  | 45 |  | 40 |  | nt | (1) |
| Oute in hald time reterenced to $\overline{\text { RAS }}$ | TDHR | 190 |  | 160 |  | \$20 |  | 95 |  | 80 |  | ns |  |
| CAS precherge time Ifor pege mioder arcle antyl | ICP | +20 |  | 100 |  | 80 |  | 60 |  | 60 |  | m | . |
| Aerresh pariod | thef |  | 2 |  | 2 |  | 2 |  | 2 |  | 2 | m |  |
| $\overline{\text { WFITE }}$ commend met-up time | TWCS | -20 |  | -20 |  | - 20 |  | -20 |  | 0 |  | m | (3) |
| GAS to WRITE daliay | rewo | 140 |  | 125 |  | 95 |  | 70 |  | 80 |  | ns | (10) |
| ALAS to WRITE daliay | \%RWD | 240 |  | 200 |  | 160 |  | 120 |  | 120 |  | \% | (10) |



 15 talurtd.
 incuadis the valuth inown.
(9) Astumes inal $\mathrm{I}_{\mathrm{ACD}}>\mathrm{t}_{\mathrm{RCD}}$ (men)
6. Mrtiured wirh a hasd equivalent to 2 TTL lowh and 100 pf.

 thco (max) limit, than scoest time in controated exclusively or 'CAC
(9) There peramitery aril referenced to $\overline{C A S}$ leading adot in efrly wite eycles and to WRITE ieading edge in delayed write or readmodily-write cyeles.



$T_{4}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ (1) $. V_{00}=+12 \mathrm{~V} \pm 10 \%, V_{C C}=+5 \mathrm{~V} \pm 10 \%, V_{8 B}=-5 \mathrm{~V}=10 \%, V_{5 S}=0 \mathrm{~V}$

| PAAAMETEA | SYMBOL | LIMITS |  |  | UN:IT | TEST CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |  |
| Supply Voltage | VDO | 10.8 | 12.0 | 13.2 | $V$ | (2) |
| Supply Voltage | $V_{C C}$ | 4.5 | 5.0 | 5.5 | $v$ | (2) (3) |
| Supply Voltage | VSS | 0 | 0 | 0 | $\checkmark$ | (2) |
| Supply Voltage | $V_{\text {B8 }}$ | - 4.5 | -5.0 | -5.5 | $v$ | (2) |
| Input High (Logic 1) <br> Voltage. RAS $\overline{\mathrm{CAS}}$, <br> WAITE | VIHC | 2.7 |  | 7.0 | $v$ | (2) |
| Input High (Logic 1) <br> Voltage, all inputs except $\overline{\mathrm{A}} \overline{\mathrm{AS}}, \overline{\mathrm{CAS}}$ WRITE | V (H) | 2.4 |  | 7.0 | V | (2) |
| Input Low (Logic 0) Voltage, all inputs | $V_{\text {IL }}$ | - 1.0 |  | 0.8 | $\checkmark$ | (2) |
| Operating $\mathrm{V}_{\mathrm{OD}}$ Current | 'DDI |  |  | 35 | mA | $\overline{\text { AAS }} \overline{\text { CAS cycling; }}$ $\mathrm{I}_{\mathrm{AC}}=\mathrm{IRC}_{\mathrm{R}} \mathrm{Min}$. (4) |
| Standby V ${ }_{\text {OD }}$ Current | IOD2 |  |  | 1.5 | mA | $\overline{\text { RAS }}=\sqrt{1 H C}$ DOUT <br> = Hagh Impedance |
| $\begin{array}{l\|l\|} \hline \text { Refresh } & \text { All Speects } \\ \text { VDD } & \text { except } \mu P D 416-5 \\ \hline \end{array}$ | 'DO3 |  |  | 25 | mA | $\overrightarrow{\mathrm{RAS}}$ cycling, $\stackrel{\rightharpoonup}{\mathrm{CA}} \mathbf{S}=$ |
| Current $\quad$ ¢PD416-5 | IDD3 |  |  | 27 | MA |  |
| Page Mode VoD Curent | 'DO4 |  |  | 27 | $m A$ | $\overline{\mathrm{RAS}}=\mathrm{V}_{\text {IL }}, \overline{\mathrm{CAS}}$ cyeling. tPC = 225 ns (4) |
| $\text { Operating } V_{C C}$ Current | 'cci |  |  |  | ${ }_{4}$ | $\overline{\mathrm{RAS}}, \overline{\mathrm{CAS}}$ cyciing: $\mathrm{t}_{\mathrm{RG}}=375 \mathrm{~ns}(5)$ |
| Standby $V_{C C}$ Current | 'cce | - 10 |  | 10 | $\mu \mathrm{A}$ |  |
| Refresh V $C$ C Current | ICC3 | -10 |  | 10 | $\because \mathrm{A}$ | $\overline{\mathrm{RAS}}$ eycting. CAS - VIHC. <br> ${ }^{2}$ RC $=375 \mathrm{~ns}$ |
| Page Mode $V_{C C}$ Current | ${ }^{1} \mathrm{CC4}$ |  |  |  | $\mu \mathrm{A}$ | $\overline{\operatorname{ABS}} \cdot V_{\mathrm{L}}, \overline{\mathrm{CAS}}$ cycling. tPC 225 ns (5) |
| Operating $V_{B B}$ Cursent | 'BE1 |  |  | 200 | $\mu \mathrm{A}$ | AAS, $\overline{C A S}$ eycling. tRC 375 ns |
| Slandby VBB Current | ${ }^{1682}$ |  |  | 100 | $\cdots \mathrm{A}$ | $\overline{\text { RAS }}$, VIHC. Dout High Impestance |
| Retrash $V_{\mathrm{BB}}$ Cuerent | '8B3 |  |  | 200 | $\mu \mathrm{A}$ | $\begin{aligned} & \text { RAS cycting, } \\ & \text { CAS }=V_{1 H C} . \\ & T_{\mathrm{AC}}=375 \mathrm{~ns} \end{aligned}$ |
| Page Mode $V_{B B}$ Current | '884 |  |  | 200 | $\mu \mathrm{A}$ | $\overline{\overline{R A S}}=V_{I L} . \overline{\mathrm{CAS}}$ cyeling: ${ }^{T} P C=225 n *$ |
| Input Leakag* (any imput) | 1/1L) | -10 |  | 10 | uA | $\begin{aligned} & V_{8 B}=-5 V, 0 V< \\ & V_{\text {IN }} \&+7 V . \\ & \text { all other pins not } \\ & \text { under rest * oV } \end{aligned}$ |
| Output Leakage | 'OLL | -10 |  | 10 | $\mu \mathrm{A}$ | DOUT is dusabled. OV \& VOUT $\leqslant 45.5 \mathrm{~V}$ |
| Output High Voltage (Logic 1) | Voh | 2.4 |  |  | V | IOUT $=-5 \mathrm{~mA}$ (3) |
| Output Low Votrape (l.ogic 0) | VOL |  |  | 0.4 | V | ${ }^{\prime} \mathrm{OUT}=4.2 \mathrm{~mA}$ |

 ambient $1 e$ mperatures and high power dissipation is permiasibia, howterer, provided AC opvetimp perameters ore mith
See Figurt 1 for derating cunve.
(2) All voteages reterenced to $V_{55}$.
(3) Ourput voltspe will swing from VSS to VCC when activared with no cur remt boading. For purposes of maintaining
 the $\mathrm{V}_{\mathrm{OH}}(\mathrm{min})$ apecification is nol guprsnteed in mis mode.
(4) 'DD1. IDO3, and IDOA depend on cycle rase. See Fiquret 2,3 and 4 ter IoD limitt at pther cycle rates.
(5) ICC1 and ICCa depend wpon output loiding. Ouring randout of high hivelt date Vce is connectid through a low

$\mu$ PD416



FIGURE 2
Maximum IDD1 versus cycle rate for device operation at extended frequencies.


CYCLE RATE (MHz) $=10^{3 /} / \mathrm{T}_{\text {RC }}$ \{ns|
FIGURE 3
Meximum 'DD3 versus cycle rate for device operation at extended frequencies.

CYCLE TIME ${ }^{\text {tPC }}$ ( ns )


FIGUAE 4
Maximum IOD4 versus cycle rate for device operation in page mode.

READ CYCLE
TIMING WAVEFORMS


READ-WRITE/READ-MODIFY-WRITE CYCLE

AAS
cas
adoresses
whitie
$D_{\text {OUT }}$
$\mathrm{o}_{\mathrm{IN}}$


TIMING WAVEFORMS (CONT.)


$\begin{array}{cc} \\ \text { BOUT } & v_{\mathrm{OH}} \\ \mathrm{v}_{\mathrm{OL}}\end{array}$

Note $\overline{C A S} V_{I M C} \overline{\text { WATTE }}$ - Don't Cere

Page mode read cycle


PAGE MDDE WHITE CYCLE
$\overline{\text { ABS }}$


## нPD416

The 14 address bits required to decode 1 of 16,384 bit locations are multiplexed onto the 7 address pins and then latched on the chip with the use of the Row Address Strobe ( $\overline{\mathrm{RAS}}$ ), and the Column Address Strobe ( $\overline{\mathrm{CAS}}$ ). The 7 bit row address is first applied and $\overline{\operatorname{RAS}}$ is then brought low, After the $\overline{\mathrm{RAS}}$ hold time has elapsed, the 7 bit column address is applied and $\overline{\mathrm{CAS}}$ is brought low. Since the column address is not needed internally until a time of ${ }^{4}$ CRD ${ }^{\text {MAX }}$ after the row address, this multiplexing operation imposes no penalty on access time as long as $\overline{\mathrm{CAS}}$ is applied no later than ${ }^{t}$ CRD $M A X$. If this time is exceeded, access time will be defined from $\overline{\mathrm{CAS}}$ instead of $\overline{\mathrm{A} A S}$.

For a write operation, the input data is latched on the chip by the negative going edge of $\overline{\text { WRITE }}$ or $\overline{C A S}$, whichever occurs later. If $\overline{\text { WRITE }}$ is active before $\overline{C A S}$, this is an "early WRITE" cycle and data out will remain in the high impedance state throughout the cycle. For a READ, WRITE, OR READ-MODIFY-WRITE cycle, the data output will contain the data in the selected cell after the access time. Data out will assume the high impedance state anytime that $\overline{\mathrm{CAS}}$ goes high.

The page mode feature allows the $\mu \mathrm{PD} 416$ to be read or written at multiple column addresses for the same row address. This is accomplished by maintaining a low on RAS and strobing the new column addresses with CAS. This eliminates the setup and hold times for the row address resulting in faster operation.

Refresh of the memory matrix is accomplished by performing a memory cycle at each of the 128 row addresses every 2 milliseconds or less. Because data out is not latched, " $\overline{\mathrm{RAS}}$ only" cycles can be used for simple refreshing operation.

Either $\overline{\text { RAS }}$ and/or $\overline{\text { CAS }}$ can be decoded for chip select function. Unselected chip outputs will remain in the high impedance state.

In order to assure long cerm reliability. $V_{B B}$ should be applied first during power up and removed last during power down.

ADDRESSING

DATA I/O

PAGE MODE

REFRESH

CHIP SELECTION

POWER SEQUENCING


## GENERAL INFORMATION

The Nabu input/output board AIO-1l00 provides two serial input/output ports, one parallel output port, and six programmable 16 bit timers. The board is $S-100$ bus compatible and all data lines are buffered with line drivers to increase current drive capability.

The serial ports are implemented by two 8251 programmable communication interfaces (PCI's), and each has separate software programmable baud rate selection. Line drivers and receivers are provided for EIA RS-232C standard signals. The parallel output port is a simple 8-bit, D-type latch; which can be easily programmed to interface with any parallel printer.

The six programmable counters are implemented by two 8253 programmale interval timers (PIT's). Two of the six counters are configured as baud rate generators for the two serial ports, while the remaining four counters may be used as desired by the user (eg. rate generators, real time clocks, etc.).

In the Nabu 1100 System, input and output functions are done by polling through software interrogation loops. However, the I/O board is also capable of operating in an interrupt driven system. The board provides a selectable interrupt vector which allows the programmer to locate the interrupt service routine anywhere in memory.

## SPECLEIC EEATURES

## Serial Ports

Full duplex RS-232C serial data communication with two external devices is permitted via the two programmale communication interfaces. The PCI features parity, overrun and framing error detection. As well, there is a choice of $1,11 / 2$, or 2 stop bits with false start bit detection, and modem control signals $\overline{\mathrm{DSR}}, \overline{\mathrm{DTR}}, \overline{\mathrm{CTS}}$, and $\overline{\mathrm{RTS}}$. The baud rates of the serial ports are software selectable and are available in a range from 110 to 9600.

In the Nabu 1100 System, connector $J 2$ is assigned as the main console device. The associated PCI (U6) is programmed for the asynchronous transmit/receive mode, with one stop-bit, no parity, eight data bits, a $16 x$ transmitter clock, and a baud rate of 9600 .

Connector $J$ l is assigned as the list device in the system, which is normally a NEC Spinwriter. The associated PCI (U3) is programmed the same way as U 6 ; the only exception being the baud rate is 1200. By connecting the reverse channel signal from the NEC printer to CTS of U3, no communication protocol is needed. However, if an 8251A is used in U3, a problem of repeating characters will occur wherever the reverse channel becomes active. This problem can be overcome by making use of $\overline{\mathrm{DSR}}$ on U3 and performing a slight modification in the operating system (which will not be discussed here).

The port addresses are assigned as follows:

| Device | Connector | RCI | Port Address |  |
| :---: | :---: | :---: | :---: | :---: |
| Console | J2 | U6 | Status register | 82H |
|  |  |  | Data register | 83H |
| List | J1. | U3 | Status register | 80 H |
|  |  |  | Data register | 81H |

The two 26-pin header strips (Jl and J2) are connected through two ribbon cables to the RS-232C connectors jocated on the back of the system. The connector associated with in is located above that associated with J2.

The pins are assigned as follows:


The pin numbers of the rear panel DB connector are the same as those for J1 or J2.

Jumpers JP-1 through JP-4 (on pins 6, 5, 4, and 20 respectively on connector $J 2$ ) are normally not installed, since none of these modern control signals are used by the main console. However, in order for data transmission, the resistor Rl must be present to make CTS active.

Jumpers $J P-5$ through JP-8 (on pins 6, 5, 4 and 20 respectively on connector Jl) are factory installed for interfacing to the NEC Spinwriter.

## Parallel Ports

One parallel output port is available from 33 to the user, and is normally used to interface to a parallel printer, if needed. It is assigned the address 8DH in the Nabu 1100 System. The interface cable to a Centronics parallel printer would be wired as follows:

| Signals | 13-Pin Number | centronics-Printe |
| :---: | :---: | :---: |
| D0 | 1 | -------------> 2 |
| D1 | 2 - | ---------> 3 |
| D2 | 3 | ------> 4 |
| D3 | 4 | ------------> 5 |
| D4 | 5 | --------> 6 |
| D5 | 6 --- | ------------> 7 |
| D6 | 7 | --> 8 |
| DATA STROBE | - 8 | -----> 1 |
| BUSY | 9 <- | ----------- 11 |
| GND | 22 <- | ------------->16 |

A parallel input port is available as an option. It uses connector $J 4$ and is assigned the same address as the parallel output port.

## Programable Timers

Six programmable l6-bit counters are available from the two PIT's (Ul8 and U20). Two l6-bit counters from Ul8 are used as baud rate generators for the two serial ports. They are software programmable, and the baud rate can be selected to suit each user's requirements.

The four remaining counters are not used in the Nabu 1100 System. They are available to the user (through wirewrapping) for implementing a real time clock, which will be discussed in the next section.

The address assignments for the timer are as follows:


For the timers used as baud rate generators, the following table relates the programmed count to the generated baud rate:

| Baud Rate | Programped Connt |
| :---: | :---: |
| 110 | 1136 H |
| 300 | 0417 H |
| 600 | 0208 H |
| 1200 | 0104 H |
| 2400 | 0052 H |
| 4800 | 0026 H |
| 9600 | 0013 H |

NOTE: The PIT must be programmed for mode 3 operation with binary coded decimal (BCD) counter format for these values.

## Jumper Connections

Four jumpers located near the middle of the board are used for setting the board address. They are set to 80 H for the Nabu 1100 System, by installing a jumper at A7.

| 0 | 0 |
| :--- | ---: |
| 0 | A4 |
| 0 | 0 |
| 0 | A5 |
| 0 | 0 |
| $0--$ | A6 |

NOTE: With jumper means logic one.

The eight jumpers located in the lower right hand corner of the board are used to establish an interrupt capability on the I/O board. The top seven jumper spaces are used to set the interrupt vector, while the bottom space enables the interrupt. Interrupts are not used in the input/output scheme for the Nabu 1100 system. However, the board is preset to enable interrupts with the interrupt vector set to loH for future expansion to a multi-user system. Thus, the standard board is shipped with interrupt jumpers installed, as shown:

|  | - A7 |
| :---: | :---: |
|  | -0 A6 |
|  | -0 A5 |
| 0 | 0 A4 |
|  | o A3 |
|  | - A 4 |
|  | -0 Al |
|  | - EI |

NOTES: 1) Interrupt vector setting: without jumper means logic one.
2) A0 is always logic zero.
3) Er setting: with jumper means enable.

The $24-p i n$ wirewrap pad llocated above the board base address setting jumpers), is used for interconnection of the timers. A connection for a real time clock implementation is shown below:

|  | GATES | VCC | GND | 2 MHz | OUTS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 3 | 0 | 0 | 0 | 0 | 0 |
| 2 | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 0 | 0 | 0 |

The equivalent block diagram is:


Counters \#o and 1 can be programmed to be a frequency divider so that the output of counter \#l is a 1 Hz clock (1 second period). Counters \#2 and 3 are used to accumulate the count. The counter contents can then be read by the cPU to determine the time.

By connecting the timer's output to the Inter rupt Request pin of the CPU, the timer can be programmed to interrupt the CPU at a preset time. Detailed instructions on the configuration of the 8253 PIT are provided in the manufacturer's data sheets.

## NABU AIO-1100 INPUT/OUTPUT BOARD

 PARTS LIST
## Integrated circuits:

| U1, U4 | 1488 |
| :---: | :---: |
| U2, U5 | 1489 |
| U3 | 8251 |
| U6 | 8251A |
| 07, U12 | 74LS244 |
| U8, U9 | 74LS38 |
| U10, Ull | 74LS273 |
| U13-016, U29 | 74LS00 |
| U17. U26 | 74LS04 |
| U18, 020 | 8253 |
| U19, U27-U28, |  |
| U31-U33 | 74 LS 367 |
| U21, U25 | $74 \mathrm{LS32}$ |
| U22 | 74LSI36 |
| U23 | 74LS139 |
| U24 | 74LSIO |
| U30 | 74LS74 |
| U34 | 7812 |
| U35 | 7912 |
| U36, U37 | 7805 |

RS232 hex driver
RS232 hex receiver
Intel programmable communication interface Intel programmable communication interface (improved version)
Octal buffer/line-driver with
3-state outputs
Quadruple 2-input positive-NAND buffer with open-collector outputs Octal D-type flip-flop
Quadruple 2-input NAND
Hex inverter
Intel programable interval timer
Hex bus driver
Quadruple 2-input OR
Quad exclusive-OR with open-collector outputs
Dual 2-to-4-line decoder/demultiplexer
Triple 3-input NAND
Dual D -type positive-edge-triggered flip-flop with preset and clear
12 V positive voltage regulator
12 V negative voltage regulator
5 V positive voltage regulator
Capacitors:
Cl, C5-C10
C2-C4, Cll-Cl4
$10 \mu \mathrm{~F} 35 \mathrm{~V}$ tantalum electrolytic $0.1 \mu \mathrm{~F}$

Resistors:

R1-R5
R6, R7
RN1, RN2
RN3
$3.3 \mathrm{k} \Omega$
$1 \mathrm{k} \Omega$
$3.3 \mathrm{k} \Omega$
$1 \mathrm{k} \Omega$
oqantity

## Description

| 14 | 14 pin IC socket |
| ---: | :--- |
| 7 | 16 pin IC socket |
| 4 | 20 pin IC socket |
| 4 | 28 pin IC socket |

## Description

| 1 | delta $1-630-0.50$ dual TO-220 heatsink |
| :--- | :--- |
| 1 | 4 position dip switch |
| 3 | 26 pin right angle pin connector |
| 4 | 2 pin straight pin connector |
| 6 | $\# 6-32 \times 3 / 8^{\prime \prime}$ machine screw |
| 6 | $\# 6-32$ nuts |
| 1 | p.c. board |



FIGURE 6: SCHEMATIC DHAGRAM OF INPLT/OUTPUT BOARD



FIGURE 8: INPUT/OUTPUT BOARD OPTIONAL CIRCUIT \#2



8251A/S2657
PROGRAMMABLE COMMUNICATION INTERFACE

## Synchronous and Asynchronous Operation

\author{

- Synchronous 5-8 Bit Characters; Internal or External Character Synchronization; Automatic Sync Insertion
}
- Asynchronous 5-8 Bit Characters; Clock Rate-1, 16 or 64 Times Baud Rate; Break Character Generation; 1, 11/2, or 2 Stop Bits; False Start Bit Detection; Automatic Break Detect and Handling
w Synchronous Baud Rate - DC to 64K Baud
- Asynchronous Baud Rate - DC to 19.2K Baud
- Full Duplex, Double Buffered, Trans. mitter and Recelver
- Error Delection - Parity, Overrun and Framing
- Fuily Compatlble with 8080/8085 CPU


## - 28-Pin DIP Package

- All Inputs and Outputs are TTL Compatible
- Single + 5V Supply


## - Single TTL Clock

The intel ${ }^{\circ} 8251 \mathrm{~A}$ is the enhanced version of the industry standard, intele 8251 Universal Synchronous/Asynchronous ReceiverTransmitter (USART), designed for data communications with Intel's new high performance tamily of microprocessors such as the 8085. The 8251A is used as a peripheral device and is programmed by the CPU to operate using virtually any serlal data transmission technique presently in use (including IBM "bi-sync"). The USART acoepts data characters from the CPU in parallel format and then converts them into a continuous serial data strearn for transmission. Simultaneously, it can receive serial data streams and convert them into paraltel data characters for the CPU. The USART will signal the CPU whenever it can accept a new character for transmission or whenever it has received a character for the CPU. The CPU can read the compiete status of the USART at any time. These include data transmission errors and controt signals such as SYNDET, TXEMPTY. The chip is constructed using $N$-channel silicon gate technology.


Flgure 1. Block Dlagram


Figure 2. Pin Configuration

## FEATURES AND ENHANCEMENTS

8251A is an advanced design of the industry standard USART, the Intel R251 The 8251A operates with an extended range of Intel microprocessors that includes the new 8085 CPU and maintains compatibility with the 8251. Familiarization time is minimal because of compatibitity and involves only knowing the additional features and enhencements, and reviewing the $A C$ and DC, specifications of the 8251A.

The 8251A incorporates all the key features of the 8251 and has the following additional features and enhancements:

- 8251A has double-buffered data paths with separate $1 / O$ registers for control, status, Data In, and Data Out, which considerably simplifies control programming and minimizes CPU overhead.
- In asynchronous operations, the Receiver detects and handles "break" automatically, relieving the CPU of this task.
- A refined $R x$ initialization prevents the Receiver from starting when in "break" state, preventing unwanted interrupts from a disconnected USART.
- At the conclusion of a transmission, TxD line will always return to the marking state uhless SBRK is programmed.
- Tx Enable logic enhancement prevents a Tx Disable command from halting transmission until all data previously written has been transmitted. The logic aiso prevents the transmitter from turning off in the middle of a word.
- When External Sync Detect is programmed, Internal Sync Detect is disabled, and an External Sync Detect status is provided via a flip-flop which clears itself upon a status read.
- Possibility of false sync detect is minimized by ensuring that if double character sync is programmed, the characters be contiguously detected and also by clearing the Rx register to all ones whenever Enter Hunt command is issued in Sync mode.
- As tong as the 8251A is not selected, the $\overline{R D}$ and $\overline{W R}$ to not affect the internal operation of the device.
- The 8251A Status can be read at any time but the status update will be inhibited during status read.
- The 8251A is free from extraneous glitches and has enhanced AC and DC characteristics, providing higher speed and better operating margins.
- Synchronous Baud rate from DC to 64K.
- Fully compatible with Intel's new industry standard, the MCS-85.


## FUNCTIONAL DESCRIPTION

## General

The 8251A is a Universal Synchronous/Asynchronous Receiver/Transmitter designed specifically for the 80/85 Microcomputer Systems. Like other I/O devices in a Microcomputer System, its functional configuration is programmed by the system's softwere for maximum flexibility. The 8251A can support virtually any serial data technique currently in use fincluding IBM "bi-sync").

In a communication ewwironment an interface device must convert parallel format system data into serial format for transmission and convert incoming serial format data into parallel system data for reception. The interface device must also delete of insert bits or characters that are functionally unique to the communication technique. In essence, the interface should appear "transparent" to the CPU, a simple input or output of byte-oriented system data.

## Data Bus Buffer

This 3 -state, bidirectional, 8 -bit buffer is used to interface the 8251A to the system Data Bus. Data is transmitted or received by the buffer upon execution of INput or OUTput instructions of the CPU. Control words, Command words and Status information are also transferred through the Data Bus Buffer. The command status and data in, and date out are separate Q-bit registers to provide double buffering.
This functional block sccepts inputs from the system Con. trol bus and generates control signals for overall device operation. It contains the Control Word Register and Command Word Register that store the various control formats for the device functional definition.

## RESET (Reset)

A "high" on this input forces the 8251A into an "Ide" mode. The device will remain at "Idle" until a new set of control words is written into the 8251A to program its functional definition, Minimum RESET pulse width is 6 t CY (clock must be runningl.

## CLK (Clock)

The CLK input is used to generate internal device timing and is normally connected to the Phase 2 (TTL) output of the 8224 Clock Generator. No external inputs or outputs are referenced to CLK but the frequency of CLK must be greater than 30 times the Receiver or Transmitter data bit rates.

## WR (Write)

A "low" on this input informs the 8251A that the CPU is writing data or control words to the 8251A.

## $\overline{\mathbf{R D}}$ (Read)

A "low" on this input informs the 8251A that the CPU is reading data or status information from the 8251A.
$C / \bar{D}$ (ControuData)
This input, in conjunction with the $\overline{W F}$ and $\overrightarrow{\operatorname{FD}}$ inputs. informs the 8251A that the word on the Data Bus is aither a data character, control word or status information.
$1=$ CONTROL/STATUS $0=$ DATA

## CS (Chip Solect)

A "low" on this input selects the 8251A. No reading or writing will occur unless the device is selected. When $\bar{C}$ is high, the Data Bus in the flost state and $\overline{\text { AD }}$ and WR will have no effect on the chip.


Figure 3. 6251A Block Diagram Showing Date Bus Buffer and Rend/Write Loglc Functions

| $C / \bar{D}$ | $\overline{R D}$ | $\overline{W R}$ | $\overline{C S}$ |  |
| :---: | :---: | :---: | :---: | :--- |
| 0 | 0 | 1 | 0 | 8251A DATA = DATA BUS |
| 0 | 1 | 0 | 0 | DATA BUS = 8251A DATA |
| 1 | 0 | 1 | 0 | STATUS - DATA BUS |
| 1 | 1 | 0 | 0 | OATA BUS = CONTROL |
| $\times$ | 1 | 1 | 0 | DATA BUS = 3.STATE |
| $x$ | $x$ | $x$ | 1 | DATA QUS = 3.STATE |

## Modem Control

The 8251A has a set of control inputs and autputs that can be used to simplify the interface to almost any Modem. The Modem control signals are general purpose in nature and can be used for functions other than Modem control, if necessary.

## $\overline{\text { DSR (Data Set Rendy) }}$

The ESF input signal is a general purpose, 1 -bit inverting input port. Its condition can be tested by the CPU using a Status Read operation. The $\overline{D S P}$ input is normally used to test Modem conditions such as Data Set Ready.

## DTR (Data Terminal Ready)

The DTR output signal is a general purpose, 1 -bit inverting output port. It can be set "low" by programming the appropriate bit in the Command Instruction word. The DTTA output signal is normally used for Modem control such as Data Terminal Ready or Rate Select.

## $\overline{\text { ATS }}$ (Requesit to Send)

The $\overline{\text { ATS }}$ output signal is a general purpose, 1 -bit inverting output port. It can be set "low" by programming the appropriate bit in the Command Instruction word. The RT'S output signal is normally used for Modem control such as Request to Send.

## CTS (Clear to Send)

A "low" on this input enables the 8251A to transmit serial data if the Tx Enable bit in the Command byte is $^{2}$ set to a "one." If either a Tx Enable off or CTS off condition occurs while the $\mathrm{TX}_{\mathrm{X}}$ is in operation, the $\mathrm{Tx}_{\mathrm{x}}$ will transmit all the data in the USART, written prior to Tx Disable commend before shutting down. On the 8251A/ S2657 if CTS off or Tx Enable off condition occurs before the last character written appears in the sarial bit stream, that charactar will be transmitted again upon CTS on or $T_{x}$ Enable on condition.

## Tranamitier Buffer

The Transmitter Buffer sccepts parallel data from the Data Bus Buffer, converts it to a serial bit straam, inserts the appropriate charscters or bits (based on the communication techniqua) and outputs a composite serial strearm of data on the TXD output pin on the falling edge of T×C. The transmitter will begin transmission upon being enabled if CTS $=0$. The TXD line will be hald in the marking state immediately upon a master Reset or when Tx Enable/ CTS off or TxEMPTY.

## Transmitter Control

The transmitter Contral manages all activities associated with the transmission of serial data. It accepts and issues signats both externaliy and internally to accomplish this function.

## TXRDY (Transmitter Ready)

This output signals the CPU that the transmitter is ready to accept a data character. The TxRDY output pin can be used as an interrupt to the system, since it is masked by Tx Disabled, or, for Polled operation, the CPU can check TxRDY using a Status Read oderation. TXRDY is automatically reset by the leading edge of Wh when a data charactar is loaded from the CPU.

Note that when using the Polied operation, the TxRDY status bit is not masked by TX Enabled, but will only indicate the Empty/Full Status of the Tx Data input Register.

## TXE (Transmilter Empty)

When the 8251A has no characters to transmit, the TxEMP. TY output will go "high". It resets automatically upon receiving a character from the CPU if the tramsmitter is enabled. TxEMPTY can be used to indicate the end of a transmitsion mode, so that the CPU "knows" when to "turn the line around" in the half-duplexed operational mode.

In SYNChronous mode, a "high" on this output indicates that a character has not been loaded and the SYNC character or characters are about to be or are being transmitted automatically as "fillers". TxEMPTY doas not go low when the SYNC characters are being shifted out


Figure 4. 8251A Block Dlagram Showing Modem and Tranmiltter Butfor and Control Function:

## $\overline{T x C}$ (Transmitter Clock)

The Transmitter Clock controls the rate at which the character is to be transmitted. In the Synchronous transmistion mode, the Baud Fate ( $\mid x$ ) is equal to the $\overline{\mathrm{T}} \mathrm{C}$ frequency. In Asynchronous transmission mode the baud rate is $\theta$ fraction of the actual $\overline{\mathrm{Tx}}$ frequency. A portion of the mode instruction selects this factor; it can be 1. 1/16 or 1/64 the $\overline{T \times C}$.

For Example:

> If Baud Rate equals 110 Baud,
> TxC equals $110 \mathrm{~Hz}(1 \mathrm{x})$
> TxC equals $1.76 \mathrm{kHz}(16 \mathrm{x})$
> TXC equals $7.04 \mathrm{kHz}(64 \mathrm{x})$.

The falling edge of $\overline{\bar{x} C}$ shifts the seriad data out of the 8251 A.

## Recelver Buffer

The Receiver accepts serial data, converts this serial input to parallel format. checks for bits or characters that are unique to the communication technique and sends an "assembled" character to the CPU. Serial data is input to RxD pin, and is clocked in on the rising edge of $\overline{\mathrm{R} \times C}$.

## Recelver Control

This functional block manages all receiver-related activities which consist of the follawing features:

The RxD initialization circuit prevents the 8251A from mistaking an unused input line for an active low data line in the "break condition". Before starting to receive serial characters on the RxD line, a valid " 1 " must first be detected after a chip master Reset. Once this has been determined, search for a valid low (Start bit) is enabled. This teature is only active in the asynchronous mode, and is only done once for each master Reset.

The False Start bit detection circuit prevents false starts due to a transient noise spike by first detecting the falting edge and then strobing the nominal center of the Start bit ( $R \times D=$ low).
The Parity Toggle F/F and Parity Error F/F circuits are used for parity error detection and set the corresponding status bit.
The Framing Error Flag F/F is set if the Stop bit is absent at the end of the data byte lasynchronous model. and also sets the corresponding status bit.

## HxRDY (Recolver Ready)

This output indicates that the B251A contains a character that is ready to be input to the CPU. R×RDY can be connected to the interrupt structure of the CPU or, for Polled operation, the CPU cen check the condition of RxRDY using a Status Read operation.

Rx Enable off both masks and hoids RxRDY in the Reset Condition. For Asynchronous mode, to set RxRDY, the Recejver must be Enabled to sense a Start Bit and a complete character must be assembied and transferred to the Data Output Register. For Synchronous mode, to set AXRDY, the Receiver must be enabled and a character must finish assembly and be transferred to the Data Output Register.

Failure to read the received character from the Rx Oata Output Register prior to the assembly of the next Rx Data character will set overrun condition error and the previous character will be written over and lost. If the Rx Data is being read by the CPU when the internal transfer is occurring, overrun error will be set and the old character will be lost.

## $\overline{\mathrm{RxC}}$ (Receiver Cloek)

The Receiver Clock controls the rate at which the character is to be received. In Synchronous Mode, the Baud Rate (1x) is equal to the actual frequency of $\overrightarrow{\mathrm{RxE}}$. In Asynchronous Mode, the Baud Rate is a fraction of the actual $\overrightarrow{\mathbf{R} \times \mathbb{C}}$ fre-
quency. A portion of the mode instruction selects this factor; $1,1 / 16$ or $1 / 64$ the $R \times \mathbb{C}$.
For Example:

$$
\begin{aligned}
& \text { Baud Rate equals } 300 \text { Baud, if } \\
& \overrightarrow{R \times C} \text { equals } 300 \mathrm{~Hz}(1 \times) \\
& \overrightarrow{R \times C} \text { equals } 4800 \mathrm{~Hz}\{16 \mathrm{x}) \\
& \overline{\mathrm{R} \times \mathrm{C}} \text { equals } 19.2 \mathrm{kHz}(64 \times) \text {. } \\
& \text { Baud Rate equals } 2400 \text { Baud, if } \\
& \overline{R \times C} \text { equals } 2400 \mathrm{~Hz}(1 \times\} \\
& \overline{R \times C} \text { equals } 38.4 \mathrm{kHz}\{16 \times\} \\
& \overline{R \times C} \text { equals } 153.6 \mathrm{kHz}(64 \times \mathrm{x}\} \text {. }
\end{aligned}
$$

Data is sampled into the 8251A on the rising edge of RXC. NOTE: In most communications systems, the 8251A will be handling both the transmission and reception operations of a single link, Consequently, the Receive and Transmit Baud Rates will be the same. Both TxC and FxC will require identical frequencies for this operation and can be tied together and connected to a single frequency source (Baud Rate Generator) to simplify the interface.

## SYNDET (SYNC Detect)/BRKDET (Break Detect)

This pin is used in SYNChronous Mode for SYNDET and may be used as either input or output, programmable through the Control Word. It is reset to output mode low upon RESET. When used as an output (internal Sync mode), the SYNDET pin will go "high" to indicate that the B251A has located the SYNC character in the Receive mode. If the 8251A is programmed to use double Sync characters (bisync), then SYNDET will go "high" in the middle of the last bit of the second Sync character. SYNDET is automatically reset upon a Status Read operation.


Figure 5. 8251A Block Diagram Showing Recelver Bufter and Control Functions

When used as an input (external SYNC detect mode), a positive going signal will cause the 8251A to start assambling data characters on the rising edge of the next $\overline{R \times C}$. Once in SYNC, the "high" input signal can be removed. When External SYNC Detect is orogrammed, the Internal SYNC Detect is disabled.

## BREAK DETECT (Async Mode Only)

This output will go high whenever the receiver remalns low through two consecutive stop bit sequences (including the start bits, data bits, and parity bits). Break Detect may also be read as a Status bit. It is reset only upon a mastar chip Reset or Rx Data returning to a "one" state.

NOTE: On the 8251A/S2657, if the RxData returns to a "one" state during the last bit of the next character after the break, break detect will latch-up, and the device must be cleared by a Chip Reset.


Figure 6. 8251A Interface to 8080 Standard System Bus
DETAILED OPERATION DESCRIPTION

## Qengral

The complete functional definition of the 8251 A is programmed by the system's software. A set of control wards must be sent out by the CPU to initialize the 8251A to suppart the desired communications format. These control words will program the: BAUD RATE, CHARACTEA LENGTH, NUMBER OF STOP BITS, SYNCHRONOUS or ASYNCHRONOUS OPERATION, EVEN/ODDIOFF PAR. 1TY, etc. In the Synchronous Mode, options are also provided to select either internal or external character synchronization.
Once programmed, the 8251A is ready to perform its communication functions. The TXRDY output is raised "high" to signal the CPU that the 8251A is ready to receive a data character from the CPU. This output (TXRDV) is reset automatically when the CPU writes a character into the 8251A. On the other hand, the 8251A receives serial data from the MODEM or I/O device. Upon receiving an entire character, the RXRDY output is raised "high" to signal the CPU that the 8251A has a complete character ready for the CPU to fetch. R×ROY is reset automatically upon the CPU date read operation.

The 8251A cannot begin transmission until the Tx Enable (Transmitter Enable) bit is set in the Command Instruction and it has received a Clear To Send (CTS) input. The TxD output will be held in the marking state upon Reset.

## Programming the 8251A

Prior to starting data transmission or reception, the B251A must be loaded with a set of control words generated by the CPU. These control signals define the complete functional definition of the 8251A and must immediately follow a Reset operation finternal or external\}.
The control words are split into two formats:

1. Mode Instruction
2. Command Instruction

## Mode Instruction

This format defines the general operational characteristics of the 8251A. It must follow a Reset operation (internal or externall. Once the Mode Instruction has been written into the 8251A by the CPU, SYNC characters or Command instructions may bo inserted.

## Command Instruction

This iurmat defines a stams word that is used to control the actual operation of the 8251A.
Both the Mode and Command Instructions must conform to a specified sequence for proper device operation. The Mode Instruction must be inserted immediately following a Reset operation, prior to using the 8251A for data communicstion.
All control words written into the 8251A after the Mode Instruction will load the Command Instruction. Command instructions can be written into the 8251A at any time in the data block during the operation of the 8251A. To return to the Mode Instruction format, the master Reset bit in the Command Instruction word can be set to initiate an internal Reset operation which automatically places the 8251A back into the Mode Instruction formet. Command Instructions must follow the Mode Instructions or Sync characters.


Figure 7. Typlcal Data Block

## Mode Inatruction Definiliton

The 8251A can be used for either Asynchronous or Synchronous data communication. To understand how the Mode Instruction defines the functional operation of the 8251A, the designer can best view the device as two separate components sharing the sarne package, one Asynchromous the other Synchronous. The format definition can be changed only after a master chip Reset. For explanation purposes the two formats will be isolated.

NOTE: When parity is enabted it is not considered ane of the data bits for the purpose of programming the word length. The actual parity bit received on the Rx Data tine cannot be resd on the Data Bus. In the case of a programmed character length of less than $a$ bits, the least significant Data eus bitt will hold the data; unused bits are "don't cere" when writing data to the B251A, and will be "zeros" when reading the data from the 8251A.

## Asynehronous Mode (Tranemieston)

Whenever a data character is sent by the CPU the 8251A sutomatically adds a Start bit (low lavel) followed by the data bits (least significant bit first), and the programmed number of Stop bits to each character. Also, an even or odd Parity bit is inserted prior to the Stop bit(s), as defined by the Mode Instruction. The character is then transmitted as a serial data stream on the $T \times D$ output. The serial data is shifted out on the falling edge of $\overline{T \times C}$ at a rate equal to $1,1 / 16$, or $1 / 64$ that of the $\overline{T \times C}$, as defined by the Mode Instruction. BREAK characters can be continuously sent to the $T_{x} D$ if commanded to do so.

When no data characters have been loaded in to the 8251A the TxD output remains "high" (marking) unless a Braak (continuously low) has been programmed.

## Asynchronous Mode (Recelve)

The R×D line is normatity high. A falling edge on this line triggers the beginning of a START bit. The validity of this START bit is checked by again strobing this bit at its nominal centar ( 16 X or 64 X mode only). If a low is detected gasin, it is a valid START bit, and the bit counter will start counting. The bit counter thus locates the center of the data bits, the parity bit (if it exists) and the stop bits. If perity error occurs, the parity erfor flag is set. Data and parity bits are sampled on the RxD pin with the rising edge of $\mathbb{R} \times C$. If a low level is detected as the STOP bit, the Framing Error flag will be set. The STOP bit signals the end of a character. Note that the receiver requires only one stop bit, regardless of the number of stop bits programmed. This character is then loaded into the parallel I/O buffer of the日251A. The RxRDY pin is reised to signal the CPU that a character is ready to be fetched. If a previous character has not been fatched by the CPU, the present character replaces it in the I/O buffer, and the OVERRUN Error flag is raised (thus the previous character is lost). All of the error flags can be reset by an Efror Reset Instruction. The occurrence of any of thate eprors will not affect the operation of the 8251 A.


Figure 8. Mode Inatruction Format, Aeynchronous Mode


Figure 9. Aaynchronous Mode

## Synchronous Mode (Transmission)

The TxD output is continuously high until the CPU sends its first character to the 8251A which usually is a SYNC character. When the CTS line goes low, the first character is serially trangmitted out. All characters are shifted out on the falling edge of $\overline{\mathrm{TxC}}$. Data is shifted out at the same rate as the $\overline{\mathrm{Tx}} \mathbf{C}$.
Once transmission has started, the data stream at the $T x D$ outpu; must continue at the $\overline{\mathrm{Tx}}$ cate. If the CPU does not provide the 8251A with a data character before the 8251A Transmitter Buffers become empty, the SYNC characters (or character if in single SYNC character mode) will be automatically inserted in the $T x D$ data stream. In this case, the TxEMPTY pin is raised high to signal that the 8251A is empty and SYNC characters are being sent out. TXEMPTY does not go low when the SYNC is being shifted out (see figure besow). The TXEMPTY pin is internally reset by a data character being written into the 825iA.


## Synchronous Mode (Receive)

In this mode, character synchronization can be intemally or externally achieved. If the SYNC mode has been programmed. ENTER HUNT command should be inciuded in the first command instruction word witten. Data on the $R \times D$ pin is then sampled in on the rising edge of $\overline{\mathrm{R} \times \mathcal{C}}$. The content of the $\mathrm{Ax}_{\mathrm{x}}$ buffer is compared at every bit boundary with the first SYNC character until a match occurs. If the B251A has been programmed for two SYNC characters, the subsequent received character is also compared; when both SYNC characters have been detected. the USART ends the HUNT mode and is in character synchronization. The SYNDET pin is then set high, and is reset automatically by - STATUS READ. If perity is programmed, SYNDET will not be set until the middle of the parity blt instead of the middle of the last data bit.
In the external SYNC mode, synchronization is achieved by applying a high level on the SYNDET pin, thus forcing the 8251A out of the HUNT mode. The high level can be removed after one $\overrightarrow{A x C}$ cycle. An ENTER HUNT command has no effect in the asynchronous mode of operation.
Parity error and overrun arror are both checked in the same way as in the Asynchronous Rx mode. Parity is checked when not in Hunt, regardless of whether the Receiver is enabled or not.
The CPU can command the receiver to enter the HUNT mode if synchronization is lost. This will also set all the used character bits in the buffer to a "one". thus prevent+ ing a possible false SYNDET caused by data that happens to be in the Rx Buffer at ENTER HUNT time. Note that
the SYNDET F/F is reset at each Status Read, regardless of whether internal or external SYNC has been programmed. This does not cause the 8251A to return to the HUNT mode. When in SYNC mode, but not in HUNT. Sync Detection is still functional, but only occurs at the "known" word boundaries. Thus, if one Status Read indicates SYN. DET and a second Status Read also indicates SYNDET. then the programmed SYNDET characters have been recaived since the previous Status Read, If double charscter sync has been programmed, then both sync characters have been contiguously received to gate a SYNDET indication.] When external SYNDET mode is selected, internal Sync Detect is disabled, and the SYNDET F/F may be set at any bit boundary.


Figure 10. Mode instruction Format, Synchronove Mode


Figure 11. Data Format, Synchronous Mode

## COMMAND INSTRUCTION DEFINITION

Once the functional definition of the 8257 A has been programmed by the Mode Instruction and the Sync Characters are loaded (if in Sync Mode) then the device is ready to be used for data communication. The Command instruction controls the actual operstion of the selected format. Functions such as: Enable Transmit/Receive, Error Reset and Modem Controls are provided by the Command Instruction.

Once the Mode Instruction has been written into the 8251A and Sync characters inserted, if necessary, then all further "control writes" ( $\mathrm{C} / \overline{\mathrm{D}}=\mathrm{f}$ ) will load a Command Instruc. tion. A Reset Operation (internal or external) will return the B251A to the Mode Instruction format.


Figure 12. Command Inatruction Format

## STATUS READ DEFINITION

In data communication systems it is often necessary to examine the "status" of the active device to ascertain if errors have occurred or other conditions that require the processor's attention. The 8251A has facilities that allow the programmer to "read" the status of the device at any time during the functional operation. (The status update is inhibited during status read).

A normal "read" command is issued by the CPU with C/D $=1$ to accomplish this function.
Some of the bits in the Status Read Furmat have identical meanings to external output pins so that the 8251A can be used in a completely Polled environment or in an interrupt driven environment. TXRDY is an exception.

Note that status update can have a maximum delay of 28 clock periods from the actual event affecting the status.


Note 1: TxADY status bit has different meanings from the TxRDY output oins. The former is nat conditioned by CTS and TxEN: the latter is conditioned by both CTS and TxEN.
i.4. T×ROY atatus bit = DE Buffer Empty T×RDY pin out $=0 \in$ Buffer Empty $\cdot$ ICTS $=0$ ). IT×EN=1\}

Figure 13. Status Read Format

## APPLICATIONS OF THE 8251A



Figure 14. Abynchronous 8erial Interface to CRT Terminal, DC-9600 Baud


Figure 15. 8ynchronous interface to Terminal or Peripheral Device


Figure 16. Asynehronous Intertace to Telophone LInes


Figure 17. 8ynchronous Interface to Telephone Unes

## ABSOLUTE MAXIMUM RATINGS*

Ambient Temperature Under Bias.
Storage Temperatur?
Voltage On Any Pin
With Respect to Ground $\qquad$
Power Dissipation
$0^{\circ} \mathrm{C}$ in $70^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C} t 0+150^{\circ} \mathrm{C}$
-0.5 V to +7 V
. 1 Watt
"NOTICE: Stresses above those tisted under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device af these or any other conditions above those indicated in the operational sections of this specilication is not implied. Exposure to absolufe maximum rating conditions for extended pariods may affect device reliability
D.C. CHARACTERISTICS $\quad T_{A}=0^{\circ} \mathrm{C}$ to $\left.70^{\circ} \mathrm{C}, V_{C C}=5.0 \mathrm{~V}=5 \%, G N D=0 \mathrm{~V}\right)$

| Symbol | Parameter | Niln. | Max. | Unit | Tent Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1}$ | Input Low Voitage | -0.5 | 0.8 | $V$ |  |
| $\mathrm{V}_{1} \mathrm{H}$ | Input High Voltage | 2.2 | $V_{\text {cc }}$ | $\checkmark$ |  |
| VOL | Output Low Voltage |  | 0.45 | $V$ | $\mathrm{IOL}=2.2 \mathrm{~mA}$ |
| VOH | Output High Voltage | 2.4 |  | $V$ | $\mathrm{IOH}^{\prime}=-400 \mu \mathrm{~A}$ |
| 'OFL | Output Float Leakage |  | $\pm 10$ | $\mu \mathrm{A}$. | $V_{\text {OUT }}=V_{\text {CC }}$ TO 0.45 V |
| 1 ll | Input Leakage |  | $\pm 10$ | $\mu \mathrm{A}$ | $V_{\text {IN }}=V_{C C}$ TO 0.45 V |
| Icc | Power Supply Cursent |  | 100 | mA | All Outputs = High |

CAPACITANCE $\quad\left(T_{A}=25^{\circ} \mathrm{C}, V_{C C}=G N O=0 \mathrm{~V}\right)$

| Symbol | Parameter | Minn. | Max. | UnH |
| :--- | :---: | :---: | :---: | :---: |
| $C_{I N}$ | Input Capacitance |  | 0 | Test Conditions |
| $C_{1 / O}$ | $1 / O$ Capacitance |  | 10 | $\rho F$ |

A.C. CHARACTERISTICS $\left(T_{A}=0^{\circ} \mathrm{C}\right.$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$. $\mathrm{GND}=O \mathrm{~V}$ )

Bus Parameters (Note 1)
REAO CYCLE

| Symbol | Parameter | Min. | Max. | Unit | Tett Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {AR }}$ | Address Stable Before $\overline{\mathrm{READ}}(\overline{\mathrm{CS}}, \mathrm{C} / \overline{\mathrm{D}}$ ) | 50 |  | ns | Note 2 |
| ${ }^{\text {\% }}$ A $A$ | Address Hold Time for $\bar{R} \overline{E A D}(\overline{\mathrm{CS}}, \mathrm{CI} \overline{\mathrm{D}})$ | 50 |  | ns | Note 2 |
| (AA | $\overline{\text { READ Pulse Width }}$ | 250 |  | ns |  |
| $t_{\text {RD }}$ | Data Delay from $\overline{\mathrm{READ}}$ |  | 250 | ns | 3, $C_{L}=150 \mathrm{pF}$ |
| ${ }^{\text {tof }}$ | AEAD to Data Floating | 10 | 100 | ns |  |

## A.C. CHARACTERISTICS (Continued)

## WAITE CYCLE

| Symbed | Parameter | Min. | Max. | Unit | Test Conditionm |
| :---: | :---: | :---: | :---: | :---: | :---: |
| taw | Address Stable Before WRITE | 50 |  | ns |  |
| twa | Address Hold Time for WRTTE | 50 |  | ns |  |
| twow | WRITE Pulse Width | 250 |  | ns |  |
| ${ }^{\text {tow }}$ | Data Set Up Time for WRITE | 150 |  | ns |  |
| twD | Data Hold Time for WRITE | 50 |  | ns |  |
| ${ }^{\text {t }} \mathrm{RV}$ | Recovery Time Between WRITES | 6 |  | ${ }^{4} \mathrm{Cr}$ | Note 4 |

## OTHEA TIMINGS

| Symbol | Parameter | Min. | Max. | Unit | Test Condtione |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{ter}_{\mathrm{c}}$ | Clock Period | 320 | 1350 | ns | Notes 5, 6 |
| $t_{6}$ | Cloek High Pulse Width | 140 | tcr-90 | ns |  |
| $\underline{5}$ | Clock Low Pulse Width | 90 |  | $n 5$ |  |
| $t_{\text {f }}, t_{F}$ | Clock Rise and Fail Time |  | 20 | ns |  |
| totx | TxD Delay from Falling Edge of TxC |  | 1 | $\mu$ |  |
| ${ }^{T}{ }^{\text {x }}$ | Transmitter Input Clock Frequency <br> 1x Baud Rate <br> 16x Baud Rate <br> 64x Baud Rate | $\begin{aligned} & \mathrm{DC} \\ & \mathrm{DC} \\ & \mathrm{DC} \end{aligned}$ | $\begin{array}{r} 64 \\ 310 \\ 615 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{kHz}_{2} \\ & \mathrm{kH}_{2} \\ & \mathrm{kHz}_{2} \end{aligned}$ |  |
| ${ }^{\text {t }}$ PW w | Transmitter Input Clock Pulse Width 1x Baud Rate <br> 15 x and $64 \times$ Baud Rate | $\begin{array}{r} 12 \\ 1 \\ \hline \end{array}$ |  | $\begin{aligned} & \mathrm{t}_{\mathrm{CY}} \\ & \mathrm{t}_{\mathrm{CY}} \\ & \hline \end{aligned}$ |  |
| ${ }_{\text {t }}^{\text {TPD }}$ | Transmitter Input Clock Pulse Delay ix Baud Rate <br> 16x and 64x Baud Rate | $\begin{array}{r} 15 \\ 3 \\ \hline \end{array}$ |  | $\begin{aligned} & { }^{t} \mathrm{Cr} \\ & t_{\mathrm{Cr}} \\ & \hline \end{aligned}$ |  |
| ${ }^{\text {R }}$ k | Receiver Input Clock Frequency <br> 1x Baud Rate <br> 16x Band Rate <br> 64x Baud hate | DC DC DC | $\begin{array}{r} 64 \\ 310 \\ 615 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{kHz} \\ & \mathrm{kHz} \\ & \mathrm{kHz} \\ & \hline \end{aligned}$ |  |
| ${ }_{\text {tapw }}$ | Receiver Input Clack Pulse Width 1x Baud Fate <br> 16x and 64x Baud Rate | $\begin{array}{r} 12 \\ 1 \\ \hline \end{array}$ |  | $\begin{aligned} & \operatorname{tcr} \\ & t_{\mathrm{cr}} \\ & \hline \end{aligned}$ |  |
| tapo | Receiver Input Clock Pulse Delay 1x Baud Rate <br> 16x and 64x Baud Rate | $\begin{array}{r} 15 \\ 3 \\ \hline \end{array}$ |  | $\begin{aligned} & \mathrm{t}_{\mathrm{CY}} \\ & \mathrm{t}_{\mathrm{Cr}} \\ & \hline \end{aligned}$ |  |
| $T_{\text {TKRDY }}$ | TXRDY Pin Delay from Center of last Bit |  | 8 | $\mathrm{t}_{\mathrm{Cr}}$ | Note 7 |
| TXROY CLEAR | TxRDY $\downarrow$ from Leading Edge of WR |  | 6 | $\mathrm{t}_{\mathrm{Cr}}$ | Note 7 |
| texPDOY | RxRDY Pin Delay from Center of last Bit |  | 24 | ter | Note 7 |
| $t_{\text {A }}$ RDY CLEAR | RXRDY $\downarrow$ from Laading Edge of $\overline{\text { RD }}$ |  | 6 | ${ }^{\text {t }} \mathrm{Cr}$ | Note? |
| $4_{15}$ | $\begin{aligned} & \text { Internal SYNDET Delay from Rising } \\ & \text { Edge of } \mathrm{R} \mathrm{\times C} \\ & \hline \end{aligned}$ |  | 24 | ${ }_{\text {tay }}$ | Note 7 |
| $t_{\text {tes }}$ | External SYNDET Set-Up Time Before Falling Edge of RxC | 16 |  | ter | Nots 7 |
| T $_{\text {TXEMPTY }}$ | TXEMPTY Deiay from Center of Last Bit | 20 |  | ter | Note 7 |
| ${ }^{\text {twe }}$ | Control Delay from Rising Edge of WRITE (TXEN, $\overline{\text { TTR }}, \overrightarrow{\text { RTS }}$ ) | 8 |  | ${ }_{\text {ter }}$ | Note 7 |
| ${ }_{t}$ | Contral to READ Ser. Up Time ( $\overline{\mathrm{DSR}}, \overline{\mathrm{CTS}}$ ) | 20 |  | ${ }_{\text {ter }}$ | Note 7 |

## A.C. CHARACTERISTICS (Continued)

MOTES:
1 AC timings measured $\mathrm{V}_{\mathrm{OH}}=2.0, V_{O L}=0.3$, and with load eircuit of Figure 1
2. Chip Saject (CS) and CommandiData (C/D) are considered as Addresses.
3. Assumes that Address is valid before Rol.
4. This recovery time is for Mode Initialization only. Write Data is allowed only when TxRDY $=1$. Recovery Time between Writes for Asynchronous Mode is 8 ter and for Synctronous Mode is 16 tcr.
 64x Baud Rate. $\mathrm{f}_{\mathrm{T}}$ or $\mathrm{f}_{\mathrm{ax}_{\mathrm{x}}} \in 1 /\left(4.5 \mathrm{t}_{\mathrm{C}} \mathrm{H}\right)$.
6. Peset Pulse Whath $=\mathbf{6}$ icy minimum; System Clock must be running during Peset.
7. Status update can have a maximum delay of $\mathbf{2 8}$ clock periods from the event affecting the status.

TYPICAL $\triangle$ OUTPUT DELAY VS. $\triangle$ CAPACITANCE (PF)

A.C. TESTING INPUT, OUTPUT WAVEFORM

A.C. TESTING LOAD CIACUIT


## WAVEFORMS

## SYSTEM CLOCK INPUT

cıock.


TRANSMITTER CLOCK AND DATA


RECEIVER CLOCK AND DATA


WRITE DATA CYCLE (CPU $\rightarrow$ USART)


READ DATA CYCLE (CPU $\leftarrow$ USART)


WAVEFORMS (Continued)

## WRITE CONTROL OR OUTPUT PORT CYCLE (CPU $\rightarrow$ USART)



## READ CONTROL OR INPUT PORT (CPU $\leftarrow$ USART)


 MOTE az- TCA INCLUOES THE EFFECT OF CTS ON THE TxENBLC CIACUTTAY

TRANSMITTER CONTROL AND FLAG TIMING (ASYNC MODE)


WAVEFORMS (Continued)
AECEIVER CONTROL AND FLAG TIMING (ASYNC MODE)


## TRANSMITTER CONTROL ANO FLAG TIMING (BYNC MODE)




RECEIVER CONTROL AND FLAG TIMING (SYNC MODE)


## 8253/8253-5 <br> PROGRAMMABLE INTERVAL TIMER

- MCS-85 ${ }^{\text {TM }}$ Compatible 8253-5
- 3 Independent 16-Bit Counters
- DC to 2 MHz
- Programmable Counter Modes
- Count Binary or BCD

SIngle +5V Supply

- 24-PIn Dual In-Line Packege

The Inter* 8253 蛒 a programmable counterftimer chip designed tor use as an Intel microcomputer peripheral. It uses nMOS technology with a single +5 V supply and is packaged in a 24-plo plastic DIP.
It is organized as 3 independent 16 -bit counters, each with a count rate of up 102 MHz . All modes of operation are software programmable.


Figure 1. Black Diagram
Figura 2. Pin Configuration

## FUNCTIONAL DESCRIPTION

## General

The azs3 is a programmable interval timer/counter apecifically deaigned for UBe with the Intel" Microcomputer systema. Its function is that of a general purpose. multi-timing element that can be treated as an array of I/O ports in the system sottware.
The 8253 solves one of the most common problems in any microcomputer system, the generation of accurate time deiays under software control. Instead of setting up timing loops in systems software, the programmer contigures the 8253 to match his requirements, initializes one of the counters of the 8253 with the desired quantity, then upon command the $\mathbf{8 2 5 3}$ will count out the deiay and interrupt the CPU when it has completed its tasks. It is easy to see that the software overhead is minimal and that multiple delays can easily be maintained by assignment of priority levels.

Other counter/timer functions that are non-delay in nature but also common to most microcomputers can be implemented with the 8253 .

- Programmable Rate Generator
- Event Counter
- Einary Rate Multipliar
- Real Time Clock
- Digital One-Shot
- Complex Motor Controlier


## Data Bue Buffer

This 3-atate, bi-directional, e-bit bulfer is used to interface the 8253 to the system data bus. Data is transmitted or recelved by the buffer upon execution of INput or OUTput CPU instructions. The Data Bus Buffer has inree basic functions.

1. Programming the MODES of the 8253 .
2. Loading the count registers.
3. Reading the count values.

## floadWrite Logic

The Read/Write Logic accepts inputs from the system bus and in turn generates control signals for overall device operation. It is enabled or dissabled by CS so that no operation cen occur to change the function unless the device has been selected by the system logic.

## $\overline{\text { RD }}$ (Read)

A "Iow" on this input informs the 8253 that the CPU is inputting data in the form of a counters value.

## WA (Write)

A "low" on this input informs the 8253 that the CPU is outputting data in the form of mode information or loading counters.

## A0, A1

Thene inputs are normally connected to the eddrese bue. Their function is to select one of the three counters to be operated on and to addrese the control word regiater for mode selection.

## CS (Chip Select)

A "low" on this input enables the 8253. No reading or writing will occur unless the device is selected. The CS input has no effect upon the actual operation of the counters.


Figure 3. Block Diegram Showing Data Bus Butfer and ReadWrite Logle Functiont

| $\overline{\text { cs }}$ | ED | Wi | $\mathrm{A}_{1}$ | $A_{0}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 0 | 0 | 0 | Load Counter No. 0 |
| 0 | 1 | 0 | 0 | 1 | Load Counter No. 1 |
| 0 | 1 | 0 | 1 | 0 | Lord Counter No. 2 |
| 0 | 1 | 0 | 1 | 1 | Write Mode Word |
| 0 | 0 | 1 | 0 | 0 | Read Counter Mo. 0 |
| 0 | 0 | 1 | 0 | 1 | Read Counter No. 1 |
| 0 | 0 | 1 | 1 | 0 | Read Counter No. 2 |
| 0 | 0 | 1 | 1 | 1 | No-Operation 3-State |
| 1 | X | x | $x$ | x | Disable 3-5tate |
| 0 | 1 | 1 | x | $\times$ | No-Operation 3-5tate |

## Control Word Regleter

The Control Word Register is seiected when A0, A1 are 11. It then accepts information from the data bus buffer and stores it in a register. The information stored in this register controls the operational MODE of each counter, selection of binary or BCD counting and the loading of each count register.
The Control Word Register can only be written into; no read operation of its contents is available.

## Counter $\# 0$, Counter $\# 1$, Counter $\# 2$

These three functional blocks are identical in operation so only a single Counter will be described. Each Counter consists of a single, 16-bit, pre-settable, DOWN counter. The counter can operate in either binary or BCD and its input, gate and outpul are configured by the selection of MODES stored in the Control Word Register.

The countars are fully independent and each can have separate Mode configuration and counting operation, binary or BCD. Also, there are special features in the control word that handle the loading of the count value so that software overhead can be minimized for these functions.
The reading of the contents of each counter is available to the programmer with simple READ operations for event counting applications and special commands and logic are included in the 8253 so that the contents of each counter can be read "on the fly" without having to inhibit the clock input.

## 8253 SYSTEM INTERFACE

The 8253 is a component of the intel ${ }^{\text {ne }}$ Microcomputer Systems and interfaces in the same manner as all other peripherals of the family. It is treated by the aystens software as an array of peripheral 1/O ports; three are countere and the tourth is a control register for MODE programming.
Basically, the select inputs A0, A1 connect to the A0, A1 address bus signals of the CPU. The ट्र can be derived directly from the address bus using a linear select method. Or it can be connected to the output of a decoder, such as an Intel 8205 for larger systems.


Figure 4. Block Diagram Showing Control Word Regiter and Countor Functiont


Figure 5. 826s 8ystem Interiace

## OPERATIONAL DESCRIPTION

## General

The complete functional definition of the 8253 is programmed by the systems software. A set of control words must be sent out by the CPU to initialize each counter of the 6253 with the desired MODE and quantity informalion. Prior to Initialization, the MODE, count, and output of all counters ls undefined. These control worde progran the MODE, Loading sequence and selection of blnery of BCD counting.
Once programmed, the 8253 is ready to perlorm whatever timing tasks it is assigned to accomplish.
The actual counting operation of each counter is completely independent and additional logic is provided on-chip so that the usual probiems associated with efficient monitoring and management of external, asynchronous events or rates to the microcomputer system have been eliminated.

## Propramming the 8253

All of the MODES for each counter are programmed by the systems software by simple $/ / O$ operations.

Each counter of the 8253 is individually programmed by writing a control word into the Control Word Register. (AO. A1 = 11)

## Control Word Format

| $\mathrm{D}_{7}$ | $\mathrm{D}_{6}$ | $\mathrm{D}_{5}$ | $\mathrm{D}_{4}$ | $\mathrm{D}_{3}$ | $\mathrm{D}_{2}$ | $\mathrm{D}_{1}$ | $\mathrm{D}_{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SC | SCO | $\mathrm{RL1}$ | RLO | M 2 | M 1 | MO | BCD |

## Dafinition of Control

SC - Select Counter.

| SC1 | SCO |  |
| :---: | :---: | :---: |
| 0 | 0 | Select Counter 0 |
| 0 | 1 | Select Counter 1 |
| 1 | 0 | Select Counter 2 |
| 1 | 1 | Illegal |

## RL - Read/Load:

RL1 RL0 $\quad$\begin{tabular}{|c|c|l|}

\hline$D$ \& 0 \& | Counter Latching operation (see |
| :--- |
| READ WRITE Procedure Section) | <br>

\hline 1 \& 0 \& Read/Load most significant byte only. <br>
\hline 0 \& 1 \& Read/Loed least significant byte only. <br>

\hline 1 \& 1 \& | Read/Load least significant byte first. |
| :--- |
| than most significant byte. | <br>

\hline
\end{tabular}

M - MODE:
M2

| 0 | M1 |  |  |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | Mode 0 |
| 0 | 0 | 1 | Mode 1 |
| X | 1 | 0 | Mode 2 |
| X | 1 | 1 | Mode 3 |
| 1 | 0 | 0 | Mode 4 |
| 1 | 0 | 1 | Mode 5 |

BCD:

| 0 | Binary Counter IB-bits |
| :---: | :--- |
| 1 | Binary Coded Decimal (BCD) Counter <br> (4 Decades) |

## Counter Loeding

The count register is not loaded untll the count value is written (one or two bytes, depending on the made selected by the RL bitg), followed by a rising edge and a falling edge of the clock. Any read of the counter prior to that falling clock edge may yleld invalid data.

## MODE Definlilon

MODE D: Interrupt on Terminal Count. The output will be initially low after the mode set operation. After the count is loaded into the selected count register, the output will remain low and the counter will count. When terminal count is reached the output will go high and remain high until the selected count register is reloaded with the mode or a new count is loaded. The counter continues to decrement after terminal count has been reached.

Rewriting a counter registar during counting resutts in the following:
(1) Write 1st byte stops the current counting.
(2) Write 2nd byte starts the new count.

MODE 1: Programmable One-Shol. The output will go low on the count following the rising edge of the gate in put.

The output will go high on the terminal count. If a new count value is loaded while the output is low it will not affect the duration of the one-shot pulse until the succeeding trigger. The current count can be read at any time without affecting the one-shot pulse.
The one-shot is reiriggerable, hence the output will remain low for the full count after any rising edge of the gate input.

MODE 2: Rate Ganarater. Divide by $N$ counter. The output will be low for one period of the input clock. The period from one oulput pulse to the next equals the number of input counts in the count register. If the count register is reloaded between output puises the present period will not be affected, but the subsequent period will reflect the new value.
The gate input, when low, will force the output high. When the gate input goes high, the counter will stan from the initial count. Thus, the gate input can be used to synchronize the counter.
When this mode is set, the output witl remain high until after the count reglster is loaded. The output then can also be synchronized by sofiware.
MODE 3: Square Wave Aate Generator.Similar to MODE 2 except that the output will remain high until one half the count has been completed (for even numbers) and go low for the other half of the count. This is accomplished by decrementing the counter by two on the falling edge of each clock pulse. When the counter reaches terminal count, the state of the output is changed and the counter is reloaded with the full count and the whole process is repeated.
If the count is odd and the output is high, the first clock pulse (after the count is loaded) decrements the count by 1. Subsequent clock pulses decrement the clock by 2. After timeout, the output goes low and the full count is reloaded. The tirst clock pulse (following the reload) decrements the counter by 3. Subsequent clock pulses decrement the cound by 2 until timeout. Then the whole process is repeated. In this way, if the count is odd, the output will be high for ( $\mathrm{N}+1 / 2$ counts and low for ( $\mathrm{N}-1$ ) 2 counts.

MODE 4: Software Trlagered Sirobe. After the mode is set, the output will be high. When the count is loaded, the counter will begin counting. On terminal count, the output will go low for one input clock period, then will go high again.

If the count reglster is reloaded between output pulses, counting will continue from the new value. The count will be inhibited while the gate input is low. Reloading the counter register will restart counting beginning with the new number.

MODE 6: Hardware Triggered Strobe. The counter wilt start counting after the rising edge of the trigger input and will go low for one clock pertod when the terminal count is reached. The counter is retriggerable. The output will not go low untll the full count after the rising edge of any trigger.


Figure 6. Gate Ptn Operations Summary


MODE 1: Programmable On*-Shot


MODE 2: Rate Generator



NODE 3: Square Wave Generator


MODE 4: Software Triggered Sirobe



MODE 5: Hardware Triggered Sirobe



Figure 7. 8253 Timing Diagrame

## 8253 READ/WRITE PROCEDURE

## Write Operalions

The systema soltware must program each counter of the 8253 with the mode and quantity desired. The programmer must write out to the 8253 a MODE control word and the programmed number of count register bytes (1 or 2) prior to actually using the selected counter.

The actuat order of the programming is quite flexible. Writing out of the MODE control word can be in any sequence of counter selection, e.g.. counter \#0 does not have to be first or counter \#2 last. Each counter's MODE control word register has a separate address so that its loading is completely sequence independent. (SCO. SC1)
The loading of the Count Register with the actual count value, however, tmust be done in exactly the sequence programmed in the MODE control word (RL0, RLI). This loading of the counter's count register is still sequence independent like the MODE control word toading, but when a selected count register is to be loaded it must be loaded with the number of bytes programmed in the MODE control word (RLO, RL1). The one or two bytes to be loaded in the count register do not have to follow the associated MODE control word. They can be programmed at any time tollowing the MODE control word loading as long as the correct number of bytes is loaded in order.
All counters are down counters. Thus, the value loaded into the count register will actually be decremented. Loading all zeroes into a count register with result in the maximum count ( $2^{15}$ for Binary or $10^{4}$ for BCD ). In MODE 0 the new count will not restart until the load has been completed. It will accept one of two bytes depending on how the MODE control words (RLO, RL1) are programmed. Then proceed with the restart operation.


Note: Format shown is a simple example of laading the $\mathbf{8 2 5 3}$ and does not imply that it is the only format that can be used.

Figure 8. Programming Format


Note: The exclusive addresses of each counter's count register make the task of programming the 8253 a very simple matter, and maximume effective use of the device will result if this feature is fully utitizad.

Figure 9. Alternate Programming Formatt

## Read Operations

In most counter applications it becomes necessary to read the value of the count in progress and make a compulational decision based on this quantity. Event counters are probably the most common application that uses this function. The 8253 contains logic that will allow the programmer to easily read the contents of any of the three counters without disturbing the actual count in progress.

There are two methods that the programmer can use to read the value of the counters. The first method involves the use of simple $1 / O$ read operations of the selected counter. By controling the A0. A 1 inputs to the 8253 the programmer can select the counter to be read iremember that no read operation of the mode register is allowed AO. A1-11). The only requirement with this method is that in order to assure a stable count reading the actual operation of the selected counter musl be inhibited elther by controlling the Gate input or by external logic that inhibits the clock inpui. The contents of the counter selected will be available as follows:
first I/O Read contains the teast significant byte (LSB)
second $1 / O$ Read contains the most significant byte (MSB).
Due to the internal logic af the 8253 it is absolutely necessary to complete the entire reading procedure. If iwo bytes are programmed to be read then two bytes must be read before any loading WA command can be sent to the same counter.

Resd Operation Chart

| A1 | A0 | RD |  |
| :---: | :---: | :---: | :--- |
| 0 | 0 | 0 | Read Counter No. 0 |
| 0 | 1 | 0 | Read Counter No. 1 |
| 1 | 0 | 0 | Read Counter No. 2 |
| 1 | 1 | 0 | illegal |

## Reading Whlle Counting

In order for the programmer to read the contents of any counter without eftecting or disturbing the counting operation the 8253 has special internal logic that can be accessed using simple WR commands to the MODE register. Basically. when the programmer wishes to read the contents of a selected counter "on the fly" he loads the MODE register with a special code which latches the present count value into a storage register so that its contents contain an atcurate. slable quantity. The programmer then issues a normal read command to the selected counler and the contents of the latched regisler is available.

## MODE Rogister Ior Latching Count

$\mathrm{AO}, \mathrm{A} 1=11$

| $\mathrm{D7}$ | D 6 | D 5 | D 4 | D 3 | D 2 | D 1 | D 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SC 1 | SC 0 | 0 | 0 | X | X | x | x |

SCI.SC0 - specify counter to be latched.
D5.D4 - O0 designates counter latching operation.
$x$ - don'l care
The same limltation applies to this mode of reading the counter as the previous method. That is, it is mandatory to complete the entire read operation as programmed. This command has no effect on the counter's mode.


Figure 10. MCs-85 ${ }^{\text {m }}$ Clock Interface*

## ABSOLUTE MAXIMUM RATINGS*


-NOTICE: Stresses above those flsted under "Absolute Maximum Retings" may cause permenent domege to the dovice. This is a stress rating onfy and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may atfect device reliablity.

## D.C. CHARACTERISTICS $\pi_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ )

| 8ymbol | Parameter | Mln. | Max. | Untt | Tast Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{1 L}$ | Input Low Voltage | -0.5 | 0.8 | $\checkmark$ |  |
| $\mathrm{VIH}^{\text {I }}$ | Input High Voltage | 2.2 | $\mathrm{VCC}^{+} 5 \mathrm{~V}$ | $V$ |  |
| VOL | Output Low Voltage |  | 0.45 | $\checkmark$ | Note 1 |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | 2.4 |  | $V$ | Note 2 |
| $\mathrm{IL}_{1}$ | Input Load Current |  | $\pm 10$ | $\mu \mathrm{A}$ | $V_{\text {in }}=V_{C C}$ to $O V$ |
| lofe | Output Float Leakage |  | $\pm 10$ | $\mu \mathrm{A}$ | $V_{\text {OUT }}=V_{\text {cce }}$ to $0 V$ |
| lcc | VCC Supply Current |  | 140 | mA . |  |

CAPACITANCE $\quad\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=\mathrm{GND}=0 \mathrm{~V}\right)$

| Symbol | Parameter | Min. | Typ. | Max. | Unit | Test Conditions |
| :--- | :--- | :---: | :---: | :---: | :---: | :--- |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance |  |  | 10 | pF | $\mathrm{fc}=1 \mathrm{MHz}$ |
| $\mathrm{C}_{\mathrm{IIO}}$ | $1 / 0$ Capacitance |  |  | 20 | pF | Unmessured pins returned to VSS |

A.C. CHARACTERISTICS $\left(T_{A}=0^{\circ} \mathrm{C}\right.$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{GND}=0 \mathrm{~V}$ )

## Bus Parameters (Note 3)

read cycle

| Symbol | Parametor | 8253 |  | 82535 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. |  |
| $t_{\text {AR }}$ | Address Stable 8efore $\overline{\text { AEAD }}$ | 50 |  | 30 |  | ns |
| $t_{\text {ta }}$ | Address Hold Time for $\overline{\text { READ }}$ | 5 |  | 5 |  | ns |
| trR | READ Pulse Width | 400 |  | 300 |  | ns |
| tro $^{\text {d }}$ | Data Delay From $\overline{\text { READ }}$ [4] |  | 300 |  | 200 | ns |
| ${ }^{\text {t }}$ D | $\overline{\text { READ }}$ to Data Floating | 25 | 125 | 25 | 100 | ns |
| $\mathrm{t}_{\mathrm{R} V}$ | Recovery Time Between READ and Any Other Control Signai | 1 |  | 1 |  | $\mu \mathrm{s}$ |

## A.C. CHARACTERISTICS (Continued)

WRITE CYCLE

| 8ymbol | Paramoter | 8253 |  | 8253-5 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max |  |
| taw | Addrass Stable Before WTITE | 50 |  | 30 |  | ns |
| twa | Address Hold Time for WRITE | 30 |  | 30 |  | ns |
| iwn | WRITE Pulse Width | 400 |  | 300 |  | n\$ |
| tow | Data Set Up Time for WRTTE | 300 |  | 250 |  | ns |
| two | Data Mold Time for WR1TE | 40 |  | 30 |  | ns |
| tav | Recovery Time Between WITTE and Any Other Control Signal | 1 |  | 1 |  | $\mu \mathrm{s}$ |

CLOCK AND GATE TIMING

| 8ymbol | Perameter | 8253 |  | 8253-5 |  | Unt |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. |  |
| tcle | Clock Period | 380 | dc | 380 | dc | ns |
| tpwn | High Pulse Width | 230 |  | 230 |  | ns |
| tpwL | Low Pulse Width | 150 |  | 150 |  | ns |
| $\mathrm{t}_{\text {GW }}$ | Gate Width High | 150 |  | 150 |  | ns |
| $t_{\text {GL }}$ | Gate Width Low | 100 |  | 100 |  | ns |
| tos | Gate Set Up Time to CLK $\uparrow$ | 100 |  | 100 |  | ns |
| $\mathrm{tGH}^{\text {d }}$ | Gate Hold Time After CLK $\uparrow$ | 50 |  | 50 |  | ns |
| too | Output Delay From CLK $\downarrow$ [4] |  | 400 |  | 400 | ns |
| todg | Output Delay From Gate $\downarrow$ [4] |  | 300 |  | 300 | ns |

MOTES:

1. $\mathrm{IOL}=2.2 \mathrm{~mA}$.
2. $\mathrm{I}_{\mathrm{OH}}=-400 \mathrm{~mA}$.
3. $A \mathcal{C}$ timings measured at $V_{\mathrm{OH}} 2.2, V_{\mathrm{OL}}=0 . \mathrm{e}$.
4. $C_{L}=150 \mathrm{pf}$.

## A.C. TESTING INPUT, OUTPUT WAVEFORM


A.C. TESTING LOAD CIRCUIT

waveforms


## CLOCK AND GATE TIMING



### 4.0 FLOPPY DISK-DRIVE CONTROLIER-BOARD

## GENERAL INEORMATION

The Nabu Floppy Disk Drive Controller Board (AFC-1100), can operate any combination of up to four full-size ( $8^{\circ}$ ) or mini (5.25") floppy disk drives simultaneously on the s-100 bus. This controller is compatible with Shugart, Remex, Memorex, Pertec, and most other disk drives.

The AFC-1100 is interrupt driven and assigned the highest interrupt priority. It accommodates both single-density (IBM 3740 ) and double-density (IBM System 34) formats, with soft sector compatibility. Recording can be done on both sides of a diskette, thus allowing up to 1 Megabyte of formatted data to be stored on a 2-sided, double-density diskette.

Western Digital's FDI793, along with two other supporting chips, form the heart of the AFC-1100 controller. As well, phase lock loop (PLL) techniques are used in the controller to increase the reliability of data recovery.

## SPECIEIC REATURES

## ED1793 Eloppy Disk Formatter/controluer

The FDl793 floppy disk formatter/controller, (Uli), is a powerful LSI chip which provides all required interface signals to a floppy disk drive. The eleven instructions which the FDl793 performs, enhance system throughput and minimize support from the processor.

A few supporting chips are also required by the FDl793 to complete the working floppy disk system. One of these is the phase lock loop data recovery circuit, which includes part of U5 (WD1691), a VCO, and a low pass filter. As mentioned, the use of the PLL technique enhances the reliability of the data recovery process. As well, any speed variations or track to track variations can also be handled better with a pLL.

Another supporting chip is the write precompensation circuit, which contains the remaining part of u5 and a WD2143 (U6). The precompensation applies only when the current track number on a double-density diskette is greater than 43.

Detailed information regarding the uses of the FDl793, WD1691, and WD2143 can be obtained from the manufacturer's data sheets included.

## Device Addressing

The address decoder is designed such that the board's internal registers are located at port addresses F 3 H to F 7 H . The function of each port is as follows:

| Port Address | Data Read | Data Irite |
| :---: | :--- | :--- |
| F3H | Drive status | Drive command |
| F4H | Status register | Command register |
| F5H | Track register | Track register |
| F6H | Sector register | Sector register |
| F7H | Data register | Data register |

Ports F 4 H to F 7 H correspond to the internal registers of the 1793 floppy controller chip. The meaning of the data bits is explained in the enclosed data sheet for the 1793 integrated circuit. port $F 3 H$ relates to disk drive parameters. The functions of the data bits are summarized as follows:

|  | Data Bit | Designation | Function |
| :---: | :---: | :---: | :---: |
|  | D0 | DRSELI | Drive 0 (A) selected |
|  | D1 | DRSEL2 | Drive 1 (B) selected |
| Drive | D2 | DRSEL3 | Drive 2 (C) selected |
| Status | D3 | DRSEL4 | Drive 3 (D) selected |
|  | D4 | SIDE 1 | Side 1 of drive selected |
|  | D5 | - | 5.25" drive selected |
|  | D6 | DDEN | Single density selected |
|  | D7 | 2-SIDED | Single sided diskette in drive |
|  | D0 | DRSELI | Selects drive 0 ( A ) |
|  | D1 | DRSEL2 | Selects drive I (B) |
| Drive | D2 | DRSEL3 | Selects drive 2 (C) |
| Command | d D3 | DRSEL4 | Selects drive 3 (D) |
|  | D4 | SIDE 1 | Selects side 1 of drive |
|  | DS | - | Selects 5.25" drive |
|  | D6 | $\overline{\text { DDEN }}$ | Selects single density |
|  | D7 | - | Enables wait states |

Jumper connections

The interrupt vector jumper area is located in the upper right-hand corner of the board. The address is set to 0036 H for the Nabu 1100 System. (With jumper means logic one).


The jumper selection labelled 'A', near the middle of the board, enables the user to select disk size ( $8^{\prime \prime}$ or $5.25^{\prime \prime}$ ) either by hardwired logic, or by software control. The Nabu 1100 System uses software selection.

```
Hardwire selection :
    \(8^{\prime \prime}:\) Jumper 2 and 3
    5.25" : No jumper
```

Software selection : Jumper 1 and 2

## Timing Adjustments

The data recovery circuit is implemented by phase lock loop techniques. Therefore, input DC voltage and output clock frequency adjustments must be performed on the vco (U7). Also, the four phase clock generator (U6) for the precompensation circuit, must be adjusted for proper operation.

The adjustments are performed on RR1, RR2, RR3, and RR4, which are located in the bottom left-hand corner of the board. Normally, these potentiometers are factory adjusted. Should any adjustments be required, they should be performed by qualified service personnel.

Connection of the Disk Drives

The 50-pin header strip (J2), connects all large ( $8^{*}$ ) drives to the board; and the 34-pin header strip (Jl if it exists), connects all mini (5.25") drives to the board.

Only the even numbered pins (bottom row) are used for connection to the drives, while the odd numbered pins (top row) are grounded. The pins are numbered from right to left.

The 2-pin header on the right-hand side of $J 2$, is used for interrupt priority connection. These pins are left open for the Nabu 1100 single user system. For a multi-user system, the input pin should be left open (highest interrupt priority) while the output pin should be connected to the board with next highest priority.

## KABU AEC-1100 ELOPPY DISK DRIVE CONTROLTER BOARD RARTS LIST

## Integrated Circuits:

| Ul | 7805 | 5 V positive voltage regulator |
| :---: | :---: | :---: |
| U2 | 7812 | 12 V positive voltage regulator |
| U3, U29 | 74LS367 | Hex bus driver |
| U4, U16 | 74LSl 23 | Dual retriggerable monostable multivibrator with clear |
| U5 | WD1691 | Floppy support logic (Western Digital) |
| U6 | WD2143 | Four phase clock generator (Western Digital) |
| U7 | 74S124 | Dual voltage-controlled oscillator |
| U8 | 74LS20 | Dual 4-input NAND |
| U9, U10 | 7406 | Hex inverter |
| 011 | FDl793B | Floppy disk controller chip (Western Digital) |
| U12 | 74LS157 | Quadruple 2-line-to-l-line multiplexer |
| U13, U20, | 74LS244 | Octal buffer/line-driver with |
| U24, U25 |  | 3-state outputs |
| U14 | 74LSl38 | 3-to-8-line decoder/demultiplexer |
| U15 | 74 LS 273 | Octal D-type flip-flop |
| 017 | 74 LSO 2 | Quadruple 2 -input NOR |
| U18, U21 | $74 \mathrm{LS00}$ | Quadruple 2-input NAND |
| U19 | 74LS04 | Hex inverter |
| U22, U23, U26 | 74LS74 | Dual D -type positive-edge-triggered flip-flop with preset and clear |
| U27, 428 | 74LS10 | Triple 3-input NAND |
| Diodes: |  |  |
| D1, D2 | 1N914A | Silicon switching diode |
| Capacitors: |  |  |
| C1, Cl 6 |  | 68 pF |
| C2, C4, C5 |  |  |
| C6, C7 |  | $10 \mu \mathrm{~F}, 35 \mathrm{~V}$ tantalum electrolytic |
| C3, C8-C9, Cl 2 , |  |  |
| C14-C15, C17-C22 |  | $0.1 \mu \mathrm{~F}$ |
| C10 |  | . $33 \mu \mathrm{~F}$ stacked film capacitor |
| C11 |  | 82 pF |
| C13 |  | 47~51pF |

## Resistors:

R1-R6
R7
R8,
R9
$150 \Omega$
12 k 几
$5.1 \mathrm{k} \Omega$
$3.6 \mathrm{k} \Omega$

| R10 | $4.7 \mathrm{k} \Omega$ |
| :---: | :---: |
| R11-R13 | $47 \mathrm{k} \Omega$ |
| R14-R16 | $10 \mathrm{k} \Omega$ |
| R17 | $6.2 \mathrm{k} \Omega$ |
| R18 | $4.7 \mathrm{k} \Omega$ |
| R19 | $1 \mathrm{k} \Omega$ |
| RR1 | $10 \mathrm{k} \Omega$ |
| RR2 | $100 \mathrm{k} \Omega$ |
| RR3. RR4 | $50 \mathrm{k} \Omega$ |
| RN1 | $1 \mathrm{k} \Omega$ |
| Quantity | Description |
| 12 | 14 pin IC socket |
| 7 | 16 pin IC socket |
| 1 | 18 pin IC socket |
| 6 | 20 pin IC socket |
| 1 | 40 pin IC socket |
| 1 | 50 pin right angle pin connector |
| 1 | 2 pin right angle pin connector |
| 2 | TO-220 heat-sink |
| 2 | \#6-32 x 3/8" machine screw |
| 2 | \#6-32 nuts |
| 1 | p.c. board |





## FD179X Application Notes

## INTRODUCTION

Over the past several years, the Floppy Disk Drive has become the most popular on-line storage device for mini and microcomputer systems. Its fast access time, reliability and low cost-per-bit ratio enables the Floppy Disk Drive to be the solution in mass storage for mi croprocessor systems. The drive interface to the Host system is standardized, allowing the OEM to substitute one drive for another with minimum hardware/ software modifications.

Since Floppy Disk Data is stored and retrieved as a self-clocking serial data stream, some means of separating the clock from the data and assembling this data in parallel form must be accomplished. Data is stored on individual Tracks of the media, requiring control of a stepper motor to move the Read/Write head to a predetermined Track. Byte sychronization must also be accomplished to insure that the paraliel data is properly assembled. After all the design considerations are met, the final controller can consist of 40 or more TTL packages.

To alleviate the burden of Floppy Disk Controller design, Westem Digital has developed a Family of LSI Floppy Disk controlier devices. Through its own set of macro commands, the FD179X Controller Family will perform all the functions necessary to read and write data to the drive. Both the $8^{\prime \prime}$ standard and $51_{4}{ }^{\prime \prime}$ minifloppy are supported with single or double density recording techniques. The FD179X is compatible with the IBM 3740 (FM) data format, or the System 34 (MFM) standards. Provisions for non-standard formats and variable sector lengths have been included to provide more storage capability per track. Requiring standard $+5,+12$ power supplies the FD179X is available in a standard 40 pin dual-in-line package.

The FD179X Family consists of 6 devices. The differences between these devices is summarized in Figure 1. The 1792 and 1794 are "single density only" devices, with the Double Density Enable pin (DDEN) left open by the user. Both True and inverted Data bus devices are available. Since the 179X can only drive one TTL Load, a true data bus system may use the 1791 with external inverting buffers to arrive at a true bus scheme. The 1795 and 1797 are identical to the 1791 and 1793, except a side select output has been added that is controlled through the Command Register.

## SYSTEM DESIGN

The first consideration in Floppy Disk Design is to determine which type of drive to use. The choice ranges from single-density single sided mini-floppy to the $8^{\prime \prime}$ double-density double-sided drive. Figure 2 illustrates the various drive and data capacities associated with each type. Although the $8^{\prime \prime}$ double-density drive offers twice as much storage, a more complex data separator and the addition of Write Precompensation circuits are mandatory for reliable data transfers. Whether to go with $8^{\prime \prime}$ double-density or not is dependent upon PC board space and the additional circuitry needed to accurately recover data with extreme bit shifts. The byte transfer time defines the nominal time required to transfer one byte of data from the drive. If the CPU used cannot service a byte in this time, then a DMA scheme will probably be required. The 179X also needs a few microseconds for overhead, which is subtracted from the transier time. Figure 3 shows the actual service times that the CPU must provide on a byte-by-byte basis. If these times are not met, bytes of data will be lost during a read or write operation. For each byte transferred, the 179X generates a DAO (Data Request) signal on Pin 38, A bit is provided in the status register which is also set upon receipt of a byte from the Disk. The user has the option of reading the status register through program control or using the DRQ Line with DMA or interrupt schernes. When the data register is read, both the status register DRQ bit and the DRQ Line are automatically resel. The next tull byte will again set the DRQ and the process continues until the sector(s) are read. The Write operation works exactly the same way, except a WRITE to the Data Register causes a reset of both DRQ's.

## RECORDING FORMATS

The FD179X accepts data from the disk in a Fre-quency-Modulated (FM) or Modified-Frequency-Modulated (MFM) Format. Shown in Figures 4A and 4B are both these Formats when writing a Hexidecimal byte of 'D2'. In the FM mode, the 8 bits of data are broken up into "bit cells." Each bit cell begins with a clock pulse and the center of the bit ceil defines the data. If the data bit $=0$, no pulse is written; if the data $=1$. a pulse is writen in the center of the cell. For the $\mathbf{8}^{\prime \prime}$ drive, each clock is written 4 microseconds apart.

In the MFM mode, clocks are decoded into the data stream. The byte is again broken up into bit cells, with the data bit written in the center of the bit cell if data $=1$. Clocks are only written if both surrounding data bits are zero. Figure 4B shows that this occurs only once between Bit cell 4 and 5. Using this encoding scheme, pulses can occur 2, 3 or 4 microseconds apart. The bit cell time is now 2 microseconds: twice as much data can be recorded without increasing the Frequency rate due to this encoding scheme.

The 179X was designed to be compatible with the IBM 3740 (FM) and System 34 (MFM) Formats. Although most users do not have a need for data exchange with IBM mainframes, taking advantage of these well studied formats will insure a high degree of system performance. The 179X will allow a change in gap fields and sector lengths to increase usable storage capacity, but variations away from these standards is not recommended. Both IBM standards are soft-sector format. Because of the wide variation in address marks, the 179 X can only support soft-sectored media. Hard sectored diskettes have continued to lose popularity, mainly due to the unavailability of a standard and the limitation of sector lengths imposed by the physical sector holes in the diskette.

## PROCESSOR INTERFACE

The interface of the $179 \times$ to the CPU consists of an 8-bit Bi-directional bus, read/write controls and optional interrupt lines. By selecting the device via the CHIP SELECT Line, each of the five internal registers can be accessed.

Shown below are the registers and their addresses:

| PIN 3 CS | PIN 6 A | $\text { PIN } 5$ $A_{0}$ | $\begin{aligned} & \mathrm{PIN} 4 \\ & \mathrm{RE}=0 \end{aligned}$ | $\begin{aligned} & P \mathrm{~N} 2 \\ & \mathrm{WE}=\sigma \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | STATUS REG | COMMAND REG |
| 0 | 0 | 1 | TRACK REG | TRACK REG |
| 0 | 1 | 0 | SECTOR REG | SECTOR REG |
| 0 | 1 | 1 | DATA REG | DATA REG |
| 1 | X | X | H1-Z | H1-2 |

Each time a command is issued to the 179X, the Busy bit is set and the INTRQ (Interrupt Request) Line is reset. The user has the option of checking the busy bit or use the INTRQ Line to denote command completion. The Busy bit will be reset whenever the 179X is idle and awaiting a new command. The INTRQ Line, once set, can only be reset by a READ of the status register or issuing a new command. The MR (Master Reset) Line does not affect INTRQ.

The $A_{0}, A_{t}$, Lines used tor register selections can be configured at the CPU in a variety of ways. These lines may actually tie to CPU address lines, in which case the 179X will be memory-mapped and addressed like RAM. They may also be used under Program Control by tying to a port device such as the 8255,6820, etc. As a diagnostic tool when checking out the CPU interface, the Track and Sector registers should reupond like "RAM" when the 179X is idle (Busy = INTRQ = 0 ).
Because of internal synchronization cycles, certain time delays must be introduced when operating under Programmed I/O. The worst case delays are:

| OPERATION | NEXT <br> OPERATION | DELAY REQ'D |
| :--- | :--- | :--- |
| WRITE TO | READ STATUS <br> COMMAND REG | MFM $=14 \mu \mathrm{~s}^{*}$ <br> REGISTER |
| FM $=28 \mu \mathrm{~s}$. |  |  |

"NOTE: Times Double when CLK $=1 \mathrm{MHz}\left(51 / 4^{*}\right.$ drive)

Other CPU interface lines are CLK, $\overline{M R}$ and $\overline{\mathrm{DDEN}}$. The CLK line should be 2 MHz ( $8^{\prime \prime}$ drive) or 1 MHz ( $51 / 4^{\prime \prime}$ drive) with a $50 \%$ duty cycle. Accuracy should be $\pm 1 \%$ (crystal source) since all internal timing, including stepping rates, are based upon this clock.
The $\overline{M A}$ or Master Reset Line should be strobed a minimum of 50 microseconds upon each power-on condition. This tine clears and initializes all internal registers and issues a restore command (Hex '03') on the rising edge. A quiciker stepping rate can be written to the command register after a $\overline{M R}$, in which case the remaining steps will occur at the faster programmed rate. The 179 X will issue a maximum of 255 stepping pulses in an attempt to expect the TROO line to go active low. This line should be connected to the drive's TROO sensor.
The DDEN Hne causes selection of either single density ( $\overline{D D E N}=1$ ) or double density operation. $\overline{D D E N}$ should not be switched during a read or write operation.

## FLOPPY DISK INTERFACE

The Floppy Disk Interface can be divided into three sections: Motor Controi, Write Signals and Read Signals. All of these lines are capable of driving one TTL load and not compatible for direct connection to the drive. Most drives require an open-collector TTL interface with high current drive capability. This must be done on all outputs from the 179X. Inputs to the 179X may be buffered or tied to the Drives outputs, providing the appropriate resistor termination networks are used. Undershoot should not exceed -0.3 volts, while integrity of $V_{1 H}$ and $V_{O H}$ levels should be kept within spec.

## MOTOR CONTROL

Motor Control is accomplished by the STEP and DIRC Lines. The STEP Line issues stepping pulses with a period defined by the rate field in all Type I commands. The DIRC Line defines the direction of steps (DIRC = 1 STEP IN/DIRC $=0$ STEP OUT).
Other Control Lines include the $\overline{\mathrm{P}}$ or Index Pulse. This Line is tied to the drives' Index L.E.D. sensor and makes an active transition for each revolution of the diskette. The TROO Line is another L.E.D. sensor that informs the 179X that the stepper motor is at its furthest position, over Track 00 . The READY Line can be used for a number of functions, such as sensing "door open", Drive motor on, etc. Most drives provide a programmable READY Signal selected by option jumpers on the drive. The 179 X will look at the ready signal prior to executing READ/WRITE commands. READY is not inspected during any Type I commands. All Type I commands will execute regardless of the Logic Level on this Line.

## WRITE SIGNALS

Writing of data is accomplished by the use of the WD, WG, WF, TG43, EARLY and LATE Lines. The WG or Write Gate Line is used to enable write current at the drive's $R / W$ head. It is made active prior to writing data on the disk. The WF or WRITE FAULT Line is used to inform the 179X of a failure in drive electronics. This signal is multiplexed with the VFOE Line and must be logically separated if required. Figure 5 illustrates three methods of demultiplexing.
The TG43 or "TRACK GREATER than 43 " Line is used to decrease the Write current on the inner tracks, where bit densities are the highest. If not required on the drive, TG43 may be left open.

## WRITE PRECOMPENSATION

The 179X provides three signals for double density Write Precompensation use. These signals are WRITE DATA, EARLY and LATE. When using single density drives (eighter $8^{\prime \prime}$ or $514^{\prime \prime}$ ), Write Precompensation is not necessary and the WRITE DATA line is generally TTL Buffered and sent directly to the drive. In this mode, EARLY and LATE are left open.
For double density use, Write Precompensation is a function of the drive. Some manufacturers recommend Precompensating the $51 / 4^{\prime \prime}$ drive, while others do not. With the $8^{\prime \prime}$ drive, Precompensation may be specified from TRACK 43 on, or in most cases, all TRACKS. If the recommended Precompensation is not specified,
check with the manufacturer for the proper configuration required.
The amount of Precompensation time also varies. A typical value will usually be specified from $100-300 \mathrm{~ns}$. Regardless of the parameters used, Write Precompensation must be done external to the 179X. When DDEN is tied low, EARLY or LATE will be activated at least 125 ns . before and after the Write Data pulse. An Algorithm internal the 179X decides whether to raise EARLY or LATE, depending upon the previous bit pattern sent. As an example, suppose the recommended Precomp value has been specified at $150 n s$. The following action should be taken:

| EARLY | LATE | ACTION TAKEN |
| :---: | :---: | :---: |
| 0 | 0 | delay WD by 150ns (nominal) |
| 0 | 1 | delay WD by 300ns (2X value) |
| 1 | 0 | do not delay WD |

There are two methods of performing Write Precompensation:

1) External Delay elements
2) Digitally

Shown in Figure 6 is a Precomp circuit using the Western Digital 2143 clock generator as the delay element. The WD pulse from the 179X creates a strobe to the 2143, causing subsequent output pulses on the $\varnothing 1, \varnothing 12$ and $\varnothing 3$ signals. The 5 K Precomp adjust sets the desired Precomp value. Depending upon the condition of EARLY and LATE, $\varnothing 1$ will be used for EARLY, $\varnothing 2$ for nominal ( EARLY $=$ LATE $=0$ ), and $\varnothing 3$ for LATE. The use of "one-shots" or delay line in a Write Precompensation scheme offers the user the ability to vary the Precomp value. The $\not \subset 4$ output resets the 74LS 175 Latch in anticipation of the next WD pulse. Figure 7 shows the WD-EARLY/LATE relationship, while Figure 8 shows the timing of this write Precomp scheme. Another method of Precomp is to perform the function digitally. Figure 9 illustrates a relationship between the WD pulse and the CLK pin, allowing a digital Precomp scheme. Figure 10 shows such a scheme with a preset Write Precompensation value of 250 ns . The synchronous counter is used to generate 2 MHz and 4 MHz clock signals. The 2 MHz clock is sent to the CLK input of the 179 X and the 4 MHz is used by the 4 -bit shift register. When a WD putse is not present, the 4 MHz clock is shifting "ones" through the shift register and maintaining $Q_{0}$ at a zero level. When a WD pulse is present, a zero is loaded at either $A, B$, or $C$ depending upon the states of LATE, EN PRECOMP and EARLY. The zero is then shifted by the 4 MHz clock until it reaches the $Q_{D}$ output. The number of shift operations determines whether the WRITE DATA pulse is written early, nominal or late. If both FM and MFM operations is a system requirement, the output of this circuit should be disabled and the WD pulse should be sent directly to the drive.

## DATA SEPARATION

The 179X has two inputs (RAW READ \& RCLK) and one output (VFOE) for use by an external data separator. The RAW READ input must present clock and data pulses to the 179X, while the RCLK input provides a "window" or strobe slgnal to clock each RAW READ pulse into the device. An ideal Data Separator would have the leading edge of the RAW READ pulse occur in the exact center of the RCLK strobe.
Motor Speed Variation, Bit shifts and read amplifier recovery circuits all cause the RAW READ puises to drift away from their nominal positions. As this occurs, the RAW READ pulses will shift left or right with respect to RCLK. Eventually, a pulse will make its transition outside of its RCLK window, causing either a CAC error or a Record-not-Found error at the 179X.
A Phase-Lock-Loop circuit is one method of achieving synchronization between the RCLK and RAW READ signals. As RAW READ pulses are fed to the PLL, minor adjustments of the free-running RCLK frequency can be made. If pulses are occurning too far apart, the RCLK frequency is decreased to keep synchronization. If pulses begin to occur closer together, RCLK is increased until this new higher frequency is achieved. in normal read operations, RCLK will be constantly adjusted in an attempt to match the incoming RAW READ frequency.
Another method of Data Separation is the CounterSeparator technique. The RCLK signal is again freerunning at a nominal rate, until a RAW READ pulse occurs. The Separator then denotes the position of the pulse with respect to RCLK (by the counter value), and counts down to increase or decrease the current RCLK window. The next RCLK window will occur at a nominal rate and will continue to nun at this frequency until another RAW READ pulse adjusts RCLK, but only the present window is adjusted.
Both PPL and Counter/Separator are acceptable methods of Data Separation. The PPL has the highest reliability because of its "tracking" capability and is recommended for $8^{\prime \prime}$ double density designs.
As a linal note, the term "Data Separator" may be misleading, since the physical separation of clock and data bits are not actually performed. This term is used throughout the industry, and can better be described as a "Data Recovery Circuit" rather than a Data Separator.
The VFOE signal is an output from the 179X that signifies the head has been loaded and valid data pulses are appearing on the RAW READ line. It can be used to enable the Data Separator and to insure clean RCLK transitions to the 179X. Since some drives will output random pulses when the head is disengaged, VFOE can prevent an erratic RCLK signal during this time. If the Data Separator requires synchronization during a known pattern of one's or zero's, then RG (READ GATE) can be used. The RG signal will go active when the 179X is currently over a field of zeros or ones. RG is not available on the 1795/1797 devices, since this signal was replaced with the SSO (Side Select Output) Line.

Shown in Figure 11 is a $21 / 2$ IC Counter/Separator. The 74LS193 free runs at a frequency determined by the CRYCLK input. When a RAW READ pulse occurs, the counter is loaded with a starting count of ' 5 '. When the RAW READ Line returns to a Logic 1 , the counter counts down to zero and again free runs. The 74LS74 insures a $50 \%$ duty cycle to the 179X and performs a divide-by-two of the $Q_{D}$ output.
Figure 12 illustrates another Counter/Separator utilizing a PROM as the count generator. Depending upon the RAW READ phase relationship to RCLK, the PROM is addressed and its data output is used as the counter value. A 16 MHz clock is required for $8^{\prime \prime}$ double density, while an 8 MHz clock can be used for single density.
Figure 13 shows a Phase-Lock-Loop data recovery circuit. The phase detector (U2, Figure 2) compares the phase of the SHAPED DATA pulse to the phase of VFO CLK $\div 2$. If VFO CLK $\div 2$ is lagging the SHAPED DATA puise an output pulse on $\# 9$, U 2 is generated. The filter/amplifier converts this pulse into a DC signal which increases the frequency of the VCO. If, correspondingly, CLK $\div 2$ is leading the SHAPED DATA pulse, an output puise on $\# 5, \mathrm{U} 2$ is generated. This pulse is converted into a DC signal which decreases the frequency of the VCO. These two actions cause the VCO to track the frequency of the incoming READ DATA pulses. This correction process to keep the two signals in phase is constantly occuring because of spindle speed variation and circuit parameter variations.
The operating specifications for this circuit are as follows:

| Free Running Frequency | 2 MHz |  |
| :--- | :--- | :--- |
| Capture Range | $\pm 15 \%$ |  |
| Lock Up Time | 50 microsec. "1111" or |  |
|  | "0000" Pattern |  |
|  | 100 Microsec " 1010 " Pat- |  |
|  | tern |  |

The RAW READ pulses are generated from the falling edge of the SHAPED DATA pulses. The pulses are also reshaped to meet the 179X requirements. VFO CLK $\div 2$ OR 4 is divided by 2 once again to obtain VFO CLK OUT whose frequency is that required by the 179X RCLK input. RCLK must be controlled by VFOE so VFOE is sampled on each rising edge of VFO CLK OUT. When VFOE goes active EN RCLK goes active in synchronization with VFO CLK OUT preventing any glitches on the RCLK output. When VFOE goes inactive EN RCLK goes inactive in synchronization with VFO CLK OUT, again preventing any glitches on the RCLK output.
Figure 14 illustrates a PPL data recovery circuit using the Western Digital 1691 Floppy Support device. Both data recovery and Write Precomp Logic is contained within the 1691, allowing low chip count and PLL reliability. The 74S124 supplies the free-running VCO output. The PUMP UP and PUMP DOWN signals from the 1691 are used to control the 74S124's frequency.

## COMMAND USAGE

Whenever a command is successfully or unsuccessfully completed, the husy bit of the status register is reset and the INTRQ line is forced high. Command termination may be detected either way. The INTRQ can be tied to the host processor's interrupt with an appropriate service routine to terminate commands. The busy bit may be monitored with a user program and will achieve the same results through software. Performing both an INTRQ and a busy bit check is not recommended because a read of the status register to determine the condition of the busy bit will reset the $\mathbb{N T R Q}$ line. This can cause an INTRQ from not occurring.

## RESTORE COMMAND

On some disk drives, it is possible to position the R/W head outward past Track 00 and prevent the TROO line from going low unless a STEP IN is first performed. If this condition exists in the drive used, the RESTORE command will never detect a TROO. Issuing several STEP IN pulses before a RESTORE command will remedy this situation. The RESTORE and all other Type i commands will execute even though the READY bit indicates the drive is not ready (NOT READY = 1).

## READ TRACK COMMAND

The READ TRACK command can be used to manually inspect data on a hard copy printout. Gaps, address marks and all data are brought in to the data register during this command. The READ TAACK command may be used to inspect diskettes for valid formatting and data fields as well as address marks. Since the 179X does not synchronize clock and data until the Index Address Mark is detected, data previous to this ID mark will not be valid. READ GATE (RG) is not actuated during this command.

## READ ADDRESS COMMAND

In systems that use either multiple drives or sides, the read address command can be used to tell the host processor which drive or side is selected. The current position of the R'W head is also denoted in the six bytes of data that are sent to the computer.


The READ ADDRESS command as well as all other Type II and Type ill commands will not execute if the READY line is inactive (READY $=0$ ). Instead. an interrupt will be generated and the NOT READY status bit will be set to a 1 .

## FORCED INTERRUPT COMMAND

The Forced Interrupt command is generally used to terminate a multipie sector command or to insure Type i status in the status register. The lower four bits of the command determine the conditional interrupt as follows:

```
\(1_{0}=\) NOT-READY TO READY TRANSITHN
1, :: READY TO NOT-READY TRANSITION
\(1_{2}=\) EVERY INDEX PULSE
\(1_{3}=\) IMMEDIATE INTERRUPT
```

Regardless of the conditional interrupt set, any command that is currently being executed when the Forced Interrupt command is loaded will immediately be terminated and the busy bit will be reset indicating an idle condition.
Then, when the condition for interrupt is met, the INTRQ line will go high signifying that the condition specified has occurred.
The conditional interrupt is enabled when the corresponding bit positions of the command ( $I_{3}-I_{0}$ ) are set to a 1. If $I_{3}-l_{o}$ are all set to zero, no interrupt will occur, but any command presently under execution will be immediately terminated upon receipt of the Force interrupt command (HEX DO).
As usual, to clear the interrupt a read of the status register or a write to the command register is required. The exception is when using the immediate interrupt condition ( $I_{3}=1$ ). If this command is loaded into the command register, an interrupt will be immediately generated and the current command terminated. Reading the status or writing to the command register will not automatically clear the interrupt; another forced interrupt command with $I_{3}-I_{0}=0$ must be loaded into the command register in order to reset the INTRQ from this condition.
More than one condition may be set at a time. If for example, the READY TO NOT-READY condition ( $I_{1}=$ 1) and the Every Index Pulse $\left(I_{2}=1\right)$ are both set, the resultant command would be HEX "DA". The "OR" function is performed so that either a READY TO NOTREADY or the next Index Pulse will cause an interrupt condition.

## DATA RECOVERY

Occasionally, the R/W head of the disk drive may get "off track", and dust or dirt may get trapped on the media. Both of these conditions will cause a RECORD NOT FOUND and/or a CRC error to occur. This "soft error" can usually be recovered by the following procedure:

1. Issue the command again
2. Unload and load the head and repeat step
3. Issue a restore, seek the track. and repeat step 1

If RNF or CRC errors are still occurring after trying these methods. a "hard error" may exist. This is usually caused by improper disk handling, exposure to high magnetic fields, ets. and generally results in destroying portions or tracks of the diskette.

FIGURE 1. DEVICE CHARACTERISTICS

| DEVICE | SNGL DENSITY | DBLE DENSITY | INVERTED BUS | TRUE BUS | DOUBLE-SIDED |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1791 | $x$ | X | $x$ |  |  |
| 1792 1793 | x $\times$ | X | X |  |  |
| 1794 | x |  |  | x |  |
| 1795 | x | X | $x$ |  | $x$ |
| 1797 | X | X |  | X | X |

FIGURE 2. STORAGE CAPACITIES

| SIZE | DENSITY | SIDES | UNFORMATTED CAPACITY (NOMINAL) |  | BYTETRANSFERTIME | FORMATTED CAPACITY |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | PER TRACK | PER DISK |  | PER TRACK | PER DISK |
| 51/4" | SINGLE | 1 | 3125 | 109,375* | 64 $\mu$ s | 2304** | 80,640 |
| 51/4" | DOUBLE | 1 | 6250 | 218,750 | $32 \mu \mathrm{~s}$ | 4608*** | 161,280 |
| 51/4" | SINGLE | 2 | 3125 | 218,750 | $64 \mu \mathrm{~s}$ | 2304 | 161,280 |
| 51/4" | DOUBLE | 2 | 6250 | 437,500 | $32 \mu s$ | 4608 | 322,560 |
| $8^{\prime \prime}$ | SINGLE | 1 | 5208 | 401,016 | $32 \mu \mathrm{~s}$ | 3328 | 256,256 |
| $8^{\prime \prime}$ | DOUBLE | 1 | 10,416 | 802,032 | $16 \mu 8$ | 6656 | 512,512 |
| $8^{\prime \prime}$ | SINGLE | 2 | 5208 | 802,032 | $32 \mu \mathrm{~s}$ | 3328 | 512,512 |
| $8^{\prime \prime}$ | DOUBLE | 2 | 10,416 | 1,604,064 | 16 $\mu \mathrm{s}$ | 6656 | 1,025,024 |

*Based on 35 Tracks/Side
**Based on 18 Sectors/Track (128 byte/sec)
***Based on 18 Sectors/Track (256 bytes/sec)

FIGURE 3. NOMINAL VS. WORSE CASE SERVICE TIME

| SIZE | DENSITY | NOMINAL TRANSFER TIME | WORST-CASE 179X SERVICE TIME |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | READ | WRITE |
| $\begin{aligned} & 51 / 4^{\prime \prime} \\ & 51 / 4^{\prime \prime} \\ & 8^{\prime \prime} \\ & 8^{\prime \prime} \end{aligned}$ | SINGLE <br> DOUBLE <br> SINGLE <br> DOUBLE | $\begin{aligned} & 64 \mu \mathrm{~s} \\ & 32 \mu \mathrm{~s} \\ & 32 \mu \mathrm{~s} \\ & 16 \mu \mathrm{~S} \end{aligned}$ | $55.0 \mu \mathrm{~s}$ $27.5 \mu \mathrm{~s}$ $27.5 \mu \mathrm{~s}$ $13.5 \mu \mathrm{~s}$ | $\begin{aligned} & 47.0 \mu \mathrm{~s} \\ & 23.5 \mu \mathrm{~s} \\ & 23.5 \mu \mathrm{~s} \\ & 11.5 \mu \mathrm{~s} \end{aligned}$ |

FIGURE 4A. FM RECORDING


FIGURE 4B. MFM RECORDING




FIGURE 6. 179X WRITE PRE-COMP


FIGURE 7. WRITE PRE-COMP TIMING


FIGURE 8. PRECOMP TIMING FOR CIRCUIT IN FIGURE 6


FGURE 9. WDICLK RELATIONSHP FOR WRITE PRECOMP USE



FIGURE 11. COUNTERISEPARATOR

745288 PROGRAMMNG TABLE

| ADORESS | DATA | ACTION TAKEN |
| :---: | :---: | :---: |
| 00 | 01 | NONE |
| 01 | 01 | PETAAD EY 1 COUNT |
| 02 | 02 |  |
| 03 | 03 |  |
| 04 | 03 | RETARD EV 2 COUNTS |
| 05 | 04 |  |
| 06 | 05 |  |
| 07 | 06 |  |
| 0 | 08 | ADVAMCE BY 2 COUNTS |
| 09 | 00 |  |
| 0 A | 0 C |  |
| 08 | DE |  |
| 0 C | OF |  |
| OD | OF | ADVANCE BY 1 COUNT |
| OE | 00 |  |
| of | 01 |  |
| 10 | 01 | FAEE RUN |
| 11 | 02 |  |
| 12 | 03 |  |
| 13 | 04 |  |
| 14 | 05 |  |
| 15 | 06 |  |
| 16 | 07 |  |
| 17. | 08 |  |
| 18 | 09 |  |
| 19 | 0 A |  |
| 1A | ${ }^{0}$ |  |
| 1 B | 0 C |  |
| 1 C | DD |  |
| 10 | OE |  |
| $1 E$ | OF |  |
| $1 F$ | $\infty$ |  |



FIGURE 12. 179X DATA SEPARATOR
\&PROVIDED COURTESY OF ANOACMEDA SYSTEMS. PANORAMA CITY. CA 914OZI


FIGURE 13. PLL DATA RECOVERY CIRCUIT
(PROVIDEO COUPTESY OF MPI. OKLAMOMA CITY. OK 73112)

(ALL ONE S PATTERN. MFM)
3) FOR $\begin{array}{rr}-\frac{5}{6} \frac{1 / 4^{\prime \prime}}{68 \mu} & -3 \frac{8}{.33 \mu \eta} \\ 68 \Omega & 33 \Omega\end{array}$

FIGURE 14. $\mathbf{8}^{\prime \prime}$ SINGLE/DOUBLE DENSITY SYSTEM

COMMAND SUMMARY

|  |  | BITS |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TYPE COMMAND |  |  | 6 | 5 | 4 | 3 | 2 |  |
| I | Restore |  | 0 | 0 | 0 | h | $V$ |  |
| 1 | Seak |  | 0 | 0 | 1 | h | $V$ |  |
| 1 | Step |  | 0 | 1 |  | h | $V$ |  |
| 1 | Step in |  | 1 | 0 | U | , | V |  |
| I | Step Out |  | 1 | 1 | u |  | $V$ |  |
| II | Read Sector |  | 0 | 0 | m | S | E | 0 |
| 11 | Write Sector |  | 0 | 1 | m | S | E |  |
| III | Read Address |  | 1 | 0 | 0 | 0 | E |  |
| III | Read Track |  | 1 | 1 | 0 | 0 | E | 0 |
| III | Write Track | 1 | 1 | 1 |  | 0 | E | 0 |
| IV | Force Interrupt | 1 | 1 | 0 |  | 13 | $\mathrm{I}_{2}$ |  |

Note: Bits shown in TRUE form.

## STEPPING RATES

| CLK |  | 2 MHz | 2 MHz | 1 MHz | 1 MHz | 2 MHz | 1 MHz |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ODEN |  | 0 | 1 | 0 | 1 | $x$ | $x$ |
| $\mathrm{R}_{1}$ | $P_{0}$ | TEST +1 | TEST=1 | TEST $=1$ | TEST $\times 1$ | TEST-0 | TEST $=0$ |
| 3 | 0 | 3 ms | 3 ms | 6 ms | B ms | 104) | $368 \mu \mathrm{~s}$ |
| 0 | 1 | 6 ms | 6 ms | 12 ms | 12 ms | $190 \mu 5$ | $3801 / 5$ |
| 1 | 0 | 10 ms | 10 ms | 20 ms | 20 ms | $198 \mu \mathrm{~s}$ | $396 \mu \mathrm{~s}$ |
| 1 | 1 | 15 ms | 15 ms | 30 mm | 30 ms | 20814 | 4160.5 |

FLAG SUMMAAY

## TYPE I COMMANDS

$h=$ Head Load Flag (Bit 3)
$h=1$, Load head at beginning
$h=0$, Unload head at beginning
$\mathrm{V}=\mathrm{Verify}$ flag (Bit 2)
$V=1$. Verity on destination track
$v=0$, No verify
$r_{1} r_{0}=$ Stepping motor rate (Bits 1-0)
Refer to Table 1 for rate summary
$\underline{\mathbf{u}=\text { Update flag (Bit 4) }}$
$\mathrm{u}=1$, Update Track register
$u=0$, No update

FLAG SUMMAAY
TYPE II \& III COMMANDS
$\mathrm{m}=$ Multiple Record flag (Bit 4)
$\mathrm{m}=0$, Single Record
$\mathrm{m}=1$, Multiple Records
$\mathbf{a}_{0}=$ Data Address Mark (Bit 0)
$\mathrm{a}_{0}=0$, FB (Data Mark)
$\mathrm{a}_{0}=1, \mathrm{~F}$ (Deleted Data Mark)
$E=15 \mathrm{~ms}$ Delay ( 2 MHz )
$E=1,15 \mathrm{~ms}$ delay
$E=0$, no 15 ms delay
$\mathrm{S}=$ Side Select Flat
$S=0$, Compare for Side 0
$S=1$, Compare for Side 1
$\mathrm{C}=$ Side Compare Flag
$\mathrm{C}=0$, disable side select compare
$C=1$, enable side select compare

FLAG SUMMARY

## TYPE IV COMMAND

$\mathrm{fi}=$ Interrupt Condition flags ( Bits 3-0)
$10=1$, Not-Ready to Ready Transition
$11=1$, Ready to Not-Ready Transition
$12=1$, Index Pulse
$13=1$, Immediate Interrupt
$I_{3}-I_{0}=0$, Terminate with no Interrupt

This is a preliminary specification with tentative device oarameters and may be subject to change after final product characterization is complated.

Information furnished by Western Digital Corporation is betieved to be accurate and reliable. However, no responsibility is assumed by Western Digital Corporation for its use; nor any infringements of patents or other rights of third parties which may result trom its use No license is granted by implication or otherwise under any patent or patent rights of Western Digital Corporation. Western Digital Carporation reserves the right to change ssid circuitry at any time without notice.

## FD 179X-02 Floppy Disk Formatter/Controller Family

## FEATURES

- TWO VFO CONTROL SIGNALS
- SOFT SECTOR FORMAT COMPATIBILITY
- AUTOMATIC TRACK SEEK WITH VERIFICATION
- ACCOMMODATES SINGLE AND DOUBLE DENSITY FORMATS
IBM 3740 Sirgle Density (FM)
IBM System 34 Double Density (MFM)
- READ MODE

Single/Multiple Sector Read with Automatic Search or Entire Track Read
Selectable 128 Byte or Variable length Sector

- WRITE MODE

Single/Multiple Sector Write with Automatic Sector Search
Entire Track Write for Diskette Formatting

- SYSTEM COMPATIBILITY

Double Buffering of Data 8 Bit Bi-Directional
Bus for Data, Control and Status
DMA or Programmed Data Transiers
All Inputs and Outputs are TTL Compatible
On-Chip Track and Sector Registers/Comprehensive Status Information

- PROGRAMMABLE CONTROLS

Selectable Track to Track Stepping Time Side Select Compare

- WRITE PRECOMPENSATION
- WINDOW EXTENSION
- INCORPORATES ENCODING/DECODING AND ADDRESS MARK CIRCUITRY
- FD1792/4 IS SINGLE DENSITY ONLY
- FD1795/7 HAS A SIDE SELECT OUTPUT 179X-02 FAMILY CHARACTERISTICS

| FEATURES | 1799 | 1793 | 1795 | 1797 |
| :--- | :---: | :---: | :---: | :---: |
| Single Density (FM) | X | X | X | X |
| Double Density (MFM) | X | X | X | X |
| True Data Bus |  | X |  | X |
| Inverted Data Bus | X |  | X |  |
| Write Precomp | X | X | X | X |
| Side Selection Output |  |  | X | X |

## APPLICATIONS

FLOPPY DISK DRIVE INTERFACE SINGLE OR MULTIPLE DRIVE CONTROLLER/ FORMATTER
NEW MINI-FLOPPY CONTROLLER


PIN CONNECTIONS


FD179X SYSTEM BLOCK DIAGRAM

## GENERAL DESCRIPTION

The FD179X are MOS LSI devices which perform the functions of a Floppy Disk Formatter/Controller in a single chip implementation. The FD179X, which can be considered the end result of both the FD1771 and FD1781 designs, is IBM 3740 compatible in single density mode (FM) and System 34 compatibie in Double Density Mode (MFM). The FD179X contains all the features of its predecessor the FD1771, plus the added features necessary to read/write and format a double density diskette. These include address mark detection, FM and MFM encode and decode logic, window extension, and write precompensation. in order to maintain compatibility, the FD1771, FD1781, and FD179X designs were made as close as possible with the computer interface, instruction set, and I/O registers being identical. Also, head load
control is identical. In each case, the actual pin assignments vary by only a few pins from any one to another.
The processor interface consists of an 8 -bit bidirectional bus for data, status, and control word transfers. The FD179X is set up to operate on a multiplexed bus with other bus-oriented devices.
The FD179X is fabricated in N-channel Silicon Gate MOS technology and is TTL compatible on all inputs and outputs. The 1793 is identical to the 1791 except the DAL lines are TRUE for systems that utilize true data busses.
The 1795/7 has a side select output for controlling double sided drives, and the 1792 and 1794 are "Single Density Only" versions of the 1791 and 1793. On these devices. DDEN must be left open.

## PIN OUTS

| PIN NUMBER | PIN NAME | SYMBOL | FUNCTION |
| :---: | :---: | :---: | :---: |
| 1 | NO CONNECTION | NC | Pin 1 is internally connected to a back bias generator and must be left open by the user. |
| 19 | $\overline{\text { MASTER RESET }}$ | $\overline{M R}$ | A logic low on this input resets the device and loads HEX 03 into the command register. The Not Ready (Status Bit 7 ) is reset during $\overline{M R}$ ACTIVE. When $\overline{\mathrm{MR}}$ is brought to a logic high a RESTORE Command is executed, regardless of the state of the Ready signal from the drive. Also, HEX 01 is loaded into sector register. |
| 20 | POWER SUPPLIES | $\mathrm{V}_{\mathrm{s}}$ | Ground |
| 21 |  | Vac | +5V $\pm 5 \%$ |
| 40 |  | $V_{\text {mo }}$ | + $12 \mathrm{~V} \pm 5 \%$ |
| COMPUTER INTERFACE: |  |  |  |
| 2 | WRITE ENABLE | $\overline{W E}$ | A logic low on this input gates data on the DAL into the selected register when $\overline{\mathrm{CS}}$ is low. |
| 3 | CHIP SELECT | $\overline{C S}$ | A logic low on this input selects the chip and enables computer communication with the device. |
| 4 | READ ENABLE | $\overline{\mathrm{RE}}$ | A logic low on this input controls the placement of data from a selected register on the DAL when $\overline{C S}$ is low. |
| 5,6 | REGISTER SELECT LINES | A0, A1 | These inputs select the register to receive: transfer data on the DAL lines under $\overline{R E}$ and $\overline{W E}$ contro: |
|  |  |  | A1 A0 RE WE <br> 0 0 StatusReg Command Reg <br> 0 1 Track Reg TrackReg <br> 1 0 Sector Reg Sector Reg <br> 1 1 Data Reg Data Reg |
| 7-14 | DATA ACCESS LINES | $\overline{\text { DALO- }-\overline{D A L 7}}$ | Eight bit inverted Bidirectional bus used for transfer of data, control, and status. This bus is receiver enabled by $\overline{W E}$ or transmitter enabled by $\overline{R E}$. |
| 24 | CLOCK | CLK | This input requires a free-running square wave clock for internal timing reference. 2 MHz for $8^{\prime \prime}$ drives, 1 MHz for mini-drives. |

\begin{tabular}{|c|c|c|c|}
\hline PIN NUMBER \& PIN NAME \& SYMBOL \& FUNCTION <br>
\hline 38 \& DATA REQUEST \& DRQ \& This open drain output indicates that the DR contains assembled data in Read operations, or the DR is empty in Write operations. This signal is reset when serviced by the computer through reading or loading the DR in Read or Write operations, respectively. Use 10 K pull-up resistor to +5 . <br>
\hline FLOPPY 39 \& INTERAUPT
REQUEST

K INTERFACE: \& INTPQ \& This open drain output is set at the completion of any command and is reset when the STATUS register is read or the command register is written to. Use 10 K pull-up resistor to +5 . <br>
\hline 15 \& STEP \& STEP \& The step output contains a pulse for each step. <br>
\hline 16 \& DIRECTION \& DIRC \& Direction Output is active high when stepping in, active low when stepping out. <br>
\hline 17 \& EARLY \& EARLY \& indicates that the WRITE DATA pulse occurring while Early is active (high) should be shifted early for write precompensation. <br>
\hline 18 \& LATE \& LATE \& Indicates that the write data pulse occurring while Late is active (high) should be shifted late for write precompensation. <br>
\hline 22 \& $\overline{\text { TEST }}$ \& $\overline{\text { TEST }}$ \& This input is used for testing purposes only and should be tied to +5 V or left open by the user unless interfacing to voice coil actuated motors. <br>
\hline 23 \& HEAD LOAD TIMING \& HLT \& When a logic high is found on the HLT input the head is assumed to be engaged. <br>
\hline 25 \& READ GATE (1791/3) \& RG \& A high level on this output indicates to the data separator circuitry that a field of zeros (or ones) has been encountered, and is used for synchronization. <br>

\hline 25 \& $$
\begin{aligned}
& \text { SIDE SELECT OUTPUT } \\
& (1795,1797)
\end{aligned}
$$ \& SSO \& The logic level of the Side Select Output is directly controlled by the ' S ' flag in Type If or ill commands. When $S=1$, SSO is set to a logic 1 . When $S=0$, SSO is set to a logic 0 . The Side Select Output is only updated at the beginning of a Type II or III command. It is forced to a logic 0 upon a MASTER RESET condition. <br>

\hline 26 \& READ CLOCK \& RCLK \& A nominal square-wave clock signal derived from the data stream must be provided to this input. Phasing (i.e. RCLK transitions) relative to RAW READ is important but polarity (RCLK high or low) is not. <br>
\hline 27 \& $\overline{\text { AAW READ }}$ \& $\overline{\text { RAW AEAD }}$ \& The data input signal directly from the drive. This input shall be a negative pulse for each recorded flux transition. <br>
\hline 28 \& HEAD LOAD \& HLD \& The HLD output controls the loading of the Read-Write head against the media. <br>
\hline 29 \& TRACK GREATER THAN 43 \& TG43 \& This output informs the drive that the Read/Write head is positioned between tracks 44-76. This output is valid only during Read and Write Commands. <br>
\hline 30 \& WRITE GATE \& WG \& This output is made valid before writing is to be performed on the diskette. <br>
\hline
\end{tabular}

| PIN NUMBER | PIN NAME | SYMBOL | FUNCTION |
| :---: | :---: | :---: | :---: |
| 31 | WRITE DATA | WD | A 250 ns (MFM) or 500 ns (FM) pulse per flux transition. WD contains the unique Address marks as well as data and clock in both FM and MFM formats. |
| 32 | READY | READY | This input indicates disk readiness and is sampled for a logic high before Read or Write commands are performed. If Ready is low the Read or Write operation is not performed and an interrupt is generated. Type I operations are performed regardless of the state of Ready. The Ready input appears in inverted format as Status Register bit 7. |
| 33 | $\frac{\overline{\text { WRITE FAULT }}}{\text { VFO ENABLE }}$ | $\overline{W F} / \overline{\mathrm{VFOE}}$ | This is a bi-directional signal used to signify writing faults at the drive, and to enable the external PLO data separator. When $W G=1$, Pin 33 functions as a WF input. If WF $=0$, any write command will immediately be terminated. When $W G=0$. Pin 33 functions as a VFOE output. VFOE will go low during a read operation after the head has loaded and settled (HLT = 1). On the 1795/7, it will remain low until the last bit of the second CRC byte in the ID field. VFOE will then go high until 8 bytes (MFM) or 4 bytes (FM) before the Address Mark. It will then go active until the last bit of the second CRC byte of the Data Field. On the 1791/3, VFOE will remain low until the end of the Data Field. |
| 34 | TRACK 0 | $\overline{\text { TROO }}$ | This input informs the FD179X that the Read/Write head is positioned over Track 00. |
| 35 | INDEX PULSE | $\overline{\mathrm{P}}$ | This input informs the FD179X when the index hole is encountered on the diskette. |
| 36 | WRITE PROTECT | $\overline{\text { WPRT }}$ | This input is sampled whenever a Write Command is received. A logic low terminates the command and sets the Write Protect Status bit. |
| 37 | DOUBLE DENSITY | $\overline{\text { DDEN }}$ | This pin selects either single or double density operation. When $\overline{D D E N}=0$, double density is selected. When $\overline{D D E N}=1$, single density is selected. This line must be left open on the 1792/4 |

## ORGANIZATION

The Floppy Disk Formatter block diagram is illustrated on page 5. The primary sections include the parallel processor interiace and the Floppy Disk interface.
Data Shift Register-This 8-bit register assembles serial data from the Read Data input (RAW READ) during Read operations and transfers serial data to the Write Data output during Write operations.
Data Register-This 8 -bit register is used as a holding register during Disk Read and Write operations. in Disk Read operations the assembled data byte is transferred in parallel to the Data Register from the Data Shift Register. In Disk Write operations information is transferred in parallet from the Data Register to the Data Shift Register.

When executing the Seek command the Data Register holds the address of the desired Track position. This register is loaded from the DAL and gated onto the DAL under processor control.
Track Register-This 8 -bit register holds the track number of the current Read/Write head position. It is incremented by one every time the head is stepped in (towards track 76) and decremented by one when the head is stepped out (towards track 00). The contents of the register are compared with the recorded track number in the ID field during disk Read, Write, and Verify operations. The Track Register can be loaded from or transferred to the DAL. This Register should not be loaded when the device is busy.


FD179X BLOCK DIAGRAM

Sector Register (SR)-This 8 -bit register holds the address of the desired sector position. The contents of the register are compared with the recorded sector number in the ID field during disk Read or Write operations. The Sector Register contents can be loaded from or transferred to the DAL. This register should not be loaded when the device is busy.
Command Register (CR)-This 8 -bit register holds the command presently being executed. This register should not be loaded when the device is busy unless the new command is a force interrupt. The command register can be loaded from the DAL, but not read onto the DAL.
Status Register (STR)-This 8 -bit register holds device Status information. The meaning of the Status bits is a function of the type of command previously executed. This register can be read onto the DAL, but not loaded from the DAL.
CRC Logic-This logic is used to check or to generate the 16 -bit Cyclic Redundancy Check (CRC). The polynomial is: $G(x)=x^{16}+x^{12}+x^{5}+1$.

The CRC includes all information starting with the address mark and up to the CRC characters. The CRC register is preset to ones prior to data being shifted through the circuit.

Arithmetic/Logic Unit (ALU)-The ALU is a serial comparator, incrementer, and decrementer and is used for register modification and comparisons with the disk recorded ID field.

Timing and Control-All computer and Floppy Disk Interface controls are generated through this logic. The internal device timing is generated from an external crystal clock.
The FD1791/3 has two different modes of operation according to the state of $\overline{D D E N}$. When $\overline{\mathrm{DDEN}}=0$ double density (MFM) is assumed. When DDEN $=1$, single density (FM) is assumed.

AM Detector-The address mark detector detects 10, data and index address marks during read and write operations.

## PROCESSOR INTERFACE

The interface to the processor is accomplished through the eight Data Access Lines (DAL) and associated control signals. The DAL are used to transfer Data, Status, and Control words out of, or into the FD179X. The DAL are three state buffers that are enabled as output drivers when Chip Select (CS) and Read Enable ( $\overline{\mathbf{R E}}$ ) are active (low logic state) or act as input receivers when $\overline{\mathrm{CS}}$ and Write Enable (WE) are active.
When transfer of data with the Floppy Disk Controller is required by the host processor, the device address is decoded and $\overline{\mathrm{CS}}$ is made low. The address bits A1 and $A 0$, combined with the signals $\overline{R E}$ during a Read operation or WE during a Write operation are interpreted as selecting the following registers:

| A1-A0 | READ $(\overline{\mathrm{RE}})$ | WRITE $(\overline{\mathrm{WE}})$ |  |
| :---: | :---: | :--- | :--- |
| 0 | 0 | Status Register | Command Register |
| 0 | 1 | Track Register | Track Register |
| 1 | 0 | Sector Register | Sector Register |
| 1 | 1 | Data Register | Data Register |

During Direct Memory Access (DMA) types of data transfers between the Data Register of the FD179X and the processor, the Data Request (DRQ) output is used in Data Transfer control. This signal also appears as status bit 1 during Read and Write operations.
On Disk Read operations the Data Request is activated (set high) when an assembied serial input byte is transferred in parallel to the Data Register. This bit is cleared when the Data Register is read by the processor. If the Data Register is read after one or more characters are lost, by having new data transferred into the register prior to processor readout, the Lost Data bit is set in the Status Register. The Read operation continues until the end of sector is reached.
On Disk Write operations the data Request is activated when the Data Register transfers its contents to the Data Shift Register, and requires a new data byte. It is reset when the Data Register is loaded with new data by the processor. If new data is not loaded at the time the next serial byte is required by the Floppy Disk, a byte of zeroes is written on the diskette and the Lost Data bit is set in the Status Register.
At the completion of every command an INTRQ is generated. INTRQ is reset by either reading the status register or by loading the command register with a new command. In addition, INTRQ is generated if a Force Interrupt command condition is met.

## FLOPPY DISK INTERFACE

The 179X has two modes of operation according to the state of $\operatorname{DDEN}$ ( $\operatorname{Pin} 37$ ). When DDEN $=1$, single density is selected. In either case, the CLK input (Pin 24) is at 2 MHz . However, when interfacing with the mini-floppy, the CLK input is set at 1 MHz for both single density and double density. When the clock is at 2 MHz , the stepping rates of $3,6,10$, and 15 ms are obtainable. When CLK equals 1 MHz these times are doubled.

## HEAD POSITIONING

Five commands cause positioning of the Read-Write head (see Command Section). The period of each positioning step is specified by the $r$ field in bits 1 and 0 of the command word. After the last directional step an additional 15 milliseconds of head settling time takes place if the Verify flag is set in Type I commands. Note that this time doubles to 30 ms for a 1 MHz clock. If TEST $=0$, there is zero settling time. There is also a 15 ms head settling time if the $E$ flag is set in any Type II or III command.

The rates (shown in Table 1) can be applied to a Step-Direction Motor through the device interface.

Step-A $2 \mu \mathrm{~S}$ (MFM) or $4 \mu \mathrm{~S}$ (FM) pulse is provided as an output to the drive. For every step pulse issued, the drive moves one track location in a direction determined by the direction output.

Direction (DIRC)-The Direction signal is active high when stepping in and low when stepping out. The Direction signal is valid $12 \mu$ s before the first stepping pulse is generated.

When a Seek, Step or Restore command is executed an optional verification of Read-Write head position can be performed by setting bit $2(\mathrm{~V}=1)$ in the command word to a logic 1 . The verification operation begins at the end of the 15 millisecond setting time after the head is loaded against the media. The track number from the first encountered ID Field is compared against the contents of the Track Register. If the track numbers compare and the ID Field Cyclic Redundancy Check (CRC) is correct, the verify operation is complete and an INTRQ is generated with no errors. The FD179X must find an ID field with correct track number and correct CRC within 5 revolutions of the media: otherwise the seek error is set and an INTRQ is generated.

Table 1. STEPPING RATES

| CLK | 2 MHz | 2 MHz | 1 MHz | 1 MHz | 2 MHz | 1 MHz |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DDEN | 0 | 1 | 0 | 1 | $x$ | $x$ |  |
| R1 R 0 | $\overline{T E S T}=1$ | $\overline{T E S T}=1$ | $\overline{\text { TEST}}=1$ | $\overline{\text { TEST }}=1$ | $\overline{\text { TEST }}=0$ | $\overline{\text { TEST }}=0$ |  |
| 0 | 0 | 3 ms | 3 ms | 6 ms | 6 ms | $184 \mu \mathrm{~s}$ | $368 \mu \mathrm{~s}$ |
| 0 | 1 | 6 ms | 6 ms | 12 ms | 12 ms | $190 \mu \mathrm{~s}$ | $380 \mu \mathrm{~s}$ |
| 1 | 0 | 10 ms | 10 ms | 20 ms | 20 ms | $198 \mu \mathrm{~s}$ | $396 \mu \mathrm{~s}$ |
| 1 | 1 | 15 ms | 15 ms | 30 ms | 30 ms | $208 \mu \mathrm{~s}$ | $416 \mu \mathrm{~s}$ |

The Head Load (HLD) output controls the movement of the read/write head against the media. HLD is activated at the beginning of a Type I command if the $h$ flag is set ( $h=1$ ), at the end of the Type I command if the verify flag ( $V=1$ ), or upon receipt of any Type II or ill command. Once HLD is active it remains active until either a Type I command is received with ( $h=0$ and $V=0$ ); or if the FD179X is in an idie state (non-busy) and 15 index pulses have occurred.

Head Load Timing (HLT) is an input to the FD179X which is used for the head engage time. When HLT $=1$, the FD179X assumes the head is completely engaged. The head engage time is typically 30 to 100 ms depending on drive. The low to high transition on HLD is typically used to fire a one shot. The output of the one shot is then used for HLT and supplied as an input to the FD179X.


HEAD LOAD TIMING
When both HLD and HLT are true, the FD179X will then read from or write to the media. The "and" of HLD and HLT appears as a status bit in Type I status.
In summary for the Type I commands: if $\mathrm{h}=0$ and $\mathrm{V}=0, \mathrm{HLD}$ is reset. If $\mathrm{h}=1$ and $\mathrm{V}=0$, HLD is set at the beginning of the command and HLT is not sampled nor is there an internal 15 ms delay. If $\mathrm{h}=0$ and $\mathrm{V}=1$, HLD is set near the end of the command, an internal 15 ms occurs, and the FD179X waits for HLT to be true. if $h=1$ and $V=1$, HLD is set at the beginning of the command. Near the end of the command, after all the steps have been issued, an internal 15 ms delay occurs and the FD179X then waits for HLT to occur.

For Type II and III commands with E flag off, HLD is made active and HLT is sampled until true. With E flag on, HLD is made active, an internal 15 ms delay occurs and then HLT is sampled until true.

## DISK READ OPERATIONS

Sector lengths of 128,256, 512 or 1024 are obtainable in either FM or MFM formats. For FM, DDEN should be placed to logical "1." For MFM tormats, DDEN should be placed to a logical "0." Sector lengths are determined at format time by a special byte in the "ID" field. If this Sector length byte in the ID field is zero, then the sector length is 128 bytes. If 01 then 256 bytes. If 02 , then 512 bytes. If 03 , then the sector length is 1024 bytes. The number of sectors per track as far as the FD179X is concerned can be from 1 to 255 sectors. The number of tracks as far as the FD179X is concerned is from 0 to 255 tracks. For IBM 3740 compatibility, sector lengths are 128 bytes with 26 sectors per track. For System 34 compatibility (MFM), sector lengths are 256 bytes/sector with 26 sectors/track; or lengths of 1024 bytes/sector with 8 sectors/track. (See Sector Length Table.)

For read operations, the FD179X requires $\overline{\mathrm{RAW}}$ READ Data (Pin 27) signal which is a 250 ns pulse per flux transition and a Read clock (RCLK) signal to indicate flux transition spacings. The RCLK (Pin 26) signal is provided by some drives but if not it may be
derived externally by Phase lock loops, one shots, or counter techniques. In addition, a Read Gate Signal is provided as an output (Pin 25) which can be used to inform phase lock loops when to acquire synchronization. When reading from the media in FM. RG is made true when 2 bytes of zeroes are detected. The FD179X must find an address mark within the next 10 bytes; otherwise RG is reset and the search for 2 bytes of zeroes begins all over again. If an address mark is found within 10 bytes, RG remains true as long as the FD179X is deriving any useful information from the data stream. Similarly for MFM, RG is made active when 4 bytes of " 00 " or " FF " are detected. The FD179X must find an address mark within the next 16 bytes, otherwise RG is reset and search resumes.
During read operations (WG $=0$ ), the VFOE (Pin 33) is provided for phase lock loop synchronization. VFOE will go active when:
a) Both HLT and HLD are True
b) Settling Time, if programmed, has expired
c) The 179 X is inspecting data off the disk

If $\bar{W} F / \overline{V F O E}$ is not used, leave open or tie to a 10 K resistor to +5 .

## DISK WRITE OPERATION

When writing is to take place on the diskette the Write Gate (WG) output is activated, allowing current to flow into the Read/Write head. As a precaution to erroneous writing the first data byte must be loaded into the Data Register in response to a Data Request from the FD179X before the Write Gate signal can be activated.
Writing is inhibited when the $\overline{\text { Write Protect input is a }}$ logic low, in which case any Write command is immediately terminated, an interrupt is generated and the Write Protect status bit is set. The Write Fault input, when activated, signifies a writing fault condition detected in disk drive electronics such as failure to detect write current flow when the Write Gate is activated. On detection of this fault the FD179X terminates the current command, and sets the Write Fault bit (bit 5) in the Status Word. The Write Fault input should be made inactive when the Write Gate output becomes inactive.
For write operations, the FD179X provides Write Gate (Pin 30) and Write Data (Pin 31) outputs. Write data consists of a series of 500 ns pulses in FM ( $\overline{\mathrm{DDEN}}=1$ ) and 250 ns pulses in MFM ( $\overline{\mathrm{DDEN}}=0$ ). Write Data provides the unique address marks in both formats.
Also during write, two additional signals are provided for write precompensation. These are EARLY (Pin 17) and LATE (Pin 18). EARLY is active true when the WD pulse appearing on (Pin 30) is to be written early. LATE is active true when the WD pulse is to be written LATE. If both EARLY and LATE are low when the WD pulse is present, the WD pulse is to be written at nominal. Since write precompensation values vary from disk manufacturer to disk manufacturer, the actual value is determined by several one shots or delay lines which are located external to the FD179X. The write precompensation signals EARLY and LATE are valid for the duration of WD in both FM and MFM formats.

Whenever a Read or Write command (Type II or III) is received the FD179X samples the Ready input. If this input is logic low the command is not executed and an interrupt is generated. All Type I commands are performed regardless of the state of the Ready input. Also, whenever a Type II or III command is received, the TG43 signal output is updated.

## COMMAND DESCRIPTION

The FD179X will accept eleven commands. Command words should only be loaded in the Command Register when the Busy status bit is off (Status bit 0): The one exception is the Force Interrrupt command. Whenever a command is being executed, the Busy status bit is set. When a command is completed, an interrupt is generated and the Busy status bit is reset. The Status Register indicates whether the completed command encountered an error or was fault free. For ease of discussion, commands are divided into four types. Commands and types are summarized in Table 2.

Table 2. COMMAND SUMMARY

| TYPE COMMAND |  | BITS |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| 1 | Restore | 0 | 0 | 0 | 0 | h | $V$ | $\mathrm{r}_{1}$ | r. |
| 1 | Seek | 0 | 0 | 0 | 1 | h | $V$ | $r_{1}$ | r. |
| 1 | Step |  | 0 | 1 | u | h | $V$ | $\mathrm{r}_{1}$ | $r_{0}$ |
| 1 | Step in | 0 | 1 | 0 | $u$ | h | V | $r_{1}$ | $r_{i}$ |
| 1 | Step Out |  | 1 | 1 | $u$ |  | $V$ | $\mathrm{r}_{1}$ | a |
| 11 | Read Sector |  | 0 | 0 | m |  | E | $F$, | 0 |
| 11 | Write Sector | 1 | 0 | 1 | m |  | E | F, | $a_{1}$ |
| III | Read Address | 1 | 1 | 0 | 0 |  | E | 0 | 0 |
| III | Read Track | 1 | 1 | 1 | 0 | 0 | E | 0 | 0 |
| III | Write Track | 1 | 1 | 1 | 1 |  | E | 0 | 0 |
| IV | Force Interrrupt | 1 | 1 | 0 | 1 | 1. | $\mathrm{I}_{2}$ | $t_{1}$ | 1. |

Note: Bits shown in TRUE form.

Table 3. FLAG SUMMARY

```
TYPE ICOMMANDS
h = Head Load Flag (Bit 3)
    h=1, Load head at beginning
    h=0, Unload head at beginning
V = Verify flag (Bit 2)
    V =1, Verify on destination track
    V = 0, No verify
\mp@subsup{r}{3}{}\mp@subsup{r}{0}{\prime}=\mathrm{ Stepping motor rate (Bits 1-0)}
```

Refer to Table 1 for rate summary
$u=$ Update flag (Bit 4)
$u=1$, Update Track register
$u=0$, No update

Table 4. FLAG SUMMARY
TYPE II \& III COMMANDS
$m=$ Multiple Record flag (Bit 4)
$\mathrm{m}=0$, Single Record
$\mathrm{m}=1$, Multiple Records
$\mathbf{a}_{0}=$ Data Address Mark (Bit 0)
$a_{i}=0$, FB (Data Mark)
$a_{i}=1$, F8 (Deleted Data Mark)
$\mathrm{E}=15 \mathrm{~ms}$ Delay $(2 \mathrm{MHz})$
$E=1,15 \mathrm{~ms}$ delay
$E=0$, no 15 ms delay
( $F_{z}$ ) $\mathrm{S}=$ Side Select Flag (1791/3 only)
$S=0$, Compare for Side 0
$S=1$. Compare for Side 1
( $\mathrm{F}_{1}$ ) $\mathrm{C}=$ Side Compare Flag (1791/3 only)
$C=0$. disable side select compare
$C=1$, enable side select compare
$\left(F_{1}\right) S=$ Side Select Flag
(Bit 1, 1795/7 only)
$S=0$ Update SSO to 0
$S=1$ Update SSO to 1
$\left(F_{2}\right) \underline{b}=$ Sector Length Flag
(Bit 3, 1975/7 only)

|  | Sector Length Field |  |  |  |
| :---: | ---: | ---: | ---: | ---: |
|  | 00 | 01 | 10 | 11 |
| $b=0$ | 256 | 512 | 1024 | 128 |
| $b=1$ | 128 | 256 | 512 | 1024 |

Table 5. FLAG SUMMARY

$$
\begin{aligned}
& \text { TVPE IV COMMAND } \\
& 11=\text { Interrupt Condition flags (Bits 3-0) } \\
& 10=1 \text {, Not-Ready to Ready Transition } \\
& 11=1 \text {, Ready to Not-Ready Transition } \\
& 12=1 \text {, Index Pulse } \\
& 13=1 \text {, Immediate Interrupt } \\
& I_{3}-I_{0}=0 \text {. Terminate with no Interrupt }
\end{aligned}
$$

## TYPE I COMMANDS

The Type I Commands include the Restore. Seek, Step, Step-In, and Step-Out commands. Each of the Type I Commands contains a rate field (rori), which determines the stepping motor rate as defined in Table 1.

The Type I Commands contain a head load flag (h) which determines if the head is to be loaded at the beginning of the command. If $\mathrm{h}=1$, the head is loaded at the beginning of the command (HLD output is made active). If $h=0, H L D$ is deactivated. Once the head is loaded, the head will remain engaged until the FD179X receives a command that specifically disengages the head. If the FD179X is idle (busy $=0$ ) for 15 revolutions of the disk, the head will be automatically disengaged (HLD made inactive).

The Type I Commands also contain a verification (V) flag which determines if a verification operation is to take place on the destination track. If $\mathrm{V}=1$, a verification is performed, if $\mathrm{V}=0$, no verification is performed.

During verification, the head is loaded and after an internal 15 ms delay, the HLT input is sampled. When HLT is active (logic true), the first encountered ID field is read oft the disk. The track address of the


TYPE I COMMAND FLOW

ID field is then compared to the Track Register; if there is a match and a valid ID CRC, the verification is compiete, an interrupt is generated and the Busy status bit is reset. If there is not a match but there is valid ID CRC, an interrupt is generated, and Seek Error Status bit (Status bit 4) is set and the Busy status bit is reset. If there is a match but not a valid CRC, the CRC error status bit is set (Status bit 3), and the next encountered ID field is read from the disk for the verification operation. If an ID field with a valid CRC cannot be found after four revolutions of the disk, the FD179X terminates the operation and sends an interrupt, (INTRQ).
The Step, Step-In, and Step-Out commands contain an Update flag ( $U$ ). When $U=1$, the track register is updated by one for each step. When $U=0$, the track register is not updated.
On the 1795/7 devices, the SSO output is not affected during Type 1 commands, and an internal side compare does not take place when the (V) Verify Flag is on.


TYPE I COMMAND FLOW

## RESTORE (SEEK TRACK 0)

Upon receipt of this command the Track 00 ( $\overline{\text { TROO }}$ ) input is sampled. If TROO is active low indicating the Read-Write head is positioned over track 0 , the Track Register is loaded with zeroes and an interrupt is generated. If TROO is not active low, stepping pulses (pins 15 to 16) at a rate specified by the rinn field are issued until the TROO input is activated. At this time the Track Register is loaded with zeroes and an interrupt is generated. If the TROO input does not go active low after 255 stepping pulses, the FD179X terminates operation, interrupts, and sets the Seek error status bit. A verification operation takes place if the $V$ flag is set. The $h$ bit allows the head to be loaded at the start of command. Note that the Restore command is executed when $\overline{M R}$ goes from an active to an inactive state.


TYPE I COMMAND FLOW

## SEEK

This command assumes that the Track Register contains the track number of the current position of the Read-Write head and the Data Register contains the desired track number. The FD179X will update the Track register and issue stepping pulses in the appropriate direction until the contents of the Track register are equal to the contents of the Data Register (the desired track location). A verification operation takes place if the $V$ flag is on. The $h$ bit allows the head to be loaded at the start of the command. An interrupt is generated at the completion of the command.

## STEP

Upon receipt of this command, the FD179X issues one stepping pulse to the disk drive. The stepping motor direction is the same as in the previous step command. After a delay determined by theriro field, a verification takes place if the $V$ flag is on. If the u flag is on, the Track Register is updated. The h bit altows the head to be loaded at the start of the command. An interrupt is generated at the completion of the command.

## STEP-IN

Upon receipt of this command, the FD179X issues one stepping pulse in the direction towards track 76. If the u flag is on, the Track Register is incremented by one. After a delay determined by the $\mathrm{r}_{4510}$ field, a verification takes place if the $V$ flag is on. The $h$ bit allows the head to be toaded at the start of the command. An interrupt is generated at the completion of the command.

## STEP-OUT

Upon receipt of this command, the FD179X issues one stepping pulse in the direction towards track 0 . If the $u$ flag is on, the Track Register is decremented by one. After a delay determined by the $r_{1 r o}$ field, a verification takes place if the $V$ flag is on. The h bit allows the head to be loaded at the start of the command. An interrupt is generated at the completion of the command.

## TYPE II COMMANDS

The Type II Commands are the Read Sector and Write Sector commands. Prior to loading the Type II Command into the Command Register, the computer must load the Sector Register with the desired sector number. Upon receipt of the Type il command, the busy status Bit is set. If the E flag $=1$ (this is the normal case) HLD is made active and HLT is sampled after a 15 msec delay. If the $E$ flag is 0 , the head is loaded and HLT sampled with no 15 msec delay. The ID field and Data Field format are shown on page 13.

When an ID field is located on the disk, the FD179X compares the Track Number on the ID field with the Track Register. If there is not a match, the next en-
countered ID field is read and a comparison is again made. If there was a match, the Sector Number of the ID field is compared with the Sector Register. If there is not a Sector match, the next encountered ID fie!d is read off the disk and comparisons again made. If the ID field CRC is correct, the data field is then located and will be either written into, or read from depending upon the command. The FD179X must find an iD field with a Track number, Sector number, side number, and CRC within tour revolutions of the disk; otherwise, the Record not tound status bit is set (Status bit 3) and the command is terminated with an interrupt.


TYPE II COMMAND

| Sector Length Table |  |
| :---: | :---: |
| Sector Length Number of Bytes <br> Field (hex) in Sector (decimal) <br> 00 128 <br> 01 256 <br> 02 512 <br> 03 1024 |  |

Each of the Type II Commands contains an (m) flag which determines if multiple records (sectors) are to be read or written, depending upon the command. If $m=0$, a single sector is read or written and an interrupt is generated at the completion of the command. If $m=1$, multiple records are read or written with the sector register internally updated so that an address verification can occur on the next record. The FD179X will continue to read or write multiple records and update the sector register until the sector regis-

ter exceeds the number of sectors on the track or until the Force Interrupt command is loaded into the Command Register, which terminates the command and generates an interrupt.
If the Sector Register exceeds the number of sectors on the track, the Record-Not-Found status bit will be set.
The Type II commands also contain side select compare flags. When $\mathbf{C = 0}=0$ no side comparison is made. When C = 1 , the LSB of the side number is read off the tD Field of the disk and compared with the contents of the (S) flag. If the S flag compares with the side number recorded in the ID field, the 179 X continues with the ID search. If a comparison is not made within 5 index pulses, the interrupt line is made active and the Record-Not-Found status bit is set.

The 1795/7 READ SECTOR and WRITE SECTOR commands include a ' $b$ ' flag. The ' $b$ ' flag, in conjunction with the sector length byte of the 10 Field, allows different byte lengths to be implemented in each sector. For IBM compatability, the ' $b$ ' flag should be set to a ore. The


TYPE II COMMAND
's' flag allows direct control over the SSO Line (Pin 25) and is set or reset at the beginning of the command, dependent upon the value of this flag.

## READ SECTOR

Upon receipt of the Read Sector command, the head is loaded, the Busy status bit set, and when an ID field is encountered that has the correct track number, correct sector number, correct side number, and correct CRC, the data field is presented to the computer. The Data Address Mark of the data field must be found within 30 bytes in single density and 43 bytes in double density of the last ID field CRC byte; it not. the Record Not Found status bit is set and the operation is terminated.
When the first character or byte of the data field has been shifted through the DSA, it is transferred to the DR, and DRQ is generated. When the next byte is accumulated in the DSA, it is transferred to the DR and another DRQ is generated. If the Computer has not read the previous contents of the DR before a new character is transferred that character is lost and


TYPE II COMMAND
the Lost Data Status bit is set. This sequence continues until the complete data field has been inputted to the computer. If there is a CRC error at the end of the data fietd, the CRC error status bit is set, and the command is terminated (even if it is a multiple record command).

At the end of the Read operation, the type of Data Address Mark encountered in the data field is recorded in the Status Register (Bit 5) as shown below:

| STATUS <br> BIT 5 |  |
| :---: | :--- |
| 1 | Deleted Data Mark <br> 0 |
| Data Mark |  |

## WRITE SECTOR

Upon receipt of the Write Sector command, the head is loaded (HLD active) and the Busy status bit is set. When an ID field is encountered that has the correct track number, correct sector number, correct side number, and correct CRC, a DRQ is generated. The FD179X counts off 11 bytes in single density and 22 bytes in double density from the CRC field and the Write Gate (WG) output is made active if the DRQ is serviced (i.e., the DR has been loaded by the computer). If DRO has not been serviced, the command is terminated and the Lost Data status bit is set. If the DRQ has been serviced, the WG is made active and six bytes of zeros in single density and 12 bytes in double density are then written on the disk. At this time the Data Address Mark is then written on the disk as determined by the ao field of the command as shown below:

| $\mathrm{a}_{0}$ | Data Address Mark $($ Bit 0$)$ |
| :---: | :---: |
| 1 | Deleted Data Mark |
| 0 | Data Mark |

The FD179X then writes the data field and generates DRQ's to the computer. If the DRQ is not serviced in time for continuous writing the Lost Data Status Bit is set and a byte of zeros is written on the disk. The command is not terminated. After the last data byte has been written on the disk, the two-byte CRC is computed internally and written on the disk followed by one byte of logic ones in FM or in MFM. The WG output is then deactivated.

## TYPE III COMMANDS

## READ ADDRESS

Upon receipt of the Read Address command, the head is loaded and the Busy Status Bit is set. The
next encountered 10 field is then read in from the disk, and the six data bytes of the ID field are assembled and transferred to the DR, and a DRQ is generated for each byte. The six bytes of the ID field are shown below:

| TRACK ADDA | SIDE NUMBER | SECTOR ADDRESS | SECTOR <br> LENGTH | $\begin{gathered} \hline \text { CRC } \\ 1 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{CRC} \\ 2 \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 2 | 3 | 4 | 5 | 6 |

Although the CRC characters are transterred to the computer, the FD179X checks for validity and the CRC error status bit is set if there is a CRC error. The Track Address of the ID field is written into the sector register. At the end of the operation an interrupt is generated and the Busy Status is reset.

## READ TRACK

Upon receipt of the Read Track command, the head is loaded and the Busy Status bit is set. Reading starts with the leading edge of the first encountered nidex pulse and continues until the next index pulse. As each byte is assembled it is transferred to the Data Register and the Data Request is generated for each byte. No CRC checking is performed. Gaps are included in the input data stream. The accumulation of bytes is synchronized to each Address Mark encountered. Upon completion of the command, the interrupt is activated. RG is not activated during the Read Track Command. An internal side compare is not performed during a Read Track.

## WRITE TRACK

Upon receipt of the Write Track command, the head is loaded and the Busy Status bit is set. Writing starts with the leading edge of the first encountered index pulse and continues until the next index puise, at which time the interrupt is activated. The Data Request is activated immediately upon receiving the command, but writing will not start until after the first byte has been loaded into the Data Register. If the DR has not been loaded by the time the index puise is encountered the operation is terminated making the device Not Busy, the Lost Data Status Bit is set, and the interrupt is activated. If a byte is not present in the DR when needed, a byte of zeros is substituted. Address Marks and CRC characters are written on the disk by detecting certain data byte patterns in the outgoing data stream as shown in the table below. The CRC generator is initialized when any data byte from F8 to FE is about to be transterred from the DA to the DSR in FM or by receipt of F5 in MFM.

| $\begin{aligned} & \text { GAP } \\ & \text { II! } \end{aligned}$ | $\begin{array}{\|l\|} \hline \text { ID } \\ \hline A M \end{array}$ | TRACK NUMBER | SIDE NUMBER | SECTOR NUMBER | SECTOR LENGTH | $\begin{gathered} C R C \\ 1 \end{gathered}$ | $\underset{2}{\mathrm{CRC}}$ | $\begin{gathered} \text { GAP } \\ 11 \end{gathered}$ | $\begin{gathered} \text { DATA } \\ \text { AM } \\ \hline \end{gathered}$ | DATA FIELD | $\mathrm{CRC}$ | $\begin{gathered} \mathrm{CRC} \\ 2 \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ID FIELD |  |  |  |  |  |  |  |  |  | DATA FIELD |  |  |

In MFM only, IDAM and DATA AM are preceded by three bytes of A1 with clock transition between bits 4 and 5 missing.


TYPE UI COMMAND WRITE TRACK

## CONTROL BYTES FOR INITIALIZATION

| DATA PATTERN IN DR (HEX) | FD179X INTERPRETATION JN FM ( $\overline{\mathrm{DEN}}=1$ ) | FD1791/3 NTERPRETATION <br> IN MFM (DDEN $=0$ ) |
| :---: | :---: | :---: |
| $\begin{aligned} & 00 \text { thru F4 } \\ & \text { F5 } \\ & \text { F6 } \\ & \text { F7 } \\ & \text { F8 thru FB } \\ & \text { FC } \\ & \text { FD } \\ & \text { FE } \\ & \text { FF } \end{aligned}$ | Write 00 thru F4 with CI_K = FF <br> Not Allowed <br> Not Allowed <br> Generate 2 CRC bytes <br> Write F8 thru FB. Clk $==\mathrm{C} 7$. Preset CRC <br> Write FC with CIk $=\mathrm{D} 7$ <br> Write FD with CIk = FF <br> Write FE, rlk $=$ C7, Preset CRC. <br> Write FF with Clk = FF | Write 00 thru F4, in MFM <br> Write A1* in MFM. Preset CRC <br> Write C2** in MFM <br> Generate 2 CRC bytes <br> Write F8 thru FB. in MFM <br> Write FC in MFM <br> Write FD in MFM <br> Write FF in MFM <br> Write FF in MFMA |




## TYPE IV COMMAND

## FORCE INTERRUPT

This command can be loaded into the command register at any time. If there is a current command under execution (Busy Status Bit set), the command will be terminated and an interrupt will be generated when the condition specified in the $\mathrm{t}_{\mathrm{n}}$ through I field is detected. The interrupt conditions are shown below:
to = Not-Ready-To-Ready Transition
$h_{1}=$ Ready-To-Not-Ready Transition
$\left.\right|_{2}=$ Every Index Pulse
$l_{3}=$ Immediate Interrupt (requires reset. see Note)
NOTE: If $\mathrm{t}_{0}-\mathrm{l}_{3}=0$, there is no interrupt generated but the current command is terminated and busy is reset. This is the only command that will enable the immediate interrupt to clear on a subsequent Load Command Register or Read Status Register.

## STATUS DESCRIPTION

Upon receipt of any command, except the Force Interrupt command, the Busy Status bit is set and the rest of the status bits are updated or cleared for the new command. If the Force Interrupt Command is received when there is a current command under execution, the Busy status bit is reset, and the rest of the status bits are unchanged. If the Force Interrupt command is received when there is not a current command under execution, the Busy Status bit is reset and the rest of the status bits are updated or cleared. In this case, Status reflects the Type I commands.

The format of the Status Register is shown below.

| (BITS) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| S 7 | S 6 | S 5 | S 4 | S 3 | S 2 | S 1 | S 0 |

Status varies according to the type of command executed as shown in Table 6.

## FORMATTING THE DISK

(Refer to section on Type III commands for flow diagrams.)
Formatting the disk is a relatively simple task when operating programmed I/O or when operating under Formatting the disk is accomplished by positioning the R/W head over the desired track number and issuing the Write Track command. Upon receipt of the Write Track command, the FD179X raises the Data Request signal. At this point in time, the user loads the data register with desired data to be written on the disk. For every byte of information to be written on the disk, a data request is generated. This sequence continues from one index mark to the next index mark. Normally, whatever data pattern appears in the data register is written on the disk with a normal clock pattern. However, if the FD179X detects a data pattern of F5 thru FE in the data register, this is interpreted as data address marks with missing clocks or CRC generation. For instance, in FM an FE pattern will be interpreted as an ID address mark (DATA-FE, CLK-C7) and the CRC will be initialized. An F7 pattern will generate two CRC characters in FM or MFM. As a consequence, the patterns F5 thru FE must not appear in the gaps, data fields, or ID fields. Also, CRC's must be generated by an F7 pattern.
Disks may be formatted in IBM 3740 or System 34 formats with sector lengths of $128,256,512$. or 1024 bytes.

## IBM 3740 FORMAT-128 BYTES/SECTOR

Shown below is the IBM single-density format with 128 bytes/sector. In order to format a diskette, the user must issue the Write Track command, and load the data register with the following values. For every byte to be written, there is one data request.

hex value of BYTE WRITTEN
FF (or 00) ${ }^{1}$
00
FC (Index Mark)
FF (or 00 )
00
FE (ID Address Mark)
Track Number
Side Number ( 00 or 01)
Sector Number ( 1 thru 1A)
00
F7 (2 CRC's written)
FF (or 00 )
00
FB (Data Address Mark)
Data (IBM uses E5)
F7 (2 CRC's written)
FF (or 00 )
FF (or 00 )
*Write bracketed field 26 times
**Continue writing until FD179X interrupts out. Approx. 247 bytes.
1-Optional '00' on 1795/7 only.


IBM TRACK FORMAT

IBM SYSTEM 34 FORMAT256 BYTES/SECTOR

Shown below is the IBM dual-density format with 256 bytes/sector. In order to format a diskette the user must issue the Write Track command and load the data register with the following values. For every byte to be written. there is one data request.

| NUMBER OF BYTES | hex value of BYTE WRITTEN |
| :---: | :---: |
| 80 | 4E |
| 12 | 00 |
| 3 | F6 |
| i | FC (Index Mark) |
| $50^{\circ}$ | 4 E |
| 12 | 00 |
| 3 | F5 |
| 1 | FE (ID Address Mark) |
| 1 | Track Number (0 thru 4C) |
| 1 | Side Number (0 or 1 ) |
| 1 | Sector Number (1 thru 1A) |
| 1 |  |
| 1 | F7 (2 CRCs written) |
| 22 | 4 E |
| 12 | 00 |
| 3 | F5 |
| 5 | FB (Data Address Mark) |
| 256 | DATA |
| 54 | F7 (2 CRCs written) |
| 54 | 4E |
| 598** | 4E |
| * Write bracketed field 26 times <br> **Continue writing until FD179X interrupls out. Approx. 598 bytes |  |
|  |  |

## 1. NON-IBM FORMATS

Variations in the IBM format are possible to a limuted extent if the following requirements are met: sector size must be a choice of $128,256,512$, or 1024 bytes; gap size must be according to the following table. Note that the Index Mark is not required by the 179X. The minimum gap sizes shown are that which is regurent bu the 179X, with PLL lock-up time, motor speed variation. etc., adding additional bytes.

|  | FM | MFM |
| :---: | :---: | :---: |
| Gap I | 16 bytes FF | 32 bytes 4E |
| Gap II | 11 bytes FF | 22 bytes 4E |
| $*$ | 6 bytes 00 | 12 bytes 00 <br> 3 bytes A1 |
| Gap III | 10 bytes FF | 24 bytes 4F <br> 3 bytes 41 |
| ** | 4 bytes 00 | 8 bytes 00 |
| Gap IV | 16 bytes FF | 16 bytes 4E |

*Byte counts must be exact.
**Byte counts are minimum, except exactly 3 bytes of A1 must be writter.

## ELECTRICAL CHARACTERISTICS

## maximum ratings

Var With Respect to Vss (Ground) $=15$ to -0.3 V
Max Voltage to Any Input With $=15$ to -0.3 V Fespect to $V \mathrm{Vs}$
$V_{D O}=1 D \mathrm{ma}$ Nominal $\quad V_{C C}=35 \mathrm{ma}$ Nominal

Operating Temperature
Storage Temperature
$0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

OPERATING CHARACTERISTICS (DC)
$T A=0{ }^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C} . V_{D D}=+12 \mathrm{~V} \pm .6 \mathrm{~V}, \mathrm{~V}_{s s}=\mathrm{OV} . V_{c c}=+5 \mathrm{~V} \pm .25 \mathrm{~V}$

| SYMBOL | CHARACTERISTIC | MIN. | MAX. | UNITS | CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| In | Input Leakage |  | 10 | $\mu \mathrm{A}$ | $V_{\text {in }}=V_{\text {ni }}$ |
| 1 l | Output Leakage |  | 10 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {out }}=\mathrm{V}_{\text {gra }}$ |
| $\mathrm{V}_{1+1}$ | Input High Voltage | 2.6 |  | $V$ |  |
| $\mathrm{V}_{1}$ | input Low Voltage |  | 0.8 | v |  |
| Vou | Output High Voltage | 2.8 |  | $v$ | $\mathrm{l}_{0}=\cdots 100 \mu \mathrm{~A}$ |
| Vm O | Output Low Voitage |  | 0.45 | v | $\mathrm{l}_{0}=16 \mathrm{~mA}$ |

## TIMING CHARACTERISTICS

$T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DO}}=+12 \mathrm{~V} \pm .6 \mathrm{~V}, \mathrm{~V}_{s \mathrm{~s}}=0 \mathrm{~V}, \mathrm{~V}_{c \mathrm{C}}=+5 \mathrm{~V} \pm .25 \mathrm{~V}$

READ ENABLE TIMING

| SYMBOL | CHARACTERISTIC | MIN. | TYP. | MAX. | UNITS | CONDITIONS |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| TSET | Setup ADDR \& CS to $\overline{\text { RE }}$ | 50 |  |  | nsec |  |
| THLD | Hold ADDR \& CS trom $\overline{\mathrm{RE}}$ | 10 |  |  | nsec |  |
| TRE | $\overline{\text { RE Pulse Width }}$ | 400 |  |  | nsec | $\mathrm{C}=50 \mathrm{pf}$ |
| TDRA | DRQ Reset from $\overline{\mathrm{RE}}$ |  | 400 | 500 | nsec |  |
| TIRR | INTRQ Reset from $\overline{\mathrm{RE}}$ |  | 500 | 3000 | nsec | See Note 5 |
| TDACC | Data Access from $\overline{\mathrm{RE}}$ |  |  | 350 | nsec | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pf}$ |
| TDOH | Data Hold From $\overline{\mathrm{RE}}$ | 50 |  | 150 | nsec | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pt}$ |


fead enable tuming

| SYMBOL | CHARACTERISTIC | MIN. | TYP. | MAX. | UNITS | CONDITIONS |
| :--- | :--- | ---: | ---: | ---: | :--- | :--- |
| TSET | Setup ADDR \& CS to $\overline{\text { WE }}$ | 50 |  |  | nsec |  |
| THLD | Hotd ADDR \& CS from $\overline{\text { WE }}$ | 10 |  |  | nsec |  |
| TWE | WE Pulse Width | 350 |  |  | nsec |  |
| TDRR | DRQ Reset from $\overline{\text { WE }}$ |  |  | 400 | 500 | nsec |
| TIRR | INTRQ Reset from $\overline{\text { WE }}$ |  | 500 | 3000 | nsec | See Note 5 |
| TDS | Data Setup to $\overline{W E}$ | 250 |  |  | nsec |  |
| TDH | Data Hold from $\overline{\text { WE }}$ | 70 |  |  | nsec |  |

INPUT DATA TIMING:

| SYMBOL | CHARACTERISTIC | MIN. | TYP. | MAX. | UNITS | CONDITIONS |
| :--- | :--- | :---: | :---: | :---: | :---: | :--- |
| Tpw | $\overline{\text { Raw Read Pulse Width }}$ | 100 | 200 |  | nsec | See Note 1 |
| tbc | Raw Read Cycle Time |  | 1500 |  | nsec | $1800 \mathrm{~ns} @ 70^{\circ} \mathrm{C}$ |
| Tc | RCLK Cycle TIme |  | 1500 |  | nsec | $1800 \mathrm{~ns} @ 70^{\circ} \mathrm{C}$ |
| $T_{x_{1}}$ | RCLK hold to Raw Read | 40 |  |  | nsec | See Note 1 |
| $T_{x_{2}}$ | Raw Read hold to RCLK | 40 |  |  | nsec |  |



WRITE ENABLE TIMING

WRITE DATA TIMING: (ALL TIMES DOUBLE WHEN CLK $=1 \mathrm{MHz}$ )

| SYMBOL | CHARACTERISTICS | MIN. | TYP. | MAX | UNITS | CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Twp | Write Data Pulse Width | 450 | 500 | 550 | nsec | FM |
|  |  | 150 | 200 | 250 | nsec | MFM |
| Twg | Write Gate to Write Data |  | 2 |  | $\mu \mathrm{sec}$ | FM |
|  |  |  | 1 |  | $\mu \mathrm{sec}$ | MFM |
| Tbc | Write data cycle Time |  | 2,3, or 4 |  | $\mu \mathrm{sec}$ | $\pm$ CLK Error |
| Ts | Early (Late) to Write Data | 125 |  |  | nsec | MFM |
| Th | Early (Late) From | 125 |  |  | nsec | MFM |
|  | Write Data |  |  |  |  |  |
| Twf | Write Gate off from WD |  | $\begin{aligned} & 2 \\ & 1 \end{aligned}$ |  | $\begin{aligned} & \mu \mathrm{sec} \\ & \mu \mathrm{sec} \end{aligned}$ | FM MFM |
| Twd | WD Valid to Clk | 100 50 |  |  | nsec nsec | $\begin{aligned} & C L K=1 \mathrm{MHZ} \\ & \mathrm{CLK}=2 \mathrm{MHZ} \end{aligned}$ |
| Twd2 | WD Valid after CLK | $\begin{aligned} & 100 \\ & 30 \end{aligned}$ |  |  | $\begin{aligned} & \text { nsec } \\ & \text { nsec } \end{aligned}$ | $\begin{aligned} & \mathrm{CLK}=1 \mathrm{MHZ} \\ & \mathrm{CLK}=2 \mathrm{MHZ} \end{aligned}$ |



WRITE DATA TIMING

MISCELLANEOUS TIMING:

| SYMBOL | CHARACTERISTIC | MIN. | TYP. | MAX. | UNITS | CONDITIONS |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| TCD. | Clock Duty (low) | 230 | 250 | 20000 | nsec |  |
| TCD. | Clock Duty (high) | 200 | 250 | 20000 | nsec |  |
| TSTP | Step Pulse Output | 2 or 4 |  |  |  |  |
| TDIR | Dir Setup to Step |  |  |  |  |  |
| TMR | Master Reset Pulse Width | 50 |  |  | $\mu \mathrm{sec}$ | See Note 5 |
| TIP | Index Pulse Width | 10 |  |  | $\mu \mathrm{sec}$ | $\pm$ CLK ERROR |
| TWF | Write Fault Pulse Width | 10 |  |  | $\mu \mathrm{sec}$ | See Note 5 |
|  |  |  |  |  |  |  |



MISCELLANEOUS TIMING

## NOTES:

1. Pulse width on RAW READ (Pin 27) is normally $100-300 \mathrm{~ns}$. However pulse may be any width if pulse is entirely within window. If pulse occurs in both windows. then pulse width must be less than 300 ns for MFM at CLK .. 2 MHz and 600 ns for FM at 2 MHz . Times double for 1 MHz .
2 A PPL Data Separator is recommended for 8" MFM.
2. tbe should be $2 \mu \mathrm{~s}$. nominal in MFM and $4 \mu \mathrm{~s}$ nominal in FM. Times double when CLK $=1 \mathrm{MHz}$
3. RCLK may be high or low during RAW $\overline{R E A D}$ (Polarity is unimportant)
4. Times double when clock $=1 \mathrm{MHz}$

Table 6. STATUS REGISTER SUMMARY

| BIT | ALL TYPE I COMMANDS | READ ADDRESS | $\begin{aligned} & \text { READ } \\ & \text { SECTOR } \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { READ } \\ & \text { TRACK } \end{aligned}$ | WRITE SECTOR | WRITE TRACK |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| S7 | NOT READY | NOT READY | NOT READY | NOT READY | NOT READY | NOT READY |
| S6 | WRITE PROTECT | 0 | 0 | 0 | WRITE PROTECT | WRITE PROTECT |
| S5 | HEAD LOADED | 0 | RECORD TYPE | 0 | WRITE FAULT | WRITE FAULT |
| S4 | SEEK ERROR | RNF | RNF | 0 | RNF | 0 |
| S3 | CRC ERROR | CRC ERAOR | CRC ERROR | 0 | CRC ERROR | 0 |
| S2 | TRACK 0 | lost data | lost data | lost data | lost data | LOST DATA |
| S1 | INDEX | DRQ | DRQ | ORQ | DRQ | DRQ |
| S0 | BUSY | BUSY | BUSY | BUSY | BUSY | BUSY |

## STATUS FOR TYPE I COMMANDS

| BIT NAME | MEANING |
| :--- | :--- |
| S7 NOT READY | This bit when set indicates the drive is not ready. When reset it indicates that the drive <br> is ready. This bit is an inverted copy of the Ready input and logically 'ored' with MR. |
| S6 PROTECTED | When set. indicates Write Protect is activated. This bit is an inverted copy of WRPT <br> input. |
| S5 HEAD LOADED | When set, it indicates the head is loaded and engaged. This bit is a logical "and" of <br> HLD and HLT signals. |
| S4 SEEK ERROR | When set, the desired track was not verified. This bit is reset to 0 when updated. |
| S3 CRC ERROR | CRC encountered in ID field. |
| S2 TRACK 00 | When set, indicates Read/Write head is positioned to Track 0. This bit is an inverted <br> copy of the TROO input. |
| S1 INDEX | When set, indicates index mark detected from drive. This bit is an inverted copy of the <br> IP input. |
| SO BUSY | When set command is in progress. When reset no command is in progress. |

STATUS FOR TYPE II AND HI COMMANDS

| BIT NAME | MEANiNG |
| :--- | :--- |
| S7 NOT READY | This bit when set indicates the drive is not ready. When reset, it indicates that the drive <br> is ready. This bit is an inverted copy of the Ready input and 'ored' with MR. The Type II <br> and Ill Commands will not execute unless the drive is ready. |
| S6 WRITE PROTECT | On Read Record: Not Used. On Read Track: Not Used. On any Write: It indicates a <br> Write Protect. This bit is reset when updated. |
| S5 RECORD TYPE/ <br> WRITE FAULT | On Read Record: It indicates the record-type code from data field address mark. <br> 1 = Deleted Data Mark. 0 = Data Mark. On any Write: It indicates a Write Fault. This bit <br> is reset when updated. |
| S4 RECORD NOT |  |
| FOUND (RNF) | When set, it indicates that the desired track, sector, or side were not found. This bit is <br> reset when updated. |
| S3 CRC ERROR | If S4 is set, an error is found in one or more ID fields; otherwise it indicates error in <br> data field. This bit is reset when updated. |
| S2 LOST DATA | When set, it indicates the computer did not respond to DRQ in one byte time. This bit is <br> reset to zero when updated. |
| S1 DATA REQUEST | This bit is a copy of the DRQ output. When set, it indicates the DR is full on a Read <br> Operation or the DR is empty on a Write operation. This bit is reset to zero when up- <br> dated. |
| SO BUSY | When set, command is under execution. When reset, no command is under execution. |



This is a preliminary specitication with tentabive device parameters and may be subject to change atter final product charactertzation is completed.

Intormation tumished by Westem Digital Corporation is believed to be accurate and reliable. However, no responsibility is assumed by Westem Oighal Corporation for the use; nor any intringements of patents or other rights of third partiee which may reeult from ts use. No ficense is gramed by implication or otherwise under any patemt or patern rights of Westem Digital Comporation. Westem Digital Corporedion reserves the right to change said circuitry al anyilme without notice.

## 

## WD1691 FLOPPY SUPPORT LOGIC (F.S.L)

## EPAT1RES

- Direct interface to the FD179X
- Eliminates external FDC Logic
- Data Separation/RCLK GENERATION
- Witte Precompensation Signals
- $\overline{\text { VFOE }} \overline{\text { WF }}$ Demultiplexing
- Programmable Density
- $8^{\prime \prime}$ or $5.25^{\prime \prime}$ Drive Compatible
- All inputs and outputs TLL Compatible
- Single +5V Supply


## GENERAL DESCRIPIION

The WD1691 F.S.L. has been designed to minimize the external logic required to interface the 179x Family of Floppy Disk Controllers to a drive. With the use of an external VCO, the WD 1691 will generate the RCLK signal for the WD179X, while providing an adjusiment pulse (PUMP) to control the VCO trequency. VFOE/WF de-multiplexing is also accomplished and Write Precompensation signals have been included to interface directly with the WD2143 Clock Generator.

The WD1691 is implemented in N-MOS silicon gate technology and is available in a plastic or ceramic $\mathbf{2 0}$ pin dual-in-line package.


BLOCK DIAGRAM

| PIN | NAME | SYMBOL | FUNCTION |
| :---: | :---: | :---: | :---: |
| 1 | WRITE DATA INPUT | WDIN | Ties directly to the FD179X WD pin. |
| 2, 3, 4,19 | PHASE: $\text { 2. } 31.4$ | $\overline{02030} \overline{01}$ | 4 Phase inputs to generate a desired Write Precempensation delay. These signals tie directly to the WD2143 Clock Generator. |
| 5 | STHOEE | STB | Strobe output from the 1691. Strobe will 'atch at a bugh levet on the leading edge of WDIN and reset to a low level on the leading edge of 04 |
| 6 | WRITE DATA OUTPUT | WOOUT | Serial, pre-compensated Write data stream to be sent to the disk drive's WD line. |
| 7 | WRite gate | WG | Ties directly to the FD179X WG pin |
| 8 | VFO ENABLE WRITE :ALLT | $\overline{\mathrm{VFOE}} / \overline{\mathrm{WF}}$ | Ties directly to the FD179x $\overline{\mathrm{VFOE} / \mathrm{WF}}$ pin. |
| 9 | TRACK 43 | TG43 | Ties directly to the FD179X TG43 pin, If Write Frecompensation is required on TRACKS 44-76 |
| 10 | $\mathrm{V}_{4 \times}$ | V.s | Ground |
| 11 | READ DATA | $\overline{\text { RDD }}$ | Composite clock and data stream input from the crive. |
| 12 | READ CLOCK | RCLK | RCLK signal generated by the W01691, to be teed to the FD179X RCLK pin. |
| 13 | PUMP UP | FU | Tn-state output that will be forced high when the WD1691 requires an increase in VCO frequency. |
| 14 | PUMP DOWN | $\overline{P D}$ | Tri-state output that will be forced low when the WD1691 required a decrease in VCO frequency |
| 15 | Double Density Enable | $\overline{\text { DDEN }}$ | Double Density Select input. When Inactive (High), the VCO frequency is internaliy divided by two |
| 16 | Voltage Controfled Oscillator | VCo | A nominal 4.0 MHz ( $8^{\prime \prime}$ drive) or $2.0 \mathrm{MHz} \leq 5.25^{\prime \prime}$ drive: master clock input. |
| 17. 18 | EARLY LATE | EARLY <br> LATE | EARLY and LATE signals trom the FD179X. used to determine Write Precompensation. |
| 20 | $V_{\text {ai }}$ | $\mathrm{V}_{\text {re: }}$ | + $5 \mathrm{~V}-10 \%$ power supply |

## DEVICE DESCRIPTION

The WD1691 is divided into two sections:
i) Data Recovery Circuit
2) Write precompensation Circuit

The Data Separator or Recovery Circuit has four inputs: $\overline{\mathrm{DDEN}}, \mathrm{VCO}, \mathrm{RDD}$, and VFOE/WF; and three outpuls: PU, $\overline{P D}$ and RCLK. The VFOE/WF input is used in conjunction with the Write Gate signal to enable the Data recovery circuit. When Write Gate is high, a write operation is taking place, and the data recovery circuits are disabled, regardless of the state on any other inputs.

When VFOE/ $\overline{W F}$ and WRITE GATE are low, the data recovery circuit is enabled. When the $\overline{\mathrm{RDD}}$ line goes Active Low, the PU or PD signals will become active. If the RDD line has made its transition in the beginning of the RCLK window, PU will go from a HF-Z state to a Logic i, requesting an increase in VCO frequency. If the RDD line has made its transition at the end of the RCLK window, PU will remain in a $\mathrm{HI}-\mathrm{Z}$ state white PD will go to a logic zero, requesting a decrease in VCO frequency. When the leading edge of RDD occurs in the center of the RCLK window, both PU and PD will remain tri-stated, indicating that no adjustment of the VCO frequency is needed. The RCLK signal is a divide-by16 ( $\overline{D D E N}=1$ ) or a divide-by- $8(\overline{D E N}=0)$ of the $V C O$ frequency.

| WG | $V F O E / W F$ | $R D O$ | $P U+P D$ |
| :---: | :---: | :---: | :---: |
|  |  |  |  |
| 1 | X | X | $\mathrm{HI}-\mathrm{Z}$ |
| 0 | 1 | X | $\mathrm{HJ}-\mathrm{Z}$ |
| 0 | 0 | 1 | $\mathrm{HI}-\mathrm{Z}$ |
| 0 | 0 | 0 | Enable |

The Write Precompensation circult has been designed to be used with the WD2143-01 clock generator. When the WD1691 is operated in a "single density only" mode, write precompensation as well as the WD2143-01 is not needed. In this case, $\overline{91}, \frac{12}{\$ 3}, \$ 4$, and STB should be tied together, DDEN left open, and TG43 tied to ground.

In the double-density mode ( $\overline{\operatorname{DDEN}}=0$ ), the signats Early and Late are used to select a phase input ( $\overline{11}$ - (4) ) on the leading edge of WDIN. The STB line is latched high when this occurs, causing the WD2143-01 to start its pulse generation. 02 is used as the write data pulse on nominal (Early=Late $=0$ ), $\$ 2$ is used for early, and $\$ 3$ is used for late. The leading edge of $\overline{44}$ resets the STB tine in anticipation of the next write data pulse. When TG43=0 or DEEN: $=1$. Precompensation is disabled and any transitions on the WDIN line will appear on the WDout line. If write precompensation is desired on all tracks, leave TG43 open (an internal pull-up will force a Logic I) while $\overline{\mathrm{DDEN}}=0$.

The signals, $\overline{\mathrm{DDEN}}, \mathrm{TG43}$, and $\overline{\mathrm{RDD}}$ have internal pullup resistors and may be left open if a logic 1 is desired on any of these lines.

The minimum Voh level on PU is specified at 2.4 V , sourcing 200 ua. During PUMP UP time, this output will "drift" from a tri-state to 4 V minimum. By tying PU and PD together, a PUMP signal is created that will be forced low for a decrease in VCO frequency and forced high for an increase in VCO frequency. To speed up rise times and stabilize the output voltage, a resistor divider can be used to set the tristate level to approximately $1,4 \mathrm{~V}$. This yields a worst case swing of $\pm 1 \mathrm{~V}$; acceptable for most VCO chips with a linear voltage-to-frequency characteristic.

Both PU and $\overline{P D}$ signals are affected by the width of the RAW READ (RDD) pulse. The wider the RAW AEAD pulse, the longer the PU or PD signal (depending upon the phase relationship to RCLK) will remain active. If the RAW READ pulse exceeds 250 ns . $(V C O=4 \mathrm{MHz}$, DDEN $=0)$ or 500 ns . ( $\mathrm{VCO}=4 \mathrm{MHz}, D D E N=1$ ), then both a $P \mathrm{CU}$ and $P D$ will occur in the same window. This is undesirable and reduces the accuracy of the external integrator or low-pass filter to convert the PUMP signals into a slow moving D.C. correction voltage.

Eventually, the PUMP signals will have corrected the VCO input to exactly the same frequency muttiple as the RAW READ signal. The leading edge of the RAW READ pulse will then occur in the exact center of the RCLK window. and ideal condition for the FD179X internal recovery circuits.

## ABSOLUTE MAXIRUM RATINGS

Ambient Temperature under Bias
$-25^{\circ}$ to $70^{\circ} \mathrm{C}$
Voltage on any pin with respect
to Ground (vss) .................................. . . 0.2 to +7V
Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1W

## DC ELECTRICAL CHARACTERISTICS

$T_{A}-\phi$ to $70^{\circ} \mathrm{C} ; V_{C C}=5.0 \mathrm{~V} \pm 10 \% ; V_{s s}=O V$

Storage Temp.-Ceramic-65 C to $+150^{\circ} \mathrm{C}$
Plastic- $55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

NOTE: Maximum limits indicate where permanent device damage occurs. Continuous operation at these limits is not intended and should be limited to those conditions specified in the $D C$ Electrical characteristics.

| SYMBOL | PARAMETER | MIN | TYP | max | UNIT | TEST CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {it }}$ | Input Low Voltage | -0.2 |  | +0.8 | V |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage | 2.0 |  |  | $\checkmark$ |  |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage |  |  | 0.45 | $V$ | $\mathrm{lat}=3.2 \mathrm{MA}$ |
| $V_{\text {OH }}$ | High Level Output Voltage | 2.4 |  |  | V | $\mathrm{l}_{\mathrm{OH}}=-200 \mu \mathrm{a}$ |
| $V_{0}$ c | Suppty Voltage | 4.5 | 5.0 | 5.5 | $V$ |  |
| Ifc | Supply Current |  | 40 | 100 | MA | All outputs open |

## AC ELECTRICAL CHARACTERISTCS

$\mathrm{T}_{\mathrm{A}}=0^{\circ}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V}+10 \% ; \mathrm{Vss}=\mathrm{OV}$

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNIT | TEST CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FIN | VCO Input Frequency | . 5 | 4 | 6 | MHz | $\overline{\text { DDEN }}=0$ |
|  |  | . 5 | 2 | 6 | MHz | $\overline{\text { DDEN }}=1$ |
| $\mathrm{R}_{\text {ow }}$ | $\overline{\text { RDD Pulse Width }}$ | 100 | 200 |  | ns. |  |
| $\mathrm{W}_{\text {et }}$ | EARLY (LATE) to WDIN | 100 |  |  | ns. |  |
| $\mathrm{P}_{\mathrm{on}}$ | PUMP UPIDN Time | 0 |  | 250 | $n \mathrm{~s}$. |  |
| $\mathrm{W}_{\text {oi }}$ | WDIN to WDOUT |  |  | 80 | ns. | $\overline{\text { DDEN }}=1$ |
| $t_{\text {Ne }}$ | Internal Puil-up Resistor | 4.0 | 6.5 | 10 | $\mathrm{K} \Omega$ |  |




## TYPICAL APPLICATIONS

Figure 1 illustrates the 1691 to FD1771-01 floppy disk controfler. The RCLK signal is used to gate the RAW data pulses which are inverted by the 74LSO4 inverter. Since RCLK will be high during data and low during clock a $\vec{i} 4 \mathrm{LSO8}$ is used to switch the proper clock or data pulse to the FD1771.

Shown in Figure 2 is a Phase-Lock Loop data separator and the support logic tor a single and double-density $8^{\prime \prime}$ drive. The raw data (Both clock and data bits) are fed to the WD1691 and FD179X. The WD 1691 outputs its PU or PD signal. which is integrated by the .33uf capacitor and 330hm resistor to torm a control voltage for the 74 S 124 VCO device. The 4.0MHZ nominal output of the VCO then feeds back to the WD1691 completing the loop. The WD2143-01 is also used, providing write precompensation when in double-density, from tracks 44-77. The DDEN line can either be controlled by a toggle switch or a logic level from the host system.

To adjust write precompensation, issue a command to the FD179X so that write data pulses are present. This can be done with a 'WRITE TRACK' command and the IP line open, or a continuous 'WRITE SECTOR' operation. With a scope on pin 4 of the WO1691, adjust the precomp pot for the desired value. This will range from 100 to 300 ns typically. The pulse width set on pin 4 (01) will be the desired precomp delay from nominal.

The data separator must be adjusted with the RDD or VFOE/WF line at a Logic 1. Adjust the bias voltage potentiometer for 1.4 V on pin 2 of the 74 S 124 . Then adjust the range control to yield 4.0 MHZ on pin 7 of the 74 S 124 .


## SUBSTITUTING VCO's

There are other VCO circuits available that may be substituted for the 745124 . The specifications required are:

1) The VCO must free run at 4.0 MHz with a 1.4 V control signal. The WD1691 will torce this voltage 1 Volt in either direction (i.e., $4 \mathrm{~V}=$ decrease frequency, 2.4 V $=$ increase frequency). If a $\pm 15 \%$ capture range is desired, then a 1 Volt change on the VCO input shoutd change the frequency by $15 \%$. Capture range should be limited to about $\pm 25 \%$, to prevent the VCO from breaking into osciltation and/or losing lock because of noise spikes (causing abnormally quick adjustrnents of the VCO frequency). Jitter in the VCO output frequency may further be reduced by increasing the integration capacitor/resistor, but this will also decrease the final capture range and lock-up time.
2) The sink output current of the WD1691 is 3.2 ma minimum. The source output current is -200 ua . Theretore, source current is the limiting factor. Insure that the input circuitry of the VCO does not require source current in excess of -200ua.

Another alternative is to use a voltage follower/level shifter circuit to match the input requirements of the VCO chosen. A more complex filter can be used to convert the PUMP UP/PUMP DOWN pulses to the varying DC vollage signal required by the VCO, achieving an optimum condition between lock-up time and high frequency rejection.


FIG, 2
$8^{*}$ SINGLEJDOUBLE DENSITY FLOPPY INTERFACE







## WD2143-01 Four Phase Clock Generator

## FEATURES

- TRUE AND INVERTED OUTPUTS
- SINGLE 5 VOLT SUPPLY
- TTl compatable
- ON CHIP OSCILLATOR
- xtal or ttl clock inputs
- 3 MHz OPERATION
- TTL Clock output
- PROGRAMMABLE PULSE WIDTHS
- programmable phase wioths
- NO EXTERNAL CAPACITOR
- NON-OVERLAPPING OUTPUTS


## GENERAL DESCRIPTION

The WD2143-01 Four-Phase Clock Generator is a MOS/LSI device capable of generating four nonoverlapping clocks. The output pulse widths are controlled by tying an external resistor to the proper control inputs. All pulse widths may be set to the same width by tying the ${ }^{\text {GPW}}$ line through an external resistor. Each pulse width can also be individually programmed by tying a resistor through the appropriate 61 PW - 64 PW control inputs. In addition, the OSC OUT line provides a TTL square wave output at a divide-by-four of the crystal frequency.


PIN CONNECTIONS


| Pin number | SYMBOL | DESCRIPTION |
| :---: | :---: | :---: |
| 1, 3, 5, 7 | $\overline{91}-\overline{94}$ | Four phase, non-overlapping outputs. These outputs are inverted (active low). |
| 2, 4, 6, 8 | 01.04 | Four Phase, non-overlapping outputs. These outputs are true (active high). |
| 9 | GND | Ground |
| 10. 11 | $\begin{aligned} & \text { XTAL1 } \\ & \text { XTAL2 } \end{aligned}$ | External XTAL connections. An external crystal tied to these pins will cause the oscillator to oscillate at the crystal frequency. |
| 12 | OSC OUT | A TTL compatable output that is a divide-by-four of the crystal frequency. |
| 13-16 | 01PW-64PW | External resistor inputs to control the individual pulse widths of each output. These pins can be left open if $\emptyset \mathrm{PW}$ is used. |
| 17 | QPW | External resistor inpul to control all phase outputs to the same pulse widths. |
| 18 | $v_{c c}$ | $+5 \mathrm{~V} \pm 5 \%$ power supply input |

## DEVICE OPERATION

Each of the phase outputs can be controlled individually by typing an external resistor from 01PW-64PW to a +5 V supply. When it is desired to have 61 through 04 outputs the same width, the 01PW-64PW inputs should be left open and an external resistor tied from the $\emptyset P W$ (Pin 17) input to +12 V .

XTAL1 and XTAL2 can be connected directly to a series-resonant crystal, forcing the internal oscillator to oscillate to the crystal frequency, XTAL2 (pin 11) may also be driven by a TTL square wave with XTAL1 ( $\operatorname{pin} 10$ ) left open. Each of the four phase outputs provide both true and inverted signals, capable of driving 1 TTL load each.

## TYPICAL APPLICATIONS



EXTERNAL CRYSTAL OPERATION


EQUAL PULSE WIDTH OUTPUTS


TTL SQUARE WAVE OPERATION

INDIVIDUAL PULSE WIDTH OUTPUTS


WRITE PRECOMP FOR FLOPPY DISK


NOTES:
$T_{c d}$ MEASURED FROM $90 \% V_{D H}$ POINTS
ToW MEASURED FROM $50 \% \mathrm{~V}_{\mathrm{OH}}$ POINTS

## WD2143-01 TIMING DIAGRAM

## SPECIFICATIONS

| Absolute Maximum Ratings | $\sigma^{\circ}$ to $+70^{\circ} \mathrm{C}$ | Note: Maximum ratings indicate limits beyond which <br> permanent damage may occur. Continuous operation at <br> these limits is not intended and should be limited to the |
| :--- | :--- | :--- |
| Operating Temperature | -0.5 to +7 V | DC electrical characteristics specified. |
| Voitage on any pin with <br> respect to Ground | 1 Watt |  |
| Power Dissapation | $-55^{\circ}$ to $+125^{\circ} \mathrm{C}$ |  |
| Storage Temperature |  |  |

## DC ELECTRICAL CHARACTERISTICS

$V_{C C}=+5 \mathrm{~V}+5 \% \mathrm{R}(6 \mathrm{NPW})$ or $\mathrm{R}(6 \mathrm{PW}) \cdot 5 \mathrm{~K}, \mathrm{GND}-0 \mathrm{~V} \mathrm{~T}_{\mathrm{A}}-0^{\circ}$ to $70^{\circ} \mathrm{C}$

| SYMBOL | PARAMETER | MIN. | MAX | UNITS | CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Vol | TTL low level output |  | 0.4 | V | lol : 1.6 ma |
| Voh | TTL high level output | 2.4 |  | V | loh 100 ua |
| $v_{i l}$ | XTAL in low voltage |  | 0.8 | v |  |
| $V_{\text {ih }}$ | XTAL in high voltage | 2.4 |  | $\checkmark$ |  |
| lcc | Supply Current |  | 80 | ma | All outputs open |

## SWITCHING CHARACTERISTICS

$V_{C C}=5 \mathrm{~V}+5 \%, G N D \because O V T_{A}=0^{\circ}$ to $70^{\circ} \mathrm{C}$

| SYMBOL | PARAMETER | MIN. | MAX. | UNITS | CONDITIONS |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $T_{\text {Cd }}$ | XTAL in to OSC OUt ( $\uparrow$ ) |  | 100 | NS |  |
| $T_{\text {pd }}$ | OSC out to 01 |  | 100 | NS |  |


| SYMBOL | PARAMETER | MIN. | MAX. | UNITS | CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{pw}}$ | Pulse Width (any output) | 100 |  | NS | $\begin{aligned} & C L=30 \mathrm{pt} \\ & \mathrm{GPW}=5 \mathrm{~K} \end{aligned}$ |
| $T_{n \phi}$ | Non-Overlap Time | 20 |  | NS |  |
| Tpr | Rise Time (any output) |  | 30 | NS | $C L=30 \mathrm{pf}$ |
| Tpf | Fall Time (any output) |  | 25 | NS | $C L=30 \mathrm{pf}$ |
| TFR | OSC in Frequency External Resistor |  | $\begin{gathered} 3 \\ 100 \end{gathered}$ | $\begin{aligned} & \mathrm{mHz} \\ & \mathrm{k} \Omega \end{aligned}$ | $\emptyset \mathrm{PW}$ or $\emptyset_{\mathrm{n}} \mathrm{PW}$ |
| Tpw | Pulse Width Differential |  | 5 | \% | $\phi P W=5 K$ |



This is a prelrminary specification with tentative device parameters and may be subject to change after final product characterization is completed.

Information furnished by Western Digital Corporation is believed to be accurate and reliable. However, no responsibility is assumed by Western Digital Corporalion for its use: nor any infringements of patents or oiher rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Western Digital Corporation Western Digital Corporation reserves the right to change said circuitry al any time without notice.

# The Keyboard/Terminal 

Manufactured by Volker-Craig Limited
volker-craig inted
266 Marsland Drive. Waterloo. Ontario N2J $3 Z 1$ Canada

## OPERATOR'S MANUAL

## VIDEO DISPLAY TERMINAL

VC404


## TABLE OF CONTENTS

1. INTRODUCTION
1.1 Genera|
1.2 Display Terminal Features and Options
1.3 Terminal Options
2. OPERATION
2.1 Operating Controls

Power
Local
Full
Page
APL
Baud Rate
Brightness
Caps Only
Parity
Transparent
2.2 Keyboard Functions

Break
Control Characters
Cursor Left (Control H)
Cursor Right (Control U)
Cursor Down (Control J)
Cursor Up (Control Z)
Cursor Home (Control Y)
Clear (Control X)
Clear To End Of Line (Control V)
Clear To End Of Screen (Control W)
Return (Control M)
Control P (X-Y Cursor Addressing)
Escape
2.3 Turn-On Procedure
2.4 Modes of Operation

Local
Half Duplex, Remote
Full Duplex, Femote
Transparent/Tape
2.5 Communications Interface

Recommended EIA Cabling Lengths
2.6 Modems and Acousticał Couplers
3. INSTALLATION
3.1 Initial Inspection
3.2 Claims for Transit Damage
3.3 Installation
4. SALE-SERVICE REPORT
4.1 Warranty
4.2 Service Requests

APPENDIX A Direct X . Y Cursor Address Command
APPENDIX 日 Serial Data Connector Signals
APPENDIX C Options
APPENDIX D Accessories
APPENDIX E Internal Settings
APPENDIX F VCL Keyboard Layouts
APPENDIX G VCL Character Fonts
APPENDIX H VC404 ASCII Encoding Chart
APPENDIX I VC404 Specifications

## SECTION 1

## INTRODUCTION

## 1. 1 GENERAL

This nigh-performance, teletype-compatible display terminal is an input-output device which transmits and receives information from a central processor or computer time-share system. This interactive terminal is designed to meel requirements in the telecommunications, data processing, and computer industries. Applications include small systems, timesharing, information display systems, credit/banking systems, and minicomputer/microcomputer systems.
Data communication is possible using a modem and acoustic coupler or a direct computer-to-terminal connection via the EIA, RS232C (CCITT V.24) compatible interface connector at data rates up to 19200 baud. A 20 milliamp current toop cable interface is an optional accessory.

The basic terminal inctudes an upper/lower case typewriter style keyboard with control keys, communications electronics, and a $12^{\prime \prime}$ non-glare video display screen for a 24 line, 80 character per line format. Data entry occurs in either a bottom line mode with single line scroll up or a page mode. Options to the terminal include serial and parallel peripheral interfaces, coloured display screens, numeric pad and function keys, APL character set (non-overstrike), and many foreign keyboards and character sets.

### 1.2 DISPLAY TERMINAL FEATURES AND OPTIONS

The basic video display terminal is a stand-alone, ASCII, serial asynchronous computer peripheral for use on any system with an RS232C (CCITT V. 24) intertace.
Standard features on the terminal include:
Detachable upperflower case typewriter style keytoard.

Switch setectable upper/lower case.
Display of 1920 characters in a 24 line, 80 character per line format.

12' anti-glare display screen.
Normal or reverse video.
Four-Way cursor liashing or steady-block or underline selectable.

Front panel controls: Power Off/On, Local/Remote, Hali/Full Duplex, Roll/Page, ASCII/APL switches.

Transparent/Tape Mode switch allows display of 95 or 128 characters. All control codes displayed when mode is On.

Bottom line entry in Roll Mode.
Page overwrite in Page Mode.
Automatic word wrap around on video display after the 80th character position.

Automatic alarm (Control G, BEL code).

Auto-Repeat, characters repeat at 15 char/sec.
Absolute $x-y$ cursor addressing.
Clear to 'End of Line' and 'End ofScreen' functons.
8 -position baud rate select switch on rear panel. Select from 110, 300, 600, 1200, 2400, 4800, 9600, 19200 baud.

Parity select switch on rear panel.
EIA RS232C (CCITT V.24) communications interface. (20mA. current loop accessory available.)
Serial or parallel peripheral interfaces (optional).
Optional numeric pad and function keys.
APL and many foreign keyboards and displays available.
EXPORT version ( $230 \mathrm{~V} / 50 \mathrm{~Hz}$ ) easily user-configurable.

### 1.3 TERMINAL OPTIONS

OPTION APL Provides front panel switch selectable ASCII and APL character set (no overstrikes). APL is typewriter pairod.
OPTIONSPA Serial Peripheral Interface. This switched EIA interface is bidirectional for use with a printer, cassette, floppy disc, or other serial peripheral devices. This porl is enabled locally by depressing the PRINT key on the keyboard or remotely by the Control $Q$ (Turn On) and Control S (Turn Off) ASCII codes. This option is implemented using a 25 pin DB Type connector located on the rear of the terminal.
OPTION P|P Auxiliary Parallel Input. ASCII input port used with accessory items such as the Bar Code Reader Interface (BRI). There are 7 input bit lines plus a strobe bit line, power and control lines. This 25 -Pin connector is located on the rear pane!.
OPTION CDS Coloured anti-glare display screen (specify Amber, Green).
OPTION KB1 Adds a numeric pad and function keys to the keyboard.

## SECTION 2

## OPERATION

### 2.1 OPERATING CONTROLS

The main controls for establishing the terminal's mode of operation, LOCAL, FULL, PAGE, and APL are located on the keyboard. These and other controls are as follows:

| CONTROL | LOCATION | FUNCTION |
| :---: | :---: | :---: |
| POWER | Front | Controls power to terminal (Part of Brightness control), |
| LOCAL | Keytoard | When depressed, the terminal is in a LOCAL (Off-Line) mode. When up, the terminal is in REMOTE (On-Line) mode. |
| FULL | Keyboard | Switch selects HALF (Up) or FULL (Depressed) DUPLEX mode |
| PAGE | Keyboard | Switch selects screen presentation mode, Page overwrite (depressed) or bottom line (Up) entry with scroll-up. |
| APL | Keyboard | When depressed, selects screen display. It is used with the APL character set. |
| BAUD RATE | Rear | Thumbwheel switch selects one baud rate from 110, 300, 600, 1200, 2400, 4800, 9600, 19200 baud. |


| Switch <br> Pos. | Baud <br> Rate |
| :---: | ---: |
| 0 | 110 |
| 1 | 300 |
| 2 | 600 |
| 3 | 1200 |
| 4 | 2400 |
| 5 | 4800 |
| 6 | 9600 |
| 7 | 19200 |

BRIGHTNESS Front Control knob adjusts brightness of screen display and POWER onioff.

CAPS ONLY Keyboard When depressed, the terminal is in CAPS LOCK mode. Shifts lower-case alphabetic characters to uppercase.

PARITY Rear

TRANSPARENT Rear

### 2.2 KEYBOARD FUNCTIONS

All keyboard keys generate ASCII codes with the exception of the BREAK Key. APPENDIX $H$ identifies which codes are used for the individual characters and control functions. For example, Control $M$ executes a carriage return. Characters repeat automatically if the key held depressed for more than .75 seconds. APPENDIX F shows keyboard layouts.

BREAK
The data output lines are put into a space condition for as long as the key is depressed

## CONTAOL CHARACTERS

Control characters are transmitted by depressing the CTRL key and the character key simultaneously or by depressing the control key first and holding it down while depressing the character key. These codes are transmitted by the terminal.

## CURSOR LEFT (Control H)

Moves the non-destructive cursor one character position to the left. If the cursor is positioned at the beginning of a line, issuing this command will have no effect.

CURSOR RIGHT (Control U)
Moves the non-destructive cursor one position to the right. When the cursor reaches the last character position in a line, it wraps around to the beginning of the next line. In PAGE mode the cursor moves from the last position of the last line to the first position of the first line when a cursor right command is issued.

## CURSOR DOWN or LINE FEED, LF (Control J)

This command moves the non-destructive cursor down one line. If the cursor is on the bottom line the text scrolls up. In Page Mode the cursor moves to the top line.

## CURSOR UP (Control Z)

Moves the non-destructive cursor up one position. If the cursor is on the top line, cursor remains fixed.

## CURSOR HOME (Control Y)

Moves the non-destructive cursor to the upper left hand corner, without clearing screen.

## CLEAR (Control X)

When this key is depressed, the entire screen is cleared of all information and the cursor moves to the upper left hand corner (allow 40 ms .).

## CLEAR TO END OF LINE (Control V)

When this key is depressed. the line upon which the cursor is currently positioned is cleared from the cursor to the end of that line. the cursor position remains unchanged.

## CLEAR TO END OF SCREEN (Control W)

When this key is cepressed, all information is cleared from the cursor position to the end of the screen. The cursor position remains unchanged (allow 40 ms .).

## RETURN (Control M)

When depressed, the cursor is moved to the beginning of the line on which it is positioned.

## CONTROL $P$ ( $X-Y$ Cursor Addressing)

Direct cursor positioning is provided following the receipt of the appropriate control code (Control P). The next character received will cause the cursor to move to a line position ( Y direction) as defined in the table in APPENDIX A. In a similar manner, the next character will cause the cursor to move to a character position (X direction) as defined in the table. Note that motion can be inhibited in one direction or the other.

ESC (Escape)
When depressed, the ASCll code for the ESCAPE function is transmitted, but not displayed. When received, the code has no effect on terminal operation.

### 2.3 TURN.ON PROCEDURE

Become familiar with all controls, switches, and indicators on the terminal before attempting to sign on to any computer system. The following procedure should be followed when signing on:

1. Turn the BRIGHTNESS control knob clockwise to turn the power ON.
2. Place LOCAL switch on keybcard to LOCAL.
3. Depress a few character keys to fill the screen with a few lines of characters.
4. Adjust BRIGHTNESS control knob to display bright, crisp characters.
5. Execute a CONTROL $X$ (or depress CLEAR key) to clear screen and home the cursor.
6. Set the PARITY ODD/EVEN/NO toggle switch on rear panel to required position.
7. Select the BAUD RATE to be used with the rear panel thumbwheel switch.
8. Set the LOCAL keyswitch to the Up position and the FULL Duplex (Up for HALF. down for FULL) keyswitch to the required position and begin sign-on procedure.

### 2.4 MODES OF OPERATION <br> LOCAL

In the LOCAL MODE, no signal transmission is made to the computer through the input/output connectors on the rear panel. LOCAL MODE may be used for testing keyboard functions or working in an off-line mode.

## HALF DUPLEX, REMOTE

In this mode data is simultaneously displayed on the screen and transmitted to the computer each time a key is depressed.

## FULL DUPLEX, REMOTE

In this mode, two way communications exists between terminal and computer. When a key is depressed, the data is transmitted to the computer and then displayed on the terminal screen only after the computer has echoed back the character for display verification. The terminal's operator is assured character-by-character verification of the transmitted data.

## TRANSPARENT/TAPE

When the TRANSPARENT MODE switch located on the rear chasis is in the ON position all control codes recelved by the terminal from the computer or keyboard are displayed on the screen. No cursor control codes are active and all data is continuously displayed as one string, wrapping around at the 80th character position. Control characters are displayed preceded by a smatl c to identify them as such (i.e. Control $G$ is $\mathrm{C}_{\mathrm{G}}$, Control X is $\mathrm{C}_{x_{1}}$ etc.). This mode is extremely useful for debugging computer programs or monitoring completely the communications line data.

### 2.5 COMMUNICATIONS INTEAFACE

This consists of a $25-\mathrm{PIN}$, rear panel inputoutput connector marked 'SERTAL DATA (RS232-C DTE)' and conforms to the EIA RS232C (CCITT V.24) standards. The pin connections are described in APPENDIX B. A 20 mA current loop can beimplemented using a special cable assembly, Part Number C104-2M.

## RECOMMENDED EIA CABLING LENGTHS

| BAUD | MAXIMUM CABLE |
| :---: | :---: |
| RATE | LENGTH (N) |
| 110 | 2400 |
| 300 | 1200 |
| 600 | 600 |
| 1200 | 300 |
| 2400 | 150 |
| 4800 | 75 |
| 9600 | 40 |

For speeds greater than 2400 Baud and lengths greater than 15 meters, all data and control signals should be carried as twisted pairs using pins 1 to 7 as returns.

### 2.6 MODEMS AND ACOUSTICAL COUPLERS

If external modems and couplers are used, connection to the terminal is made through the 25 PIN RS232C (CCITT V.24) connector. When the computer operates in HALF DUPLEX mode the modem and the terminal must be operating in different modes, otherwise, characters will be repeated on the terminal display screen due to the signal echo back from the modem and the locally generated character.

## SECTION 3

INSTALLATION

### 3.1 INITAAL INSPECTION

Inspect the terminal for physical damage. Check the switches, connectors, and video screen. The original shipping carton should kept for possible future shipping of the terminal.

### 3.2 CLAIMS FOR TRANSIT DAMAGE

If physical damage is evident or instrument does not perform correctly when received, notify the nearest Volker-Craíg Ltd. Sales/Service office. Arrangements wili be made for repair or replacement of the terminal.

## VISIBLE DAMAGE

1. Accept the merchandise and sign the receipt as damaged.
2. Keep all packing materials.
3. Notify Volker-Craig Lid. shipping department of the damage, waybill number, and all other pertinent information.
4. Call the carrier and request an immediate inspection.
5. Return the merchandise via the same carrier to Volker-Craig Lid. INCLUDE A COPY OF THE CARRIER'S INSPECTION REPORT WITH THE SHIPMENT.

## hidden damage

1. CALL THE CARRIER AND REQUEST AN IMMEDIATE INSPECTION.
2. Notify Volker-Craig Litd. shipping department.
3. Keep all packing materiats.
4. Relurn the merchandise via the same carrier to VCL. INCLUDE A COPY OF THE CARRIER'S INSPECTION REPORT WITH THE SHIPMENT.

### 3.3 INSTALLATION

The Volker-Craig Terminal can be installed in a number of configurations and locations. Its portability lends itself to being moved easily from one location to another as user requirements change. For use with a telephone, an acoustic coupler can be plugged in directly.
All cable connections are made at the rear panel of the terminal. The following cable connections are necessary:

1. Power cable from terminal to $A C$ oullet $115 \mathrm{~V}+1 \cdot 10 \mathrm{VAC}, 50 / 60 \mathrm{~Hz}$. With the export model these units require the power cable to be connected to an AC outlet $230 \mathrm{~V}+1-20 \mathrm{VAC} 50 / 60 \mathrm{~Hz}$. The internal retresh rate switch must agree with the line frequency.
2. Video cable from terminal rear panel connector marked VIDEO to monitor (If remote slave monitor is required, impedance $=75 \mathrm{ohms}$ ).
3. One of the following interfaces is required:
A. An RS232C (CCITT V.24) 25 -pin connector and cable from central computer, multiplexer, or external modem, to the rear panel connector marked SERIAL DATA.
B. If a 20 mA . current toop interface is required, connection is made to the same connector using a special interlace cable ( $\mathrm{P} / \mathrm{N} \mathrm{ClO4-2M}$ ).

## SECTЮN 4

## SALESSERVICE SUPPORT

### 4.1 WARRANTY

Volker-Craig Ltd. warrants all products against defects in materials and workmanship for a period ot ninety (90) days from the date of shipment. The warranty is limited to the servicing and adjustment of any product returned to Volker-Craig Ltd. for that purpose. Included is the replacement or repair of any product or any part thereof. Transportation charges must be prepaid by the purchaser.
This warranty shall not apply to any product or part thereol that is defective or unworkable due to abuse. mishandling, accident, alteration, negligence, or improper instaliation. Volker-Craig Ltd, reserves the right to service equipment at the customer's site. No other warranty is expressed or implied and Voiker-Craig Ltd. is not liable for consequential damages.

### 4.2 SERVICE REQUESTS

Volker-Craig Lid. is concerned with "after sales" service support. To ensure fast and efficient service we suggest the following procedure when calling VCL main plant or any sales/service office.

1. Give the Volker-Craig moded number and serial number of the defective instrument (an instrument History file and Unit Control Record is kept on each instrument).
2. Supply the exact physical location of the equipment, i.e., building, department, room number, and/or person to contact for further information.
3. Describe to the best of your ability the nature of the trouble so that we may form a "mental picture" of the problem. (Many service problems are solved over the telephone).
4. The necessary action to soive the outstanding problem will be taken by VCL persornel as quickly as possible.

## APPENDIX A

## DIRECT X.Y CURSOR ADDRESS COMMAND (CTRL P.Y.X)

The cursor address command allows the cursor to move to the screen position specified by the next two characters. The 7 bit ASCII code for the first character entered gives the Y-Position and the 7-bit ASCII code for the second character entered gives the X-Position. The character co-ordinates are in binary format (offset by 20 Hex ).

| X-POSITION | CHARACTER | X-POSITION | CHARACTER | Y-POSITION | CHARACTER (Space) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $0$ | $)^{\text {(Space) }}$ | $\begin{aligned} & 41 \\ & 42 \end{aligned}$ | $\begin{aligned} & ! \\ & J \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | (Space) |
| 2 | '، | 43 | K | 2 | - |
| 3 | \# | 44 | L | 3 | \# |
| 4 | \$ | 45 | M | 4 | \$ |
| 5 | \% | 46 | N | 5 | \% |
| 6 | \& | 47 | 0 | 6 | $\&$ |
| 7 | , | 48 | P | 7 | , |
| 8 | $($ | 49 | Q | 8 | $($ |
| 9 | ) | 50 | R | 9 | ) |
| 10 | * | 51 | S | 10 | * |
| 11 | $+$ | 52 | T | 11 | + |
| 12 |  | 53 | U | 12 |  |
| 13 | - | 54 | $v$ | 13 | . |
| 14 |  | 55 | W | 14 |  |
| 15 | 1 | 56 | X | 15 | 1 |
| 16 | 0 | 57 | Y | 16 | 0 |
| 17 | 1 | 58 | 2 | 17 | 1 |
| 18 | 2 | 59 | 1 | 18 | 2 |
| 19 | 3 | 60 | 1 | 19 | 3 |
| 20 | 4 | 61 | 1 | 20 | 4 |
| 21 | 5 | 62 | - (circumflex) | 21 | 5 |
| 22 | 6 | 63 | - (underscore) | 22 | 6 |
| 23 | 7 | 64 | - (grave accent) | 23 | 7 |
| 24 | 8 | 65 | a | No motion | 8 |
| 25 | 9 | 66 | b |  |  |
| 26 | : | 67 | c |  |  |
| 27 | ; | 68 | $d$ |  |  |
| 28 | $<$ | 69 | e |  |  |
| 29 | $=$ | 70 | 1 |  |  |
| 30 | $>$ | 71 | g |  |  |
| 31 | ? | 72 | h |  |  |
| 32 | (1) | 73 | i |  |  |
| 33 | A | 74 | j |  |  |
| 34 | B | 75 | k |  |  |
| 35 | C | 76 | 1 |  |  |
| 36 | D | 77 | m |  |  |
| 37 | E | 78 | n |  |  |
| 38 | F | 79 | 0 |  |  |
| 39 | G | No motion | p |  |  |
| 40 | H |  |  |  |  |

Rev. 3

# APPENDIX B 

## SERIAL DATA CONNECTOR SIGNALS

Asynchronous Serial Data EIA RS232C (CCITT V.24) Connector Signals (25-PIN Female D-Connector)

| Pin Number | Signal Description |
| ---: | :--- |
| 1 | Chassis Ground |
| 2 | Output (Transmit Data) |
| 3 | Input (Receive Data) |
| 4 | Request to send (Note 1) |
| 5 | Clear to send (Note 2) |
| 7 | Signal Ground |
| 11 | Supervisory Transmit (Note 3) |
| 18 | -12V DC |
| 20 | Data Terminal Ready (Note 4) |

Note 1 In LOCAL mode RTS is OFF. In REMOTE mode RTS turns ON when a character is to be transmitted RTS turns OFF atter a control code has been transmitted.
Note 2 CTS must be ON or open circuited to enable data to be sent. In LOCAL mode this signal is ignored.
Note 3 in LOCAL mode SA is OFF. In REMOTE mode SA is OFF except when the BREAK key is depressed or when the PRINTER BUSY signal is ON at the Serial Peripheral Interface (see APPENDIX C).
Note 4 In LOCAL mode DTR is OFF. In REMOTE mode DTR is ON except when the PRINTER READY signal is OFF at the Serial Peripheral Interface (see APPENDIX C).
Note 5 All other pins have no internal connections.

## RS232 SIGNAL DEFINITION

Marking condition is indicated by a negative voltage from 3 to 25. A Spacing condition is indicated by a positive voltage from 3 to 25.

DATA idle (MARK)
The lease significant bit (LSB) is received first during serial transmission.


There are 2 slop bits at 110 baud and 1 stop bit at all other speeds.

## APPENDIX C

## OPTIONS

## 1. APL/ASCII

This option aliows the APL (no overstrikes) or ASCII character sets to be selected by the front panel APLASCII switch. The APL character set is typewriter paired and the keyboard is defined by clear decals with white legends iocated on the front of the ASCII keycaps.

## ? SERIAL PERIPHERAL INTERFACE (OPTION SPI)

 (AUDILIARY 25 PIN RS232C PORT)This bidirectional EIA interface is switched on/off from the keyboard by depressing the illuminating "PRINT" key. With the key depressed, it can also be controlled by means of control codes. Control Q (DC1) will turn on the port and Control S (DC3) will turn off the port (the light will extinguish).
The 25 pin female D-connector signal descriptions and assignments follow RS232C (CCITT V.24) pin conventions (viewed as a modem port). The connector is located on the rear panel.

```
PIN NUMBER DESCRIPTION
    PIN 1 GROUND
    PIN 2 INPUT (Transmit) DATA
    PIN }3\mathrm{ OUTPUT (Receive) DATA
    PIN }5\mathrm{ ON level (Clear to Send-Note 1)
    PIN 6 ON level (Data Set Ready.Note 1)
    PIN }7\mathrm{ GROUND
    PIN }8\mathrm{ ON level (Carrier Detec1-Note 1)
    PIN 11 Printer Busy (Supervisory TX-Note 2)
    PIN 20 Printer Ready (Data Terminal Ready-Nole
        3)
```

NOTES:
Note 1 Pins 5, 6 and 8 are tied to a positive voltage
Note 2 Control signal from printer on pin 11 is propagated to pin 11 on the main I/O connector if SPI is ON.
Note 3 Data Terminal Ready signal from printer is propagated to pin 20 on main $1 / O$ connector if SPI is ON. If not used, signal will default to ON.

## 3. AUXILIAAY PARALLEL INPUT (OPTION PIP)

This option provides an auxiliary TTL compatible paralle input to allow connecting paraltel devices such as Bar Code Reader Interface or detached numeric key cluster to the auxiliary input of the terminaits control (CON) card. When the auxiliary input is activated by the external device, the terminal's keyboard is disconnected. Once the data from the auxiliary device has been presented to the terminal, it is handled the same as keyboard data. The input Acknowledge signal goes high when data can be accepted.
The option is terminated on a 25 pin connector mounted on the rear panel of the terminal.

```
PIN NUMBER
    PIN 1 SIGNAL GROUND
    PIN 2 INPUT BIT O
    PIN 3 INPUT BIT 1
    PIN 4 INPUT BIT 2
    PIN 5 INPUT BIT 3
    PIN 6 INPUT BIT 4
    PIN }7\mathrm{ INPUT BIT 5
    PIN 8 INPUT BIT 6
    PIN 9 INPUT BIT 7 (not used)
    PIN }10\mathrm{ INPUT STROBE
    PIN 11 INPUT ACKNOWLEDGE
    PIN 12 INPUT SELECT'
    PIN 13 +5VDC
```


## 4. COLOURED DISPLAY SCREEN (OPTION CDS)

This option allows the selection of a coloured anti-glare display screen instead of the standard greyiwhite display. Specify amber or green.

## 5. NUMERIC AND FUNCTION KEYS (OPTION KB1)

A numeric pad and function keys are added to the keyboard layout. This option is most useful for data entry applications and terminal requirements where user definable key commands are necessary. Twelve function keys appear as the top row of keys on the keyboard. These 12 keys issue the following ASCI Control Codes:

PF1 CTRL A ( SOH )
PF7 CTRL A (DC2)
PF2 CTRL B (SIX)
PF3 CTRL C (ETX)
PF4 CTRL D (EOT)
PF5 CTRL E (ENQ)
PF6 CTRL F (ACK)

PF8 CTRL T (DC4)
PF9 CTRL <br>(FS)
PF10 CTRL |(GS)
PF11 CTRL $\wedge$ (RS)
PF12 CTRL - (US)

## APPENDIX D

## ACCESSORIES

CURRENT LOOP ADAPTOR CABLE (Cl04-2M)
To operate the terminal in a current loop, a current loop cable (P/N Cl04-2M) must be crdered with the terminal. This cable contains an interface which connects the EIA levels to current loops. The cable is plugged into the 25-PIN SERIAL DATA connector. Current toop terminations do not appear directly on a rear panel connector. The Voltage-Current conversion circuitry is located within the cable.

## CURFENT LOOP SIGNAL DEFINITION

A marking condition is indicated by a current flow of 20 mA . A spacing condition is indicated by a lack of current flow. The least significant bit is the first data bit during communication.

## RS232C DATA COMMUNICATIONS CABLE (CE01-2M)

Terminal to data set cable, 2 metres in length. This cable carries the signals between pins $1,2,3,4,7$, and 20.

## MAC

Modem and coupler. Designed for data communications over standard phone lines at rates to 300 baud. Modem circuitry is located in the external acoustic phone coupler. Flugs into SERIAL DATA connector using an RS232C Terminal to Data Set cable (Part No. CE01-2M)

## MTI

Multiple Terminal Interface. Small compact switching box connects up to five terminals to one serial printer. Any one of five terminals is selected by a front panel rotary switch.

## BRI

Bar Code Reader Interface. Connects Monarch Marking System 2243 parallel scanner to the terminal via the auxiliary paraliel input option, OPTION PIP.

## APPENDIX E

## INTERNAL SETTINGS

BACKPLANE BOARD (BAC-1):
It is possible to operate the terminal on a line voltage of $230 \mathrm{VAC}(+$ or $\cdot 20 \mathrm{~V}$ ) or 115 VAC ( + or $\cdot 10 \mathrm{~V}$ ). At either voltage the frequency may be 50 or 60 Hertz. The video refresh is not affected and this is separately adjustable.
At the rear left corner of the main printed circuit board (when viewed from the front), two pairs of terminal posts can be seen. For 230 V operation the black/yellow and the black/white wires should be connected to the posts marked ' 230 '. For 115 V operations, these wires should be connected to the posts marked "115".

CONTROL BOARD (CON-1):
At IC (Integrated Circuit) location G6, six jumper pairs provide for the following features:

## LABEL FEATURE

TSP When installed, this jumper permits normal operation in the transparent (or tape) mode. When not installed, the terminal will not display the control codes.
FDX When installed, RTS is held high (ON) in FULL Duplex, but operates normally in HALF Duplex, Both FDX and RTS jumpers should not be installed at the same time.
RTS When installed, this jumper ties the RTS signal high (ON state). Without it, RTS is controlled by the terminal. Do not install both RTS and FDX jumper straps.
SPC When installed, the NO PARITY position of the PARITY switch produces a SPACING condition. Otherwise, NO PARITY produces a MARKING condition.
FILL Jumpering this pair causes a fast screen fill of the last character typed on the keyboard.
RPT Jumpering this pair causes the last character typed to repeat at the maximum rate allowed by the BAUD RATE setting.

## DISPLAY BOARD (DIS-2):

On the Display board, in IC location G4, there are four jumper pairs. These can control the following features:
LABEL

## FEATURE

FLASH/STDY When installed, the cursor will flash. Without the jumper, the cursor will remain stationary.
LINEJBLK When installed, the cursor is an underscore. Otherwise it is a solid block.
50/60
When installed, the refresh rate of the video is 50 HZ . When not installed, the refresh rate is 60 HZ . This rate should correspond to the power line frequency.
REV/NORM When this jumper is installed, the screen display consists of black characters on a white background. When not installed, normal video, i.e. white characters on a black background, is eftected

## VCL KEYBOARD LAYOUTS



TYPEWRITER LAYOUT (STANDARD)


## TYPEWRITER-PAIRED APL (OPTION APL)


*WITH OPTION SPI

> TYPEWRITER LAYOUT WITH NUMERIC PAD
> AND
> FUNCTION KEYS (OPTION KB1)

## VCL CHARACTER FONTS

| FF |  |  | ［ |  |  | P |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 唇它 | ！ |  | A | Q |  | a |
| EF： | ＂ | 2 | E | F |  | b |
| Cs | \＃ | 3 | C． | S |  | c |
| $\mathrm{E}_{1} \mathrm{~T}$ | 业 | 4 | I | T |  | $t$ |
| E | \％ | 5 | E | U |  | 1 |
| Fivis | 8 | 6 | F | V |  | f $v$ |
| Ew | ＇ |  | G | W |  | g $w$ |
| $\mathrm{H}^{5} \mathrm{~F}$ | ． | 8 | H | 4： |  | \％$\times$ |
| Fif | ． | 9 | I | Y | i | i ${ }^{1}$ |
| 5 F | ：＊ |  |  | 12 |  |  |
| \％： E | ＋ | ． | K | ［ | k | ¢ 5 |
| \％ | ． | ＜ | L | － |  | 11 |
| F13 |  |  | 1 | $1]$ |  | m 3 |
| W5． |  |  | H |  |  |  |
| 85 |  |  | 0 |  |  | －\％ |

UPPER／LOWER CASE ASCII （STANDARD）

|  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 1 | $\alpha$ | ？ |  |
|  |  | 2 | 1 |  |  |
|  | $<$ | 3 |  |  | C． |
|  |  | 4 |  |  | II |
|  |  | 5 | $\epsilon$ | $+$ | E |
|  |  | 6 |  |  | F |
|  |  | 7 | $\nabla$ | $\omega$ |  |
|  |  | 8 | － | 3 | H： |
|  |  | 9 | ： | ＋ | I |
|  |  | C | $\square$ |  | 12 |
|  |  | ［ |  |  | ¢ |
|  |  | ； | － | － |  |
|  |  | $\times$ | 1 | $\rightarrow$ |  |
|  |  |  | T | ？ |  |
|  |  | ， |  |  |  |

TYPEWRITER PAIRED APL （OPTION APL）

## VC404 ASCII ENCODING CHART

(Including Hex-code Equivalents)



## Hex-Code

Displayed characters
Termenal Functions

Codes generated and transmitted by lerminal but no action taken on display.

## 'Alt control Characters displayed in Transparent/Tape

 Mode i.e. HT as Ct , STX as CB.
## VC404 Specifications

| Terminel Type | TTY compatible. |  |
| :---: | :---: | :---: |
| Contiguration | $\begin{aligned} & \text { VC404 } \\ & \text { VC404/EXP } \\ & \text { VC404/RO } \end{aligned}$ | Export version $230 \mathrm{~V}, 50 / 60 \mathrm{~Hz}$. Also $100 \mathrm{~V}, 50 / 60 \mathrm{~Hz}$. Receive only terminal (Deletes keyboard from VC404). |
| Communication | Code | ASCII |
|  | Type | Serial asynchronous. |
|  | Speed | $110,300,600,1200,2400,4800,9600,19200$ baud, externally switch selectable. |
|  | Method | Character by character (conversational). |
|  | Made | Full or half duplex |
|  | Parity | Odd/Even/Mark/Space, switch selectable. |
|  | Interface | EIA RS232C. CCiTT-V. 24 ( 20 mA current loop accessory available). |
| Screen Presentalion | Display Unit | 30 cm (12 inch) non-glare CATT. |
|  | Display Format | 24 tines $\times 80$ characters, 1920 characters. |
|  | Character Type | $5 \times 7$ dot matrix ( $7 \times 10$ field) |
|  | Character Size | $2 \mathrm{~mm} \times 4 \mathrm{~mm}$ |
|  | Character Generation | ROM/PROM. |
|  | Refresh Rate | $60 \mathrm{~Hz} ., 50 \mathrm{~Hz}$ switch selectable. |
|  | Retresh Memory | Static RAM. |
|  | Character Set | 128 ASCII characters. upperfower case. |
| Keytoard | Detached typewriter keyboard with Auto Repeat, Line Fe Screen, Escape, Break. Tab, and Caps Lock Keys. | d. Back Space. Cursor Up. Cursor Righ1, Home. Clear |
| Data Entry | Rod Mode: Bottom line with single line roll-up. Page Mode: Page overwrite. |  |
| Terminal functions | Cursor | Non-destructive, blinking block cursor |
|  | Control Functions | Left. Aight. Up, Down, Home, Clear and Home. Direct $X$-Y cursor addressing using cursor control comenand. EOL (Clear to End of Line), EOS (Clear to End of Screen) |
| Audible Alam Operator Controls | On receipt of Control G (BEL code) from computer or keyboard. |  |
|  | Front Panel: Power Off/On, Display Brightness Rear Panel: Baud Rate, Parity, Transparent/Tape Mode. Keyboard: Local/Remote. Half/Full Duplex. Roll/Page. AS | CI/APL |
| Power | $115 \pm 10$ VAC, $50 / 60$ Hz. 50 VÄ NormalÓOperating Power, 2 A peripheral, Optional $230 \pm 20 \mathrm{VAC} 50 / 60 \mathrm{~Hz}, 50 \mathrm{VA}$. | CSA Approval maximum input current unit and attached |
| Overtosed Protoction | Terminal: 1A Fast Blow (0.6A fast Blow with 230 V Option) Display: Internal 3A Fast Blow |  |
| Physical | VC404 <br> VC404/RO <br> Keyboard (KB404 Standard) <br> Keyboard (KB1) | $41 \mathrm{~cm} . W \times 52 \mathrm{~cm} . \mathrm{O} \times 34 \mathrm{~cm} . \mathrm{H} .14 \mathrm{~kg}$ $41 \mathrm{~cm} . \mathrm{W} \times 37 \mathrm{~cm} . \mathrm{D} \times 34 \mathrm{~cm} . \mathrm{H} .12 \mathrm{~kg}$. <br> $41 \mathrm{~cm} . W \times 20 \mathrm{~cm} . D \times 7 \mathrm{~cm} . \mathrm{H}, 2 \mathrm{~kg}$. <br> $53 \mathrm{~cm} . \mathrm{w} \times 22 \mathrm{~cm} . \mathrm{D} \times 7 \mathrm{~cm} \mathrm{H}, 3 \mathrm{~kg}$ |
| Documentation | VC404 Operator's Manual. VC404 Service Manual (Optional). |  |
|  | Options | Interface Cables |
| Oplion APL: | APL/ASCII Switchable Character Set - Typewriter Paired (no overstrikes) $\qquad$ | CE01-2M: RS232C (CCITT-V.24) Terminal to Data Set Cable |
| Option SPI: | Switched Serial Bidirectional Peripheral Interface | CIO4-2M: 20 mA . Current Loop Adaptor Cable |
| Option PIP: | Parallel Interface Port |  |
| Option CDS: | Coloured Anti-Glare Display Screen (specity Amber, Green) |  |
| Option K日1: | Numeric Pad and Twetve Function Keys |  |
| Option SSO: | Split Speed Option. Transmit and receive speeds can differ. |  |
| Option Ccs: | Custom Character Set (Swedish, German, French, etc.) |  |

Specifications subject to revision without notice


Volker-craig inc.
333 Metro Park
Rochester. New York 14623 USA
? 171614751221
Volker-craig (UK)imited
Volker-Crag House, Olde Eivets. Tolpits Lant.
Wattord, Hertordihire. England
T. 0923-7758 Tolex: 51.25102

## The Printer

Manufactured by NEC Information Systems inc.

# spinwriter ${ }^{\text {"' }}$ TERMINALS OPERATOR'S GUIDE 

## PROPRIETARY NOTICE

The information and design disclosed herein were originated by and are the property of Nippon Electric Company, Limited (NEC). NEC reserves all patent, proprietary design, manufacturing, reproduction use, and sales rights thereto, and to any article disclosed therein, except to the extent rights are expressly granted to others. The foregoing does not apply to vendor proprietary parts.

Specifications remain subject to change to allow the introduction of design improvements.

B-pyrjght 1979 (C)
NEC Information Systems, Inc.
5 Militia Drive Lexington, MA 02173

Printed in U.S.A.

## CONTENTS

Page
CHAPTER 1 INTRODUCTION
1.1 DESCRIPTION. ..... 1-1
1.2 SPECIFICATIONS ..... 1-1
1.3 RELATED DOCUMENTS ..... 1-3
CHAPTER 2 OPERATING INSTRUCTIONS
2.1 OPERATOR CONTROL PANEL ..... 2-1
2.2 KEYBOARD (MODELS 5520/5525 ONLY) ..... 2-5
2.2.1 Alphanumeric Section ..... 2-5
2.2.2 Numeric Section. ..... 2-7
2.2.3 Control Section. ..... 2-7
2.3 PAPER POSITIONING AND PRINTING ADJUSTMENTS ..... 2-8
2.4 PAPER LOADING INSTRUCTIONS ..... 2-10
2.4.1 Friction-Feed Paper Loading ..... 2-12
2.4.2 Pin-Feed Paper Loading. ..... 2-12
2.4.3 Forms-Tractor Paper Loading ..... 2-13
2.5 SPINWRITER PREPARATION. ..... 2-13
2.6 TYPICAL OPERATING PROCEDURES ..... 2-14
2.7 SELF-TEST MODE ..... 2-14
2.8 TROUBLESHOOTING GUIDE ..... 2-16
CHAPTER 3 MAINTENANCE AND REPLACEMENT PROCEDURES
3.1 MAINTAINING HIGH QUALITY PRINT ..... 3-1
3.2 RIBBON CARTRIDGE REPLACEMENT ..... 3-2
3.3 PRINT THIMBLE REPLACEMENT ..... 3-2
3.4 FRICTION-FEED ASSEMBLY REMOVAL ..... 3-4

## CONTENTS (contd)

Page3.5 FORMS-TRACTOR ASSEMBLY REMOVAL ..... 3-4
3.6 PIN-FEED PLATEN REMOVAL ..... 3-6
3.7 FRICTION-PLATEN REMOVAL. ..... 3-7
APPENDIX A MODELS 5510/20 ..... A-1
APPENDIX B MODELS 5515/25 ..... B-I
GLOSSARY ..... Glossary-1

## ILLUSTRATIONS

Figure Title Page
2-1 SPINWRITER Controls and External Components ..... 2-1
2-2 SPINWRITER Terminals Operator Control Panels ..... 2-5
2-3 Keyboard Layout (Models 5520/5525 Only) ..... 2-6Printer Controls2-9
Rear Paper-Feed Path2-11
2-6 Bottom Paper-Feed Path - (Optional Feature) ..... 2-11
2-7 Typical Test Pattern Printout ..... 2-15
3-1 Ribbon Cartridge Removal ..... 3-3
3-2 Print Thimble Removal. ..... 3-3
3-3 Friction-Feed Attachment Removal (Right Side Only ..... 3-5
3-4
Forms-Tractor Assembly Removal ..... 3-5

3-5

3-5 Pin-Feed Platen Removal ..... 3-6
3-6 Friction-Platen Removal ..... 3-7
TABLES

Table
1-1
2-1
2-2
A-1
A-2
A-3
A-4
A-5
A-6
B-1

Title
Page
Tr

## -

SPINWRITER Terminals Specifications.................... 1-2
Operator Control Panel........................................................2-2


ESCAPE Key Functions
A-2
Horizontal Tab Function
A-3
Absolute Vertical Tab Functions....................... A-4
Spacing and Form Advance Control A-5

- 6 ASCII Coding Charts A-6
Diablo-Compatible Plus Xerox-Compatible Plus Escape Key Functions

B-I

B-3 Decimal Values for ASCII Characters B-4


Model 5510 SPINWRITER


Model 5520 SPINWRITER

## CHAPTER 1

## INTRODUCTION

This guide provides you with a general description, operating instructions, maintenance and replacement procedures, and a troubleshooting guide for SPINWRITER Terminals. Included are specifications, use of operator controls, procedures for replacing certain items, and suggestions to help you maintain high quality printing. A glossary has been added for your use.

### 1.1 DESCRIPTION

SPINWRITER Terminals are serial-impact character printers which use a microprocessor to control printing operations. Servo motors control carriage movement, print element positioning, ribbon movement and paper movement. The SPINWRITER provides high quality printing at rates up to 55 characters per second (maximum). When used in a standard communication network, the SPINWRITER can communicate in either half duplex or full duplex mode at rates up to 1200 baud. The printing element used by the SPINWRITER is a unique, reinforced plastic "thimble" which contains up to 128 fully formed characters of various typefaces. Thimbles that contain up to 125 characters have a cutout so that you can see the last character printed. The ribbons used are made of black or red/black nylon fabric or of black multi-strike film; the ribbons are contained in easily replaceable cartridges.

You may select the printing format at 10 or 12 characters per inch and up to 163 characters per line. Bidirectional printing, fine-line plotting, and graphing are available. you can position the print thimble within $1 / 120$ th inch horizontally and $1 / 48 \mathrm{th}$ inch vertically.

### 1.2 SPECIFICATIONS

Table 1-1 lists specifications for SPINWRITER Terminals. These specifications should be adhered to for SPINWRITER installation and operation.

Table l-l SPINWRITER Terminals Specifications


Table l-l SPINWRITER Terminals Specifications (contd)

| FEATURE | SPECIFICATION |
| :---: | :---: |
| Power Requirements | $115 \mathrm{Vac}, \pm 15 \%, 50 / 60 \mathrm{~Hz} 03.5 \mathrm{amps}$ or $230 \mathrm{Vac},+15 \%$, e 2 amps (option) |
| Environment | $\text { Operating: } \begin{aligned} & 40^{\circ} \mathrm{F} \\ & \left.38^{\circ} \mathrm{C}\right) \end{aligned}\left(5^{\circ} \mathrm{C}\right) \text { to } 100^{\circ} \mathrm{F}$ |
|  | Storage: $\quad-4^{\circ} \mathrm{F}\left(-20^{\circ} \mathrm{C}\right)$ to $158^{\circ} \mathrm{F}$ |
| Humidity | Operating: $10 \%$ to $85 \%$ (No Condensation) |
|  | Storage: $10 \%$ to $95 \%$ (No Condensation) |
| Altitude | Operating: Sea Level to $10,000 \mathrm{ft}$ |
|  | Storage: Sea Level to $25,000 \mathrm{ft}$ |
| Acoustic Noise | 67 dBA (without Covers) |
|  | 60 dBA (with Covers) |
| INTERFACES |  |
| Model |  |
| 5510/20 | RS-232-C, Current Loop |
| 5515/25 | Diablo-Compatible Plus (Models |
|  | Loop Xerox-Compatible Plus (Models 1700/1710) |

### 1.3 RELATED DOCUMENTS

The following documents, relating to the SPINWRITER Terminals, are available from NEC Information Systems, Inc.

SPINWRITER Terminals Product Description, Doc. No. 10005
SPINWRITER Maintenance Manual, Doc. No. 10000
SPINWRITER Theory of Operations Manual, Doc. No. 10001

## CHAPTER 2

## OPERATING INSTRUCTIONS

This chapter tells you how to operate the SPINWRITER. It describes the control panel switches and indicators, and the keyboard functions; it gives you instructions on how to load the paper and position it, and outlines step-by-step procedures to run the machine. Specific operations vary with the SPINWRITER used and the options included; however, you can use the general information provided here for almost all your needs. Figure $2-1$ shows SPINWRITER controls and external components.


Figure 2-1 SPINWRITER Controls and External Components

### 2.1 OPERATOR CONTROL PANEL

Table 2-1 lists the controls and indicators on the control panel. The switches on the panel are protected by an acrylic panel. Figure 2-2 shows the two variations of control panels: A is the control panel for Models 5510/5515 and 5520/5525 and B is the control panel for Model 5510 with a remote/local switch.

Table 2-l Operator Control Panel

| PANEL LABEL | SWITCH/ INDICATOR | FUNCTION |
| :---: | :---: | :---: |
| POWER | $\begin{aligned} & \text { 2-Position } \\ & \text { Rocker Switch } \end{aligned}$ | Controls ac power to SPINWRITER. |
| POWER | Indicator | Illuminates when ac power is applied. |
| SET TOF (Top of Form) | Spring-Loaded Rocker Switch | Stores contents of FORM LENGTH thumbwheel switches. <br> Note: Position paper at desired first line before pressing this switch. |
| $\begin{aligned} & \text { FF (Form } \\ & \text { Feed) } \end{aligned}$ | Spring-Loaded Rocker Switch | Moves paper to top line of next form. |
| ALARM | Indicator | Illuminates if one of following occurs: Parity Error, Framing Error, Cover Open, Paper Out, Ribbon End, Check Condition, Buffer Overflow. |
|  | Audible Alarm | 1. Sounds for about $1 / 2$ second when errors are produced. |
|  |  | 2. Sounds for about $1 / 2$ second upon receipt of Bell Code. <br> 3. For a check condition, a repeating audible alarm is produced. |
| RESET | ```Spring-Loaded Switch``` | Clears ALARM indicator if alarm condition is cleared. Light is extinguished. |
| $\begin{aligned} & \text { SP 10-12 } \\ & \text { (Space) } \end{aligned}$ | $\begin{aligned} & \text { 2-Position } \\ & \text { Rocker Switch } \end{aligned}$ | Selects either 10 or 12 characters/in. It is set at 10 for 10 -pitch thimbles and 12 for 12 -pitch thimbles. |
|  |  | NOTE <br> The number of characters/ in. is set by internal program control (Escape code, see 2.2.1). |

Table 2-1 Operator Control Panel (contd)


Tabin 2-1 Operator Controi Panel (contd)


A. Control Panel for $5510,5515,5520$, and 5525

B. Control Panel for Model 5510 with Remote/Local Switch

Figure 2-2 SPINWRITER Terminals Operator Control Panels

### 2.2 KEYBOARD (Models 5520/5525 Only)

The SPINWRITER keyboard is divided into three sections as shown in Figure 2-3: (A) alphanumeric, (B) numeric, and (C) control.

### 2.2.1 Alphanumeric Section

Most of the keys in the alphanumeric section function like those on a typewriter. For example, when you press the SHIFT key or SHIFT LOCK key and any of the alphanumeric keys (letter or number), an upper case character prints.
a. Repeat Keys

When you press and hold the SPACE, BACKSPACE, RETURN, LINE FEED, -, or _ keys, the code automatically repeats.
b. Special Keys

Control (CTRL), Escape (ESC), LINE FEED, and Delete (DEL) are special keys. Use the CTRL and ESC keys to vary normal printing operations, carriage movement, or paper movement. These keys are discussed in the following paragraphs.


Figure 2-3 Keyboard Layout (Models 5520/5525 Only)

## CTRL

The CTRL key, when used with another key, generates a special function or action. For example, when you press "CTRL" and "J" at the same time, a line feed occurs. When you press the "CTRL" and "K" keys at the same time, a vertical tab is performed. You can also use the CTRL key for other functions (see Table A-l in Appendix A).

## ESC

The Escape key also generates a special function or machine action when used with another key,. For example, pressing ESC and $M$ (or $m$ ) at the same time sets the left margin. Table A-2 lists additional functions performed with the ESC key.

Similarly, using the ESC key with other keys sets horizontal tabulations (Table A-3) and vertical tabulations (Table A-4). To vary spacing between characters and between lines, use the ESC key as detailed in Table A-5. (Table A-6, ASCII Coding Chart, is added for reference purposes.)

For CTRL and ESC key functions for Diablo-Compatible and Xerox-Compatible Plus, see the following tables in Appendix B:

Table B-l: ESC Key Functions
Table B-2: ASCII Coding Chart
Table B-3: Decimal Values for ASCII character for Horizontal Motion Index (HMI)--spacing between character; Vertical Motion Index (VMI)--spacing between lines.

## LINE FEED

Press LINE FEED key to advance the paper by one line. No carriage return occurs unless AUTO LINE FEED has been selected internally.

DEL
DEL key, in remote mode, transmits the delete code instead of printing it. In the local mode, this key does not operate.

### 2.2.2 Numeric Section

The numeric pad (15-key pad) inputs numeric data. Do not use the SHIFT and CTRL keys when inputting numerical data. To help you locate your position on the numeric pad, the number 5 has a raised piece.

### 2.2.3 Control Section

The control section includes the following keys.
a. LOCAL (Remote)

Press this key to enter the local mode; the key automatically locks. In local mode, the SPINWRITER operates as a typewriter. When you release the LOCAL key, the unit enters the remote mode.

In remote mode, the SFINWRITER receives and transmits data.
b. UC ONLY (Upper Case Only)

When you press this key, it locks in place; and the upper case alphabet replaces the lower case alphabet. This key is effective only on alphabet keys. When you press the key again, it unlocks and the machine prints the lower case alphabet. The incoming data is not affected by the position of this key.
C. BREAK

When you press this switch, a Break signal clears all data in the print buffer.
d. AUTO LE

Pressing AUTO LF and the RETURN key gives you a double line feed. You must have both AUTO LF and LOCAL LF set at ON.

### 2.3 PAPER POSITIONING AND PRINTING ADJUSTMENTS

Figure $2-4$ illustrates the controls you will use to position paper and to make adjustments for print quality. The numbers in the following paragraphs correspond to the numbers in the figure.
(1) Platen knobs. These knobs allow the platen to be rotated manually to insert paper and position it properly. The right knob provides variable platen action; when you push the knob in, the platen rolls freely in either direction. You can change the position of the writing line by using this variable platen function.
(2) Copy control lever. This lever moves the platen forward or backward to compensate for different form thicknesses (number of carbons). Place it all the way forward for a single copy, and all the way rearward for an original and five carbon copies. Intermediate positions provide for form thicknesses between these two extremes. When printing on a form of several copies with this lever moved toward the rear, you may have to increase the print bammer intensity for optimum print quality by changing the impression control switch (see Figure 2-4, 9).
(3) \& (4) pressure bail levers and pressure bail. The pressure bail holds the paper against the platen. This is necessary for optimum print quality and quietness. To insert paper, pull the bail forward, away from the platen, by moving one of the levers. When using a pinfeed platen or a forms-tractor assembly, move the pressure bail forward away from the platen. The pinfeed paper clamps or the formstractor assembly doors hold the paper in the optimum position for proper operation.
(5) Ribbon Selector Switch. The ribbon selector switch is located under the top cover under the ribbon cartridge black lever. Place this switch to the left for black ribbon or multi-strike ribbons, and to the right for red/black ribbons.


Figure 2-4 Printer Controls
(6) Silencer hood with combination scale. The silencer hood lowers the printer operation noise level. A long and short hood are available, but a short hood must be used with a forms tractor assembly or a pin-feed platen. When you raise the hood, a switch is activated which inhibits printing; therefore, the hood must be closed for printing. The scale on the hood provides a visual indication of the print head position along the typing line. It is marked for both 10 and 12 characters per inch.
(7) Top cover. The top cover raises easily by lifting upward. It provides access to the printer mechanism when it becomes necessary to replace a ribbon cartridge, to change the print thimble, or to change the hamer impression control switch. When you raise the cover, a switch is activated which inhibits printing; the audible alarm sounds and the alarm on the control panel lights. Therefore, be sure the cover is closed tightly.
(8) Paper release lever. In the forward position, this lever releases tension on the paper, allowing you to reposition or remove the paper. Place the lever in the backward position when printing on a friction-feed platen to ensure proper feeding of the paper. PLACE IT FORWARD WHEN PRINTING ON A PIN-FEED PLATEN OR WHEN USING A FORMS TRACTOR ASSEMBLY.
(9) Impression control switch. This three-position switch located under the top cover controls the printing impression. You may set this switch as follows: L-low for minimum impact pressure which may be required for small typefaces (12 pitch): M-medium for normal impact pressure which is required for most single copy printing; H-high for maximum impact pressure normally only for multiple copies. Poor print quality may result from the incorrect setting of this switch; and in addition, too high an impression setting may result in reduced font life.

### 2.4 PAPER LOADING INSTRUCTIONS

The SPINWRITER has three different types of paper feed: friction feed, pin-feed, and forms-tractor paper feed. When loading paper, refer to the procedure below that applies to the particular type of paper feed for your machine. Figure 2-5 shows rear paper-feed path. Rear feed is similar to paper placement in a typewriter. Figure 2-6 shows you how to load the paper through the bottom of the SPINWRITER. Bottom feed is an optimal feature.

NOTE
If you use a single sheet of paper in the SPINWRITER, raise the paper guide to deactivate the paper out switch.


Figure 2-5 Rear Paper-Feed Path


Figure 2-6 Bottom Paper-Feed Path - (Optional Feature)

## 2.4.l Friction-Feed Paper Loading

a. Raise paper guide and silencer hood.
b. Move the pressure bail away from the platen.
c. Pull paper release lever forward.
d. Insert paper with printing surface down as shown in Figure 2-5.
e. Push paper release lever backward.
f. Push in and rotate the right knob of the platen to move the paper.
g. Pull paper release lever forward.
h. Align the paper horizontally and vertically.
i. Push paper release lever backward.
j. Push paper bail toward the platen.
k. Move paper to desired top of form position.

1. Adjust copy control lever. Place this lever in extreme forward position for a single copy, and adjust it gradually toward rear as the number of copies increases.
$m$. Lower the paper guide and silencer hood.

### 2.4.2 Pin-Feed Paper Loading

a. Raise paper guide and silencer hood.
b. Move the pressure bail away from the platen.
c. Pull paper release lever forward; it must REMAIN in the FORWARD position.
d. Release the paper cutter bail from the platen.
e. Insert paper as shown in Figure $2-5$ or $2-6$ with printing surface down (for rear feed).
f. Align paper feed holes with the left and right pin on the platen; then lower the cutter bail to the platen.
g. Pull paper toward the back lightly to remove slack.
h. Push in and rotate the right knob of the platen to position the paper to the first line position.
i. Lower the paper guide and silencer hood.

### 2.4.3 Forms-Tractor Paper Loading

a. Raise paper guide if rear feed is used, and raise the silencer hood.
b. Move the pressure bail away from the platen.
c. Pull paper release lever forwarx; it must remain in the FORWARD position.
d. Open tractor doors.
e. Insert paper as shown in Figure $2-5$ or $2-6$ with printing side down (for rear feed).
f. Align paper feed holes with the pins of the left and right tractor assemblies.
g. Close left tractor door.
h. Align right tractor with paper feed holes. You may have to move the tractor assemblies to do this. Release the locking knobs and slide the assemblies to the desired position.
i. Push in and rotate the right knob of the platen to position the paper to the first line position.
j. Lower the paper guide and the silencer hood.

### 2.5 SPINWRITER PREPARATION

NOTE
Before you apply power to the SPINWRITER, make sure that the carriage is not positioned to the extreme left or to the extreme right.
a. Raise the top cover and check that the impression control switch (see $2.3,9$ ) and the ribbon selector switch (see $2.3,5$ ) are in the correct positions.
b. Make sure paper, ribbon, and print thimble are properly installed.
C. Check to make sure that all front panel control switches are properly set (see Table 2-1).
d. Close the cover.
e. Connect the power cord to an ac outlet.
f. Set the POWER switch to the ON position; observe that the POWER indicator lights, and the carriage mover to the first print position.
g. Place Remote/Local switch on keyboard in desired position (see Table 2-1).

### 2.6 TYPICAL OPERATING PROCEDURES

To operate the SPINWRITER in the remote mode, you must follow specific procedures. These procedures are determined by the device that the SPINWRITER will communicate with (host device). To communicate between the SPINWRITER and the host device, make sure the operating characteristics of both are compatible. You must establish transmission speed (baud rate), type of data transmission (half or full duplex), and type of parity (see Table 2-1). All SPINWRITER control switches, other than the $S P$ switch, should be set before establishing a communication link. The $S P$ switch is set according to the type of printing thimble used.

### 2.7 SELF-TEST MODE

SPINWRITER models have a built-in, self-test program which give you a repeated printout of alphanumerics and symbols. Figure 2-7 shows a typical test pattern printout. Press the FORM LENGTH switches (see Table $2-1$ ) to vary the column width and line spacing of the printout. In the Test Mode, with a FORM LENGTH setting of 13, the machine prints the test pattern in 130 columns, as shown in Figure 2-7. If you set the FORM LENGTH switch at any other number, the test pattern is pointed in 30 columns.

Observe the test pattern results. If the machine is malfunctioning, describe these results to your service representative who may provide verbal instructions on how to correct a problem.

To print the test pattern, proceed as follows:
a. Place the TEST switch in the ON position.
b. Press the LOCAL key on the keyboard, and place the TEST switch in the ON position.
c. Place the TEST switch in the OFF position to stop the test.

TAE QUICK BROWN FOX JUMPS OVER THE LAZY DOG 1234567898 +-X:=\$8() THE QUICK BRONN POX JUMPS OVER THE LAZY DOG 1234567890 +-X: $=\$ 8$ () THE QUICK BRONN FOX JUMPS OVER TEE LAZY DOG 123 (156 7890 +-X: $=\$ 8$ (
 THE OUICK BRONN FOX JUMPS OVER TRE LAZY DOG $1234567890+-X:=\$ 8$ () THE QUICK BROWN FOX JUNPS OVER THE LAZY DOG 123 456 7890 +-X: $\overline{\text { I }}$ \$8 () THE QUICK BROWN FOX JUMPS OVER THE LAZY DOG 1234567890 +XX: $5 \%$ () THE QUICK BROWN FOX JUMPS OVER THE LAZY DOG $1234567892+-X ;=\$ 4\}$
 THE QUICK BROWN FOX JUMPS OVER TEE LAZY DOG $1234567890+-X: \pm \$ 8()$

 THE QUICK BROWN FOX JUMPS OVER TEE LAZY DOG 123 156 7890 +-X: $=\$ 8()$ THE QUICK BROWN FOX JUMPS OVER THE LAZY DOG 1234557890 +-X:mS8 () THE OUICK BROWN FOX JUMPS OVER THE LAZY DOG 1234567890 +-X:=\$8 () THE QUICK BROWH FOX JUNPS OVER THE LAZY DOG $1234567890+-X:=58\}$ THE QUICK BRONN FOX JUMPS OVER THE LAZY DOG $1234567890+-X:=5 \%$ ? THE QUICK BROWN FOX JUMPS OVER THE LAZY DOG $1234567890+-\mathrm{X}$; 2 F ( THE OUICK BROWN FOX JUMPS OVER THE LAZY DOG 123 456 7890 +-X: THE OUICK BRONN FOX JUMPS OVER THE LAZY DOG $123456789 \mathrm{~g}+-\mathrm{X}:=5$ THE OUICK BROWN FOX JUMPS OVER THE LARY DOG $123456789+-x:=58$ ? THE OUICK BROWN FOX JUMPS OVER THE LAZY DOG $1234567890+-X:=58$ ( THE OUTK BRON FOX JUHPS OVER THE LAZY DOG $1234567004+-x=\$ 8$ (
 THE QUICK BRONN FOX JUMPS ONER THE LAZY DOG 1234567890 +X: $=\$ 8( \})$ THE QUICK BRONN FOX JUNPS OVER THE LAZY DOG $1234567896+-X:=\$ 8()$
THE QUICR BROWN FOX JUMPS OVER THE LAZY DOG $1234567896+-X:=\$ \$( \})$ THE QUICR BROWN FOX JUMPS OVER THE LAZY DOG 123456
THE QUICR BROWN FOX JUMPS OVER THE LAZY DOG 123
456
7896
+-X: THE QUICR BRONN FOX JUMPS OVER THE LAZY DOG 1234567890 +-X: $=\$ 8$ ()
 THE QUICR BROWN FOX JUMPS OVER THE LAZY DOG $1234567890+-X: \pm \$ \%()$
THE QUICR BROWN POX JUMPS OVER THE LAZY DOG $1234567890+-X:=\$ 4()$
 THE QUICK 日ROWN POX JUMPS OVER THE LAZY DOG $1234567890+-X:=\$ 8()$
THE QUICK EROWN POX JUMPS OVER THE LAZY DOG $1234567898+-X:=\$ 8()$ THE QUICR BROWN FOX JUMPS OVER THE LAZY DOG 1234567890 +-X:=\$\% () THE QUICK BROWN FOX JUMPS OVER THE LAZY DOG 1234567890 +-X: 7 \$ 7 () THE QUICK BRONN FOX JUMPS OVER THE LAZY DOG $1234567890 \quad+-\mathrm{X}:=\$ 8$ ( THE QUICK BROWN FOX JUMPS OVER THE LAZY DOG $123456789{ }^{2}+-X:=\$ 8$ ( THE QUICK BROWN FOX JUMPS OVER THE LAZY DOG 1234567890 4-X: 5 S§ ( THE QUICR BROWN FOX JUMPS OVER THE LAZY DOG 1234567898 +-X: $58($ THE QUICK BRONN FOX JUMPS OVER TEE LAZY DOG 1234567890 +-X:=\$\% ( THE QUICK BROWN FOX JUMPS OVER THE LAZY DOG 1234567890 +-X:=\$气() THE QUICK BRONN FOX JUMPS OUER THE LAZY DOG $1234567890+\rightarrow X:=\$ \%$ ( THE QUICK BRONN FOX JUMPS OVER THE LAZY DOG 1234567890 t-X: $=\$$ () THE QUICK BRONN FOX JUNPS OVER THE LAZY DOG 123 456 7890 +-X:=\$\% THE OUICK BROHN FOX JUNPS OVER THE LAZY DOG 1234567890 +-X: 3 \$ 2() THE QUICK BRONN FOX JUMPS OVER THE LAZY DOG 123 456 $7890 \quad 4-\mathrm{X}:=\$ 81$ THE QUICK BRONN FOX JUMPS OVER THE LAZY DOG $1234567890+-X: 4 \$ \%$ THE QUICR BRONN FOX JUMPS OVER THE LAZY DOG 1234587890 +-X:=58 () THE QUICR BRONN FOX JUMPS OVER THE LAZY DOG $1234567890+-X:=5 \%$ ( THE QUICR BRONN FOX JUMPS OVER THE LAZY DOG 123 456 7890 +-X:=\$8 () THE OUICK BROWN FOX JUMPS OVER THE LAZY DOG $1234567890+\mathrm{X}: \pm \$ 8()$ THE QUTCR BRONN FOX JUMPS OVER THE LAZY DOG $1234567890+-X:=\$ 8()$ THE QUICK BROWN POX JUMPS OVER THE LAZY DOG $1234567890+-X:=\$ 8$ (

The guick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The guick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The guick brown fox jumps over the lazy dog The guick brown fox jumps over the lazy dot The quick brown fox jumps over the lazy dog The quick brown fox tumps over the lazy dog The quick brown fox jumps over the lazy dog The guick brown fox jumpe over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The guick brown fox jumps over the lazy dog The quick brown fox jumps over the $1 a z y$ dog the quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy. dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The guick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The guick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps aver the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog The quick brown fox jumps over the lazy dog

Figure 2-7 Typical Test Pattern Printout

### 2.8 TROUBLESHOOTING GUIDE

Table 2-2 lists several problems which you may encounter, their causes, and the corrective action which you should take. If, after taking corrective action procedures, the machine is still not functioning properly, call your service representative.

Table 2-2 Troubleshooting Guide


## Table 2-2 Troubleshooting Guide (contd)

| PROBLEM INDICATION | CAUSE | CORRECTIVE ACTION |
| :---: | :---: | :---: |
| Paper Tearing | Paper not properly loaded <br> Obstruction in paper path <br> If using forms tractors, too much tension may exist Paper release lever may be engaged | 1. Check paper loading. <br> 2. Adjust tractors. <br> 3. Check paper release lever (see 2.3). |
| Printing Light or not sharp | Ribbon worn, jammed or broken Ribbon or thimble not installed properly | 1. Replace, if necessary (see 3.2, 3.3). <br> 2. Check installation. |
|  | Copy control lever set incorrectly | 1. Check position of copy control (see 2.3). |
|  | Impression switch set incorrectly <br> Damaged platen or thimble | 2. Check switch setting. <br> 3. Inspect for mars, and/or abrasions Replace, if necessary. |
| REMOTE OPERATIONS |  |  |
| Alarm indicator <br> lights <br> Audible alarm <br> sounds once ㄱymbol printed | Parity or framing error | 1. Check PARITY and SPEED switches for compatibility with host device (see Table 2-1). <br> 2. Press RESET |
| Alarm indicator <br> lights <br> Audible alarm sounds repeatedly | Check condition | 1. Press CLEAR switch. <br> 2. The printer is set at initial state. |
| Does not print No carriage movement | No data input | Make sure host device which SPINWRITER is communicating with is operating properly. |
| Alarm indicator lights <br> AuAible alarm | Buffer overflow | 1. Check host device for proper operation <br> 2. Press RESET switch. |

## CHAPTER 3

## MAINTENANCE AND REPLACEMENT PROCEDURES

This chapter suggests ways to help you maintain high quality printing. It includes procedures for replacing ribbons, thimbles, and other assemblies.

### 3.1 MAINTAINING HIGH QUALITY PRTNT

To ensure high print quality, proper attention should be given to such items as different printer control settings, paper quality, ribbon quality, etc.

- Select the proper ribbon....multi-strike ribbons give you sharper impressions than a fabric ribbon. Dried or malfunctioning ribbons result in faded print images.
- Choose high quality paper to obtain the best print image....sharpest characters and maximum black-and-white contrast.
- Select the proper copy control lever setting....all the way forward for single copy and moved rearward as necessary for additional copies.
- Set the impression control switch for the best print image.... low for small typefaces (12 pitch), medium for normal impact pressure, and high for large typefaces or multiple copies.
- Set the space pitch setting so that it matches the pitch of the thimble being used....a mismatch will result in cramped or widely spaced characters.
- Align paper correctly with enough tension so that it does not tear or wrinkle.
- Keep the platen clean and free of mars and scratches.
- Establish quality standards for certain jobs....similar jobs will be prepared in a similar manner and require similar quality.


### 3.2 RIBBON CARTRIDGE REPLACEMENT

Replace the ribbon cartridge as follows:
a. Turn POWER off and raise the top cover.
b. Hold the ribbon cartridqe lightly; at the same time, push down on the two locking tabs which hold the cartridge in place, lif: the cartridge out (see Figure 3-1).
c. Take the new cartridge and rotate the manual feed knob in the direction indicated by the arrow to establish tension on the ribbon.
d. Place the new ribbon cartridge over the mounting plate; insert the ribbon between the card holder and card holder bracket.
e. Insert the ribbon in the ribbon sensor if a multistrike ribbon is being used (see Figure 3-2).
f. Press the ribbon cartridge downward until the locking tabs engage.

NOTE

> It may be necessary to rotate the manual feed knob on the cartridge in the directior indicated by the arrow to ensure proper seating.
g. Check tension on the ribbon (see step c).
h. Close the top cover and restore ac power.

### 3.3 PRINT THIMBLE REPLACEMENT

The print thimble may be replaced as follows:
a. Turn POWER off and raise the cover.
b. Remove the ribbon cartridge (see 3.2).
c. Push hammer lock lever toward the platen (Figure 3-2), at the same time tilt the hammer cover toward the front.
d. Slide the lock piece, at the center of the print thimble, horizontally and then to the upright position.

NOTE
When handling print thimble, hold it at the base to avoid possible damage to the character tupe areas.


Figure 3-2 Print Thimble Removal
e. Lift the print thimble upward from the carriage.
f. Place new print thimble in position aligning the square hole with the stud (Figure 3-2A).

NOTE
Be sure that the replacement thimble (10 or 12 ) and the pitch setting match, and use light pressure on the base of the thimble to ensure that it is seated fully downward.
g. Lay the lock piece flat and slide it until it is positioned as shown in Figure 3-2A.
h. Push the hammer and its cover into the locked position.
i. Install the ribbon cartridge.
j. Close the cover and restore ac power.

### 3.4 FRICTION-FEED ASSEMBLY REMOVAL

If this option is installed, it can be removed in the following manner:
a. Turn POWER off and raise the top cover.
b. Move the pressure bail away from the platen.
c. Press the lock levers and simultaneously raise the assembly upward and toward the rear of the printer as shown in Figure 3-3.
d. Close the cover and restore ac power.

### 3.5 FORMS-TRACTOR ASSEMBLY REMOVAL

If this option is installed, it can be removed as follows:
a. Turn POWER off and raise the top cover.
b. Move the pressure bail away from the platen.
c. Press the locking levers and raise the assembly upward and toward the rear of the printer to remove it (Figure 3-4).
d. Close the top cover and restore ac power.


Figure 3-3 Friction-Feed Attachment Removal (Right Side Only)


Figure 3-4 Forms-Tractor Assembly Removal

### 3.6 PIN-FEED PLATEN REMOVAL

If this option is installed, it can be removed as follows:
a. Turn POWER off and raise the top cover.
b. Move the pressure bail away from the platen.
c. Press the locking tabs and lift the platen from the printer (Figure 3-5).
d. Insert the replacement platen into position aligning the platen gear with the line feed idle gear. Press the locking tabs, and press the platen downward until it locks in place.
e. Close the top cover and restore ac power.


Figure 3-5 Pin-Feed Platen Removal

### 3.7 FRICTION-PLATEN REMOVAL

The friction platen may be removed as follows:
a. Turn POWER off and raise the top cover.
b. Remove the friction-feed attachment or forms-tractor assembly, if installed.
c. Press the locking tabs and lift the platen upward out of the printer (see Figure 3-6).
d. Insert the replacement platen into position aligning the platen gear with the line feed idle gear.

NOTE
Because it is possible to install the platen backwards, be sure that the widest gear is on the right as the platen is installed from the front.
e. Grasp the platen knobs, press the locking tabs, and press platen downward until it locks into place.
f. Close the top cover and restore ac power.


Figure 3-6 Friction-Platen Removal

## APPENDIX A

## MODELS 5510/20

Table A-1 CTRL Control Key Functions

| lst | CTRL |
| :---: | :---: |
| 2nd |  |
| A (or a) | SOH (Start of Heading) |
| B (or b) | STX (Start of Text) |
| C (or c) | ETX (End of Text) |
| D (or d) | EOT (End of transmission) |
| E (or e) | ENQ (Enquiry) |
| F (or f) | ACK (Acknowledge) |
| G (or g) | BEL (Bell) |
| H (or h) | BS (Backspace) |
| I (or i) | HT (Horizontal Tab) |
| J (or j) | LF (Line Feed) |
| K (or k) | VT (Vertical Tab) |
| L (or 1) | FF (Form Feed) |
| M (or m) | CR (Carriage Return) |
| N (or n ) | So (Shift Out) |
| - (or o) | SI (Shift In) |
| P (or p) | DJ.E (Data Link Escape) |
| Q (or q) | DC 1 (Device Control 1) |
| R (or r) | DC 2 (Device Control 2) |
| S (or s) | DC 3 (Device Control 3) |
| T (or t) | DC 4 (Device Control 4) |
| U (or u) | NAK (Negative Acknowledge) |
| V (or v) | SYN (Synchronous Idle) |
| W (or w) | ETB (End of Transmission Block) |
| X (or x ) | CAN (Cancel) |
| Y (or y ) | EM (End of Medium) |
| Z (or z) | SUB (Substitute) |
| - (underline) | US (Unit Separator) |
| [ or | ESC (Escape) |
| $2 \quad 1$ | RS (Record Separator) |
|  | GS (Group Separator) |
| , or : | FS (File Separator) |

## Example:

To set vertical tab, press the following keys in this order:
lst key CTRL
2nd key $K$ (or $k$ )

| ESC 1 | Set Horizontal Tab |
| :---: | :---: |
| ESC 2 | Reset Horizontal Tab (Individual) |
| ESC 3 | Print in Red |
| ESC 4 | Print in Black |
| ESC 5 | Set Vertical Tab |
| ESC 6 | Reset Vertical Tab (Individual) |
| *ESC 7 | Clear all Tabs and FF Length |
| ESC 9 | Reverse Line Feed |
| ESC < | Reverse Print (Right-to-Left) On |
| ESC = | Read and store Operator Control Switches |
| ESC > | Forward Print (Left-to-Right) On |
| *ESC ? | Set Format Mode |
| *ESC @ CR | Reset Format Mode |
| ESC J or j | Set Right Margin |
| ESC K or k | Reset Right Margin |
| *ESC L or 1 | Set FF Length |
| ESC M or m | Set Left Margin |
| ESC 0 or 0 | Reset Left Margin |

(Tables A-3 through A-5 list additional ESC functions for Models 5510/5520.)

## Examples:

To set the left margin, press the following keys in this order:
lst key ESC
2nd key $M$ (or m)

* You can set FORM FEED (FF) length from the keyboard or from a remote location by using the ESC keys as follows:

1. ESC L (or l)
2. ESC ?

These actions load the number of line feeds into the machine for FF length and Format Mode. Additional ESC key functions reset machine as follows:
3. ESC L (sets new FF length)
4. ESC @ CR (resets Format mode)

The new FF count will continue to be used until you change FF by any of the following actions:

1. PWR OFF
2. CLEAR
3. ESC L (or 1)
4. ESC 7

Table A-3 Horizontal Tab Function


CHARACTER KEY $\rightarrow$ POB POSTION
Example:
To tab directly to horizontal position 59 , press the following keys in this order:

1st key ESC
2nd key $Q$ (or q)
3rd key $Z$ (or 7)

Table A-4 Absolute Vertical Tab Functions


CHARACTER KEY TAB POSITION
Example:
To tab to a vertical position 26 lines before the preset line (reverse), press the following keys in this order:
lst key ESC
2nd key $X$ (or $x$ )
3rd key $Z$ (or 2)

Table A-5 Spacing and Form Advance Control

|  |  |  | Spacing |  | Advance |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1st | 2nd | 3rd | (inches) | 3rd | (inches) |
| ESC | 1 | @ | 0 | P | 1/48 |
|  |  | A | 1/120 | 0 | 2/48 |
|  |  | B | 2/120 | R | 3/48 |
|  |  | C | 3/120 | S | 4/48 |
|  |  | D | 4/120 | T | 5/48 |
|  |  | E | 5/120 | U | 6/48 (1/8) |
|  |  | F | 6/120 | $V$ | 7/48 |
|  |  | G | 7/120 | W | 8/48 (1/6) |
|  |  | H | 8/120 | $X$ | 9/48 |
|  |  | 1 | 9/120 | $Y$ | 10/48 |
|  |  | J | 10/120 (1/12) | $z$ | 11/48 |
|  |  | K | 11/120 | [ | 12/48 |
|  |  | L | 12/120 (1/10) | 1 | 13/48 |
|  |  | M | 13/120 | ] | 14/48 |
|  |  | N | 14/120 | $\wedge$ | 15/48 |
|  |  | 0 | 15/120 | - | 16/48 |
|  |  |  |  |  |  |

## Examples:

1. To space characters $12 / 120$-inch apart, press the following keys in this order:

1st ESC
2nd $]$
3rd L (or 1)
2. To space lines 6/48-inch apart (8 lines/inch), press the following keys in this order:

1st ESC
2nd $]$
3rd U

*See Table A-I for definitions of ASCII code.

NOTE: Both crlumn 4 and 5 (capital letter $S$ ) and column 6 and 7 (small letter : of all ESC code sequences have same function tiycept DFr, cone).

## APPENDIX B

MODELS 5515/25

3. To set absolute horizontal tab at 65 the following 3-key ESC sequence is used:
lst key ESC
2nd key Tab 3 rd key B
(print position desired plus one per Table B-3)
4. To change spacing between characters (HMI) and between lines (VMI), press ESC key, the CTRL key and another key at the same time, and the desired setting pLUS 1. See Table B-3 for decimal values of the ASCII characters.

To set HMI at 10 , press the following keys in this order:

| lst key ESC |  |
| :--- | :--- |
| 2nd keys CTRL with - | (See Table B-2) |
| 3rd keys CTRL K | (print position desired |
|  |  |

5. To set VMI at 53 , press the following keys in this order:
lst key ESC
2nd keys CTRL with + (see Table B-2)
3rd key 6
(see Table B-3)
6. To set Graphics, use the ESC 3 key; to Reset, use ESC 4.

While in the Graphics mode, carriage movement is completely separated from printing: i.e., printing a character does not automatically move the carriage. The carriage is moved only by executing a tab, space, carriage return, or backspace operation.

The tab commands operate the same as they do in Normal mode. In Graphics mode, however, the space and backspace commands move the carriage only $1 / 60$ inch instead of the horizontal index selected.

Paper movement commands can be used extensively in Graphics. Vertical Tab (VT) and Form Feed (FF) operations are unchanged, but Line Feed (LF) and Negative Line Feed (ESC LF) cause only $1 / 48$ inch of paper movement, instead of the full line (VMI) movement performed in Normal mode.

Table B-2 ASCII Coding Chart

| $\begin{aligned} & \text { CONIROL } \\ & \text { MODE } \end{aligned}$ | $\begin{aligned} & \text { ASCII } \\ & \text { CODE } \end{aligned}$ | UNSHIFTED MODE | $\begin{gathered} \text { ASCII } \\ \text { CODE } \\ \text { (HEXADECEMAL) } \end{gathered}$ | SHIFTED MODE | $\begin{aligned} & \text { ASCII } \\ & \text { CODE } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| NUL | 00 | NUL | 00 | NU. | 00 |
| ESC | 18 | ESC | 1B | ESC | 18 |
| NK. | 00 | 1 | 31 | ! | 21 |
| NOL | 00 | 2 | 32 | @ | 40 |
| NUL | 00 | 3 | 33 | \% | 23 |
| NuL | 00 | 4 | 34 | \$ | 24 |
| NOL | 00 | 5 | 35 | 7 | 25 |
| ML | 00 | 6 | 36 | - | SE |
| NOL | 00 | 7 | 37 | 8 | 26 |
| NUL | 00 | 8 | 38 | * | 2A |
| 1 | $7 \mathrm{7B}$ | 9 | 39 | ( | 28 |
| \} | 7D | 0 | 30 | ) | 29 |
| US | 1 F | - | 2D | , | 5 F |
| RS | $1 E$ | $=$ | 3D | $\mp$ | 28 |
| CS | 10 | - | 60 | $\sim$ | 7 E |
| BS | 08 | BS | 08 | BS | 08 |
| NUL | 00 | NUL | 00 | NU'L | 00 |
| HT | 09 | HT | 09 | HT | 09 |
| DC1 | 11 | 4 | 71 | Q | 51 |
| ETB | 17 | * | 77 | W | 57 |
| DC2 | 12 | e | 65 | E | 45 |
| DC4 | 14 | $\mathbf{r}$ | 72 | R | 52 |
| EM | 19 | c | 74 | T | 54 |
| NAK | 15 | y | 79 | $Y$ | 59 |
| HT | 09 | L | 75 | U | 35 |
| SI | OF | 1 | 69 | 1 | 49 |
| DLE | 10 | $\bigcirc$ | 6 F | 0 | 4 F |
| ESC | 1 B | P | 70 | P | 50 |
| FS | 1 C | 1 | 58 | ] | 5 D |
| LF | OA | $\stackrel{1}{2 F}$ | SC | 1 | 7C |
|  |  | CTRL |  | L | OR |
| SOH |  | LOCK |  |  |  |
| DC3 | 13 | a | 61 | A | 41 |
| EOT | 04 | s | 73 | 5 | 53 |
| ACX | 06 | ${ }^{\text {d }}$ | 64 | D | 44 |
| BEL | 07 | f | 66 | $F$ | 46 |
| BS | 08 | $\underline{8}$ | 67 | G | 47 |
| 1 F | 0 A | $h$ | 68 | H | 48 |
| VT | OH | $J$ | 6 A | J | 4 A |
| FF | OC | k | 6 B | K | 4 B |
| ; | 38 | 1 | 6C | L | 4 C |
| ; | 27 | ; | 38 | : | 3 A |
| GS | 1D | 1 | 27 | " | 22 |
| CR | 0 D | 1 | 7 B | ) | 70 |
|  |  | CR | OD | CR | OD |
|  |  | CTRL |  |  |  |
| SUB | LA | SHIFT |  |  |  |
| CAN | 18 | $z$ | 7A | 2 | 5A |
| ETX | 03 | $\mathbf{x}$ | 78 | X | 58 |
| SYN | 16 | c | 63 | C | 43 |
| STX | 02 | $v$ | 76 | $v$ | 56 |
| So | OE | b | 62 | B | 42 |
| CR | 0 D | $\mathfrak{n}$ | $6 E$ | N | 4E |
|  | 2C | $\pi$ | 6 D | M | 40 |
| , | 2E | , | ${ }^{2} \mathrm{C}$ | $<$ | 3 C |
| / | $2 F$ | $\stackrel{+}{1}$ | 2 E , | > | 3E |
|  |  | I | 2 F | ? | 3 F |


| Tens | Units |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |
| 0 |  | SOH | STX | ETX | EOT | ENO | ACK | BEL | BS | HT |
| 10 | LF | Vt | FF | CR | so | SI | DLE | OC1 | DC2 | DC3 |
| 20 | DC4 | NAK | SYN | ETB | CAN | EM | SUB | ESC | FS | GS |
| 30 | RS | Us | $\mathrm{SP}^{\text {P }}$ | ! | " | \# | \$ | \% | \& |  |
| 40 | 1 | , | * | + | , | - | . | / | 0 | 1 |
| 50 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | : | ; |
| 60 | < | = | $>$ | ? | @ | A | B | c | D | E |
| 70 | F | G | H | 1 | J | K | 1 | M | N | $\bigcirc$ |
| 80 | P | a | R | s | T | u | $v$ | w | x | Y |
| 90 | z | 1 | $\vdots$ | 1 | $\wedge$ | - | . | a | b | c |
| 100 | d | e | $f$ | 9 | h | , | i | k | 1 | m |
| 110 | n | 0 | p | 4 | r | $s$ | t | u | v | $w$ |
| 120 | $x$ | $\checkmark$ | z | ; |  | f | $\sim$ |  |  |  |

## GLOSSARY

| te | - The machine tabs directly to specified print column or line (no previous tab set has been made). |
| :---: | :---: |
| Baud rate | - The number of characters transmitted per second. |
| Bidirectional | - The machine prints while the print head is moving either right or left. |
| Buffer overflow | - Buffer overflow occurs when data is transmitted faster than the 256character buffer can accept it. |
| Character set | - A set or style of alphabetic, numeric, and special characters (symbols). |
| Forms tractor unit | - A device for aligning and feeding continuous forms through the printer. |
| Framing error | - Data is transmitted to the SPINWRITER in an incorrect format: an error will result from an incorrect baud rate setting or the wrong number of internally programmed start and stop bits. |
| Parity | - An internally programed computer checking method in which the total number of binary ls or $0 s$ is computed and checked Parity must be compatible between computer system and host device. |
| Space pitch | - The number of characters per inch printed. |

## USER'S COMMENTS FORM

| Document: SPINWRITER Terminals Operator's Guide |
| :--- |
| Document No.: $10003-01$ |

Please suggest improvements to this manual

Please list any errors in this manual. Specify by page.


Seal or tape all edges for mailing do not use staples.
FOLD HERE

## BUSINESS REPLY CARD FIRST CLASS PERMIT NO. 386 LEXINGTON, MA

NEC Information Systems, Inc. Dept: Publications 5 Militia Drive Lexington, MA 02173

## FOLD HERE

Seal or tape all edges for malfing-do not use staples.

## SA850/851 Bi-Compliant ${ }^{\text {wi }}$ Double Sided Diskette Storage Drive

## TABLE OF CONTENTS

1.0 Theory of Operations ..... 1
1.1 General Operations ..... 1
1.1.1 Head Positioning ..... 1
1.1.2 Diskette Drive Spindle ..... 1
1.1.3 Mead/Write Heads ..... 2
1.2 Recording Format ..... 3
1.2.1 Bit Cell ..... 3
1.2.2 Byte ..... 3
1.2.3 Recording Format (Double Density) ..... 4
1.2.3.1 Rules of Encoding ..... 5
1.2.4 Tracks ..... 6
1.2.5 Track Format ..... 6
1.2.5.1 Sector Recording Format ..... 6
1.2.5.2 Soft Sector Recording Format ..... 6
1.2.6 Typical Track Index Format ..... 6
1.2.6.2 ..... 12
1.3.0 Track Accessing ..... 13
1.3.1 ..... 13
1.3.2 ..... 13
1.3.2.1 ..... 13
1.3.3 Actuator Control Logic (Figure 21) ..... 13
1.3.3.1 Power On Reset ..... 13
1.3.3.2 Forward Seek ..... 13
1.3.3.3 Reverse Seek ..... 14
1.3.4 Track Zero Indicator ..... 14
1.4.0 Read/Write Operations ..... 17
1.4.1 ..... 17
1.4 .2 ..... 17
1.4 .3 ..... 17
1.4 .4 ..... 17
1.4 .5 ..... 17
1.5.0 Read/Write Head ..... 19
1.5.1 ..... 19
1.5.2 ..... 19
15.3 ..... 19
1.5.4 ..... 19
1.6.0 Write Current Operation (Figure 32) ..... 20
1.6 .1 ..... 20
1.6 .2 ..... 20
1.6 .3 ..... 20
1.6 .4 ..... 20
1.7.0 Read Circuit Operation (Figure 33) ..... 21
1.7 .1 ..... 21
1.7 .2 ..... 21
1.7 .3 ..... 21
1.8.0 Interface ..... 22
1.8.1 J1/P1 Connector ..... 22
1.8.2 AC Power ..... 22
1.8.3 DC Power ..... 22
1.8.4 Output Lines ..... 22
2.0 Maintenance Section ..... 25
2.1.0 Maintenance Features ..... 25
2.1.1 Alignment Diskette ..... 25
2.1.2 SA809 Exerciser ..... 25
2.1.3 Special Tools ..... 25
2.2.0 Diagnostic Techniques ..... 25
2.2.1 introduction ..... 25
2.2.2 "Soft Error" Detection and Correction ..... 26
2.2.3 Write Erros ..... 26
2.2.4 Read Error ..... 26
2.2.5 Seek Error ..... 26
2.2.6 Test Points SA850/851 ..... 27
2.2.7 Connectors ..... 27
2.2.7.1 ..... 27
2.2.7.2 ..... 28
2.2.7.3 J3/P3 ..... 28
2.2.7.4 ..... 29
2.2.7.5 J5/P5 ..... 29
2.2.7.6 J61P6 ..... 29
2.3.0 Preventative Maintenance ..... 29
2.3.1 Introduction ..... 29
2.3.2 Preventive Maintenance Procedures ..... 29
2.3.3 Cleanliness ..... 30
2.3.4 Cautions ..... 30
2.4.0 Removals, Adjustments ..... 30
2.4.1 Motor Drive ..... 30
2.4.1.1 Drive Motor Assembly: Pemoval and Installation ..... 30
2.4.1.2 Motor Drive Pulley ..... 30
2.4.2 Head Cover Shield Removal ..... 30
2.4.3 Cartridge Guide Access ..... 31
2.4.4 Sectorindex LED Assembly: Removal and Installation ..... 31
2.4.5 Write Protect Detector ..... 31
2.4.5.1 Write Prolect Detector: Removal and Installation ..... 31
2.4.5.2 Write Protect Detector Adjustment ..... 31
2.4.6 Head Load Mechanism Assembly ..... 32
2.4.6.1 Head Load Mechanism: Removal and Installation ..... 32
2.4.6.2 Head Load Mechanism Adjustment ..... 32
2.4.7 IndexSector Photo Transistor Assembly ..... 34
2.4.7.1 Index/Sector Photo Transistor Assembly: Removal and Installation ..... 34
2.4.7.2 Index Sector Adjustment ..... 34
2.4.8 Spindie Assembly ..... 34
2.4.8.1 Clamp Hub Removal ..... 35
2.4.9 Cartridge Guide ..... 35
2.4.9.1 Cartridge Guide Removal ..... 35
2.4.9.2 Cartridge Guide Adjusiment ..... 35
2.4.10 Head Amplitude Check ..... 36
2.4.10.1 Head Actuator Assembly: Removal and Installation ..... 36
2.4.10.2 Head Penetration Adjustment ..... 37
2,4.10.3 Head Radia! Alignment ..... 43
2.4.10.4 ReadMrite Heads Azimuth Check ..... 43
2.4.11 Door Lock Solenoid and In Use LED Assembly Removal ..... 44
2.4.12 Track 00 Detector: Removal and installation ..... 46
2.4.12.1 Track 00176 Stop Adjusiment ..... 46
2.4.12.2 Track 00 Detector Assembly Adjustment ..... 46
2.4.13 Door Lock Solenoid and In Use LED Assembly Rernoval ..... 46

## LIST OF ILLUSTRATIONS

Figure 1. SA850/851 Functional Diagram ..... 2
2. Bi-Compliant Read/Write Head ..... 2
3. Data Pattern ..... 3
4. Bit Cell ..... 3
5. Byte ..... 4
6. Data Bytes ..... 4
7. FM, MFM and $M^{2} F M$ Encoding ..... 5
8. SA801 Sector Recording Format ..... 6
9. Track Format ..... 7
10. MFM Track Format Comparison ..... 8
11. Index Address Mark FM ..... 8
12. ID Address Mark FM ..... 9
13. Data Address Mark FM ..... 9
14. Deleted Data Address Mark FM ..... 9
15. MFM Index Address Mark ..... 10
16. MFM IO Address Mark ..... 10
17. MFM Data Address Mark ..... 10
18. MFM Deleted Data Address Mark ..... 11
19. MFM Index Pre Address Mark ..... 11
20. MFM Pre ID/Data Address Mark ..... 11
21. Activator Control Logic ..... 15
22. Count 0 ..... 16
23. Count 1 ..... 16
24. Count 2 ..... 16
25. Count 3 ..... 16
26. Byte ..... 17
27. Basic RIW Head ..... 18
28. Recorded Bit ..... 18
29. Reading a Bit ..... 18
30. 1F and 2F Recording Flux and Pulse Relationship ..... 19
31. Read/Write Heads ..... 19
32. Write Circuit Functional Diagram ..... 20
33. Read Circuit Functional Diagram ..... 21
34. Data Separation Timing Diagram ..... 22
35. Interface Connections ..... 23
36. Interface Signal Driver/Receiver ..... 24
37. Head Load Mechanism Adjustment ..... 33
38. Head Load Timing ..... 33
39. Head Penetration Tools ..... 37
40. Dial Indicator ..... 38
41. Penetration Plate Installation ..... 39
42. Dial Indicator Installation ..... 40
43. Installation Check ..... 41
44. Correct Penetration ..... 41
45. Penetration Adjustment ..... 42
46. Head Radial Alignment ..... 44
47. Motor Plate ..... 44
48. Azimulh Burst Patterns ..... 45
Flow Charts ..... 47
Logic Diagrams : ..... 53
Physical Locations ..... 57
49. (1 of 2) ..... 61
49. (2 of 2) ..... 62
Illustrated Parts Catalog ..... 63
50. ..... 64
51. ..... 67
Schematic Diagrams ..... 68

### 1.0 THEORY OF OPERATIONS

### 1.1 GENERAL OPERATIONS

The SA850/851 Diskette Drive consists of read/write and control electronics, drive mechanism, read/write heads, track positioning mechanism, and removable Diskette. These components perform the following functions:

- Interpret and generate control signals.
- Move read/write heads to the desired track.
- Read and write data.

The relationship and interface signals for the internal functions of the SA850/851 are shown in Figure 1.
The Head Positioning Actuator positions the read/write heads to the desired track on the Diskette. The Head Load Actuator loads the read/write heads against the Diskette and data may then be recorded or read from the Diskette.

The electronics are packaged on the PCB. The PCB contains:

1. Index Detector Circuits (SectorIIndex for SA851).
2. Head Position Actuator Driver
3. Head Load Solenoid Driver
4. Read/Write Amplifier and Transition Detector.
5. Data/Clock Separation Circuits (SA851).
6. Write Protect
7. Drive Ready Detector Circuit.
8. Drive Select Circuits.
9. Side Select Circuit.
10. In Use and Door Lock Circuits
11. Write Current Switching/Read Compensation

### 1.1.1 HEAD POSITIONING

The read/write heads are accurately positioned by a Fasflex ${ }^{\top M}$ metal band/stepping motor actuator system. A precision stepping motor is used to precisely position the head/carriage assembly through the use of a unique metal band/capstan concept. Each $3.6^{\circ}$ rotation of the stepping motor moves the read/write head one track in discrete increments.

### 1.1.2 DISKETTE DRIVE SPINDLE

The Diskette drive motor rotates the spindle at 360 rpm through a belt-drive system. 50 or 60 Hz power is accommodated by changing the drive pulley and belt. A registration hub, centered on the face of the spindle, positions the Diskette. A clamp that moves in conjunction with the latch handies fixes the Diskette to the registration hub.


FIGURE 1. SA8SOIRS1 FUNCTHONAL DIAGRAM

### 1.1.3 READIWRITE HEADS

The proprietary heads are a single element ceramic read/write head with straddle erase elements to provide erased areas between data tracks. Thus normal interchange tolerances between media and drives will not degrade the signal to noise ratio and insures diskette interchangeability.

The readfwrite heads are mounted on a carriage which is positioned by the Fasflex ${ }^{\top \mathrm{TM}}$ actuator. The head carriage assembly utilizes a combination flexured/rigid head mounting system. This allows the flexured head to load the media against its rigidly mounted counterpart (see Figure 2).

The diskette is held in a plane perpendicular to the readwrite head by a platen located on the base casting. This precise registration assures perfect compliance with the read/write heads. The read/write heads are in direct contact with the diskette. The head surface has beer designed to obtain maximum signal transfer to and from the magnetic surface of the diskette.


FIGURE 2. BI-COMPLIANT READNWRITF MFAN

### 1.2 RECORDING FORMAT

The format of the data recorded on the Diskette is totally a function of the host system. Data is recorded on the diskette using frequency modulation as the recording mode, i.e., each data bit recorded on the diskette has an associated clock bit recorded with it, this is referred to as FM encoding. Data written on and read back from the diskettes takes the form as shown in Figure 3. The binary data pattern shown represents a 101.

### 1.2.1 BIT CELL

As shown in Figure 4, the clock bits and data bits (if present) are interleaved. By definition, a Bit Cell is the period between the leading edge of one clock bit and the leading edge of the next clock bit.


FIGURE 3. DATA PATTERN


FIGURE 4. BIT CELL

### 1.2.2 BYTE

A Byte, when referring to serial data (being written onto or read from the disk drive), is defined as eight (8) consecutive bit cells. The most significant bit cell is defined as bit cell 0 and the least significant bit cell is defined as bit cell 7 . When reference is made to a specific data bit (i.e., data bit 3 ), it is with repsect to the corresponding bit cell (bit cell 3).

During a write operation, bit cell 0 of each byte is transferred to the disk drive first with bit cell 7 being transferred last. Correspondingly, the most significant byte of data is transferred to the disk first and the least significant byte is transferred last.

When data is being read back from the drive, bit cell 0 of each byte will be transferred first with bit cell 7 last. As with reading, the most significant byte will be transferred last from the drive to the user.

Figure 4 illustrates the relationship of the bits within a byte and Figure 6 illustrates the relationship of the bytes for read and write data.


BINARY REFRESENTATION OF:


FIGURE 5. BYTE


EUT CELL O OF BYTE 0 IS
FHESI DATA TO BE SENT
TO THE ORIVE WHEN WAITING NNO FFOM TME
DAIVE WHEN PEADING
FIGURE 6. DATA BYTES

BT CELL 7 OF BYE IT IS LAST DATA TO BE SENT TO THE DRIVE WHEN WPHTING AND FAOM THE DRAVE WHEN READING

### 1.2.3 RECORDING FORMAT (DOUBLE DENSITY)

Double capacity can be obtained by use of MFM (modified frequency modulation) and M2FM (modified, modified frequency modutation) rather than FM (frequency modulation) which is the standard method of encoding data on the diskette.

The differences between FM, MFM and M ${ }^{2}$ FM encoding are shown in Figure 7. Note that MFM and M ${ }^{2}$ FM result in a 1 to 1 relationship between the "flux changes per inch" and the bits per inch recorded on the diskette. This also results in a doubling of the data transfer rate, from 250 to 500 KBS , when compared to FM.

Data error rate performance equal to standard capacity diskettes using FM encoding can be achieved by using:

- The SA850/851 diskette drive with its proprietary ceramic/ferrite read/write head.
- Phase locked loop (VFO) data separator
- Write precompensation.

Provision of the phase locked loop data separator and write precompensation circuitry is the responsibility of the user of the SA850/851 diskette drive.

Shugart Associates will provide design information, as required, to SA850/851 users who desire to incorporate double capacity diskette drives in their products.

The bit cell for MFM and M ${ }^{2}$ FM encoded data is one half the duration of the bit cell for FM encoded data. Also, unlike FM, and MFM and M²FM bit cell does not always contain a clock bit at its leading edge. This lack of clock bit makes data separation more complex. Also, the window size is half the FM window size, which results in less tolerance to bit shift. The only reliable method to separate MFM and M ${ }^{2}$ FM encoded data is through use of a phase locked loop (VFO) type of data separator. The VFO, once synchronized, tracks the data and generates clock and data windows, improving the bit shift tolerance over the conventional "hard" data separators commonly used in FM recording, which use windows of fixed timing.

### 1.2.3.1 RULES OF ENCODING

FM Encoding:

- Write data bits at the center of the bit cell.
- Write clock bits at the leading edge of the bit cell.

MFM Encoding:

- Write data bits at the center of the bit cell.
- Write clock bits at the leading edge of the bit cell if:

1) There is no data bit written in the previous bit cell, and
2) There will be no data bit written in the present bit cell.

M²FM Encoding:

- Write data bits at the center of the bit cell.
- Write clock bits at the leading edge of the bit cell if:

1) There is no data bit or clock bit written in the previous bit cell, and
2) There will be not data bit written in the present bit cell.

NOTE: in M²FM/MFM, the write osciliator frequency is doubled, while maintaining the same flux changes per inch as FM. Thus, the bit cell in M²FM/MFM is $1 / 2$ that in FM. Data transfer rate is also doubled, since a 1 to 1 relationship exists between flux changes per inch and bits per inch ( 2 to 1 in FM ).


FIGURE 7. FM. MFM AND M²FM ENCODING

### 1.2.4 TRACKS

The SA850/851 drive is capable of recording up to 154 tracks of data. The tracks are numbered 0-76 for each side. Each track is made available to the read/write heads by accessing the head with a stepper motor and carriage assembly and selecting the desired side of the diskette. Track accessing will be covered in Section 3.

Basic Track Characteristics:
No. Data bits/track Single Density
No. Data bits/track Double Density Index Pulse Width Index/Sector Pulse Width (SA851 only)

41,300 bits
82,600 bits
$1.8 \pm .6 \mathrm{~ms}$
$.4 \pm .2 \mathrm{~ms}$

### 1.2.5 TRACK FORMAT

Tracks may be formatted in numerous ways and is dependent on the using system. The SA850/851 use index and sector recording formats respectively.

### 1.2.5.1 SECTOR RECORDING FORMAT

In this Format, the using system may record up to 32 sectors (records) per track. Each track is started by a physical index pulse and each sector is started by a physical sector pulse. This type of recording is called hard sectoring. Figure 8 shows a typical Sector Recording Format for 1 of 32 sectors.


FIGURE 8. SA801 SECTOR RECORDING FORMAT

### 1.2.5.2 SOFT SECTOR RECORDING FORMAT

In this Format, the using system may record one long record of several smatler records. Each track is started by a physical index pulse and then each record is preceded by a unique recorded identifier. This type of recording is called soft sectoring.

### 1.2.6 TYPICAL TRACK INDEX FORMAT

Figure 9 shows a track Format, which is IBM compatible, using index Recording Format with soft sectoring.


FIGURE 9. TRACK FORMAT



[3] Track nember, heind nunfiber, secilon, Tecond longth

[5] 1 bow ot Fit of Fict
FIGURE 10. MFM TRACK FORMAT COMPARISON


FIGURE 11. INDEX ADDRESS MARK FM


FIGURE 12. ID ADDRESS MARK FM


FIGURE 13. DATA ADDRESS MARK FM


FIGURE 14. DELETED DATA ADDRESS MARK FM


FIGUAE 15. MFM INDEX ADDRESS MARK


FIGURE 16. MFM ID ADORESS MARK


FIGURE 17. MFM DATA ADDRESS MARK


FIGURE 18. MFM DELETED DATA ADDRESS MARK


FIGURE 19. MFM INDEX PRE ADDRESS MARK

binary

REPAESENTATION OF:
HEXIDECIMAL REPRESENTATION OF:

| DATA BITS | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | AI |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| CLOCK BITS | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | $O A$ |

FIGURE 20. MFM PRE IDIDATA ADDRESS MARK
1.2.6.1 Index is the physical detector indicating one revolution of the media and is used to initiate formal operations, generate the Ready signal in the storage device, insure one complete revolution of the media has been searched, and for a deselect storage device signal after a certain number of revolutions.

Gap 1- G4A is from the physical index address mark sync and allows for physical index variation. speed variation and interchange between Storage Devices.

Sync is a fixed number of bytes for Separator synchronization prior to the address mark. It includes a minimum of two bytes plus worst case Separator sync up requirements.

Index Pre Address Mark (MFM) - Three bytes of C2 with unique clock bits not written per the encode rules. Refer to Figure 19.

Index Address Mark (FM) - is a unique byte to idenlify the index field and is not written per the encode rules. Refer to Figure 11.

Index Address Mark (MFM) - is one byte of FC and it is written per the encode rules. Refer to Figure 15.

G1 is from index address mark to ID field address mark sync.
ID Field - Sync is a fixed number of bytes for Separator synchronization prior to AM. Includes a minimum of two bytes plus worst case Separator sync up requirements.

ID Pre Address Mark (MFM) - Three bytes of A1 with unique clock bits not written per the encode rules. Refer to Figure 19.

ID Address Mark (FM) - is a unique byte to identify the ID field and not written per the encode rules. Refer to Figure 12.

ID Address Mark (MFM) - is one byte of FE and it is written per the encode rules. Refer to Figure 16.

ID - is a four byte address containing track number, heard number, record number, and record length.

CRC - is two bytes for cyclic redundancy check.
Gap 2 - Gap from IDCRC to data AM sync and allows for speed variation, oscillator variation and erase core clearance of IDCRC bytes prior to write gate turn on for an update write.

Data Field - Sync is a fixed number of bytes for Separator synchronization prior to the AM. Includes a minimum of two bytes plus worst case separator sync up requirements.

Pre Data Address Mark (MFM) - Three bytes of A1 with unique clock bits not written per the encode rules. Refer to Figure 20.

Data Address Mark (FM) - is a unique byte to identify the Data Field and it is not written per the encode rules. Refer to Figure 13.

Daia Address Mark (MFM) - is one byte of FB or F8 and it is written per the encode rules. Refer to Figure 18.

Data - is the area for user data.
CRC - is two bytes for cyclic redundancy check.
WG OFF (Write Gate Ofi) - is one byte to allow tor the Write Gate turn off after an update write.

Gap 3- Gap from WG OFF to next ID AM sync and allows for the erase core to clear the Data Field CRC bytes, speed and write oscillator variation, read preamplifier recovery time and system furn around time to read the following ID Field.

Gap 4 - G4B is the last gap prior to physical index and allows for speed and write oscillator variation during a format write and physical index variation.

### 1.3.0 TRACK ACCESSING

- Carriage Actuator Motor
- Actuator Control Logic
- Reverse Seek
- Forward Seek
- Track 00 Flag
1.3.1 Seeking the read/write heads from one track to another is accomplished by selecting the desired direction utilizing the Direction Select interface line, loading the read/write heads, and then pulsing the Step line. Multiple track accessing is accomplished by repeated pulsing of the Step line until the desired track has been reached. Each pulse on the Step line will cause the read/write heads to move one track either in or out depending on the Direction Select line.
1.3.2 The Carriage Actuator Motor used on the SA850/851 is a four phase, 3.6 degree, permanent magnet stepper motor.
1.3.2.1 There are four stator poles with four teeth per pole extending axially the length of the rotor. The rotor contains 25 teeth per half, spaced 14.4 degrees apart, with each being displaced one tooth pitch relative to each other. The rotor is permanently magnetized with one gear (half) being the north pole and the other the south pole. The four winding per phase are those which when energized will magnetize the poles causing the rotor to move $1 / 4$ of a gear tooth pitch or 1 step.


### 1.3.3 ACTUATOR CONTROL LOGIC (FIGURE 21)

### 1.3.3.1 POWER ON RESET

The Step Counter (FF A and FF B) is a modified Gray Code counter that counts 0, 1, 3 and 2. At power on, the Step Counter is reset causing the not outputs to be active. When the door is closed and the heads loaded the not outputs actuate the 1 and 4 drivers. With these drivers active the position zero windings are excited causing the rotor to align as shown in Figure 22. (Note, depending on the previous state of the stator windings, the heads may move up to two tracks).

### 1.3.3.2 FORWARD SEEK

- Seek forward five fracks.
- Assuming:

Present position of the read/write heads to be track 00.
Direct Select at a minus level (from the host system).
Write Gate inactive.
Five Step pulses to be received (from the host system).
Step Counter reset (drivers 1 and 4 active).

Minus Direction Select is inverted and becomes + Direction Select. Since the Step Counter is reset (low), a high is at one input of Exclusive OR A and a low at Exclusive OR B. + Direction Select is high and inverts both signals present at Exclusive OR's A and B, causing the input to FFB to be high.

When the first Step pulse is sent to the control logic, it is anded with -Read Gate and then clocks FF A off and FF B on. this enables drivers 1 and 3 causing the Actuator Motor to move $3.6^{\circ}$ in a clockwise direction, which in turn moves the carriage assembly one track towards the center of the diskette. Figure 21 (Track 01, Count 1).

With FF A off and FF B on, a low is presented to Exclusive OR A A and B allowing + Direction Select to pass to both FFS. Upon receipt of the next Step pulse both FFS are clocked on, enabling drivers 2 and 3 . Figure 22 (Track 02, Count 3).

With both FFS on, a low is at Exclusive OR A and a high at Exclusive OR B which presents + Direction Select to FF A. The next Step pulse clocks FF A on and FF B off enabling drivers 2 and 4. Figure 25 (Track 03, Count 2).

This process is continued until the host system stops sending step pulses at Track 05. At that time FF A is off and FF B on enabling drivers 1 and 3. Figure 23 (Count 1).

### 1.3.3.3 REVERSE SEEK

- Seek in a reverse direction five tracks.
- Assuming:

Present position of the read/write heads to be track 05. Direction Select at a positive level (from the host system).

Write Gate inacive.
Five step pulses to be received.
FF A is off and FF B is on, drivers 1 and 3 active.
Plus Direction Select is inverted and becomes -Direction Select. With FF A off and FF B on lows are presented to Exclusive ORs A and B. With the first step pulse the FFS are clocked off enabling the 1 and 4 drivers causing the actuator motor to move 3.6 degrees in a counter-clockwise direction, moving the carriage one track towards the outside of the diskette. Figure 22 (Track 04, Count 0).

With both FFS off a high is presented to Exclusive OR A and a low to Exclusive OR B. the next Step pulse clocks FF A on and FF B off enabling divivers 2 and 4. Figure 25 (Track 03, Count 2).

This process continues until the iffth Step pulse. With lows at the Exclusive ORs, and FF's are clocked off enabling drivers 1 and 4 . Figure 21 (Track 00, Count 0 ).

### 1.3.4 TRACK ZERO INDICATOR

Track 00 Pin 42 is provided to the host system to indicate the read/write heads are at track zero. The Track Zero Flag on the carriage assembly is adjusted so that the flag covers the photo transistor at track one. When FF A and B are clocked off the actuator moves to track zero, the Q outputs and Drive Select Internal are anded together and then ANDed with the Track Zero detect to send the Track Zero indication to the host system. (Figure 21)


FIGURE 21. ACTIVATOR CONTROL LOGIC


FIGURE 22. COUNT 0


FIGURE 24. COUNT ?


FIGURE 23. COUNT 1


FIGURE 25. COUNT 3

### 1.4.0 READ-WRITE OPERATIONS

- SA850/851 uses double frequency NRZI recording method.
- The read/write heads are similar to a ring with a gap and a coil wound at some point on the ring.
- During a write operation, a bit is recorded when the flux direction in the ring is reversed by rapidly reversing the current in the coil.
- During a read operation, a bit is read when the flux direction in the ring is reversed as a result of a flux reversal on the diskette surface.
1.4.1 The SA850/851 drive uses the double-frequency (2F) horizontal non return to zero (NRZI) method of recording. Double frequency is the term given to the recording system that inserts a clock bit at the beginning of each bit cell time thereby doubling the frequency of recorded bits. This clock bit, as well as the data bit, are provided by the using system. See Figure 26.
1.4.2 The read/write heads are similar to a ring with a gap and a coil wound some point on the ring. When current flows through the coil, the flux induced in the ring fringes at the gap. As the diskette recording surface passes by the gap, the fringe flux magnetizes the surface in a horizontal direction. See Figure 27.
1.4.3 During a write operation, a bit is recorded when the flux direction in the ring is reversed by rapidly reversing the current coil. The fringe flux is reversed in the gap and hence the portion of the flux flowing through the oxide recording surface is reversed. If the flux reversal is instantaneous in comparison to the motion of the diskette, it can be seen that the portion of the diskette surface that just passed under the gap is magnetized in one direction while the portion under the gap is magnetized in the opposite direction. This flux reversal represents a bit. See Figure 28.
1.4.4 During a read operation, a bit is read when the flux direction in the ring is reversed as a result of a flux reversal on the diskette surface. The gap first passes over an area that is magnetized in one direction, and a constant flux flows through the ring coil. The coil registers no output voltage at this point. When a flux transition passes under the gap, the flux flowing through the ring and coil will make a $180^{\circ}$ reversal. This means that the flux reversal in the coil will cause a voltage output pulse. See Figure 29.
1.4.5 Figure 30 shows the $1 F$ and $2 F$ recording flux transitions with pulse relationship.


FIGURE 26. BYTE


FIGURE 27. BASIC RIW HEAD


FIGURE 28. RECORDED BIT


FIGURE 29. READING A BIT

### 1.5.0 READIWRITE HEAD

- The read/write heads contain two coils each.
- When writing, the head erases the outer edges of the track to insure there is erased areas between adjacent Iracks.
1.5.1 Each of the read/write heads contain two coils. Two read/write coils are wound on a single core, center tapped and one erase coil is wound on a yoke that spans the track being written. The read/write and erase coils are connected as shown in Figure 31.
1.5.2 On a write operation, the erase coil is energized. This causes the outer edges of the track to be trim erased so as the track being recorded will not exceed the $.012^{\prime \prime}$ track width. The trim erasing aliows for minor deviations in read/write head current so as one track is recorded, it will not "splash over" to adjacent tracks.
1.5.3 Each bit written will be directed to alternale read/write coils, thus causing a change in the direction of current flow through the read/write head. This will cause a change in the llux pattern for each bit. The current through either of the read/write coils will cause the old data to be erased as new data is recorded.
1.5.4 On a read operation. as the direction of flux changes on the diskette surface as it passes under the gap, current will be induced into one of the windings of the read/write head. This will result in a voltage output pulse. When the next data bit passes under the gap, another flux change in the recording surface takes place. This will cause current to be induced in the other coil causing another voltage output pulse.


FIGURE 30. 1F AND 2F RECORDING FLUX AND PULSE RELATIONSHIP


FIGURE 31. READIWRITE HEADS

### 1.6.0 WRITE CIRCUIT OPERATION (FIGURE 32)

- The binary connected Write Data Trigger toggles with each pulse on the Write Data line.
- The Write Data Trigger alternately drives one or the other of the Write Drivers.
- Wrile Gate allows write current to flow to the Write Driver circuits.
- Write Current sensed allows Erase Coil current.
- Heads are selected by grounding the appropriate center tap.
1.6.1 Write data pulses (clock \& data bits) are supplied by the using system. The Write Trigger "loggles" with each pulse. The Q and $\overline{\mathrm{Q}}$ outputs are fed to alternate Write Divers.
1.6.2 Write Gate, from using system, and not Write Protect, are anded together to provide write current.
1.6.3 The output of one of the Write Drivers allows write current to flow through one-half of the read/write coil ol each head. When the Write Data Trigger toggles, the other Write Driver provides the write current to the other half one the read/write coils.
1.6.4 When write current is sensed flowing to the Write Drivers, a signal is generated to provide Irimmer erase coil current.


FIGURE 32. WRITE CIRCUIT FUNGTIONAL DIAGRAM

### 1.7.0 READ CIRCUIT OPERATION (FIGURE 33)

- Duration of all read operations is under control of the using system.
- When the heads are loaded, the read signal amplitude becomes active and is fed to the amplifier.
- As long as the heads are loaded and write gate is not active, the read signal is amplified and shaped, the square wave signats are sent to the host system.
- The data separator separates the read data into clock pulses and data pulses (SA851 only).
1.7.1 When the using systern requires data from the diskette drive, the using system must first load the heads and select the side. With loading of the heads and write gate being inactive, the read signal is fed to the amplifier section of the read circuit. After amplification, the read signal is fed to a filter where noise spikes are removed. The read signal is then fed to the differential amplifier.
1.7.2 Since a pulse occurs at least once every $4 \mu \mathrm{~S}$ and when data bits are present once every $2 \mu \mathrm{~s}$, the frequency of the read data varies. The read signal amplitude decreases as the frequency increases. Note the signals on Figure 31. The differential amplifier will amplify the read signats to even levets and make square waves out of the read signals (sine waves).
1.7.3 The data separator (SA851 only) is a single time constant separator, that is, the clock and data pulses must fall within pre-specified time frames or windows (single density only).


FIGURE 33. READ CIRCUIT FUNCTIONAL DIAGRAM


FIGURE 34. DATA SEPARATION TIMING DIAGRAM

### 1.8.0 INTERFACE

The Electrical interface between the SA850/851 drive and the host system is via three connectors. The first connector, J 1 . provides the signal interface; the second connector, J , provides the DC power; and the third connector, J4, provides the AC power and frame ground.

### 1.8.1 J1/P1 CONNECTOR

Connection to J 1 is through a 50 pin PCB edge card connector. The pins are numbered 1 through 50 with the even numbered pins on the component side of the PCB and the odd numbered pins on the nor-component side. Pin 2 is located on the end of the PCB connector closest to the AC motor capacitor and is labeled 2. A key stot is provided between pins 4 and 6 for optional connector keying. Refer to Figure 35.

### 1.8.2 AC POWER (REFER TO TABLE 1)

The $A C$ power to the drive is via the connector $\mathrm{P} 4 / \mathrm{J} 4$ located to the rear of the drive and below the AC motor capacitor. The P4/J4 pin designations are outlined in Table 1 for standard as well as optional AC power.

### 1.8.3 DC POWER (REFER TO TABLE 2)

DC power to the drive is via connector P5/J5 located on the non-component side of the PCB near the P4 connector. The two DC voltages and their specitications along with their P5/J5 pin designators, are outlined in Table 2.

### 1.8.4 OUTPUT LINES

There are five standard output lines from the SA850, and eight standard output lines from the SA851. Also, there are two optional output lines and eight alternate outputs available from either the SA850 or SA851. The output signals are driven with an open collector output stage capable of sinking a maximum of 40 ma at a logical zero level or true state with a maximum voltage of 0.4 V measured at the driver. When the line driver is in a logical one or fatse state, the driver is off and the collector current is a maximum of 250 microamperes.

Refer to Figure 36 for the recommended circuit.


FIGURE 35. INTERFACE CONNECTIONS


FIGURE 36. INTERFACE SIGNAL DRIVER/RECEIVER

| $\begin{aligned} & \text { P4 } \\ & \text { PIN } \end{aligned}$ | 60 Hz |  | 50 Hz |  |
| :---: | :---: | :---: | :---: | :---: |
|  | 115 V (Standard) | 208/230 V | 110 V | 220 V |
| $\begin{aligned} & 1 \\ & 2 \\ & 3 \end{aligned}$ | 85-127 VAC <br> Frame Gnd 85-127 V Rtn | 170-253 VAC <br> Frame Gnd <br> 170-253 V Rtn | 85-127 VAC <br> Frame Gnd 85-127 V Rin | 170-253 VAC <br> Frame Gnd <br> 170-253 V Rtn |
| MAX CURRENT | 0.35 Amps | 0.25 Amps | 0.35 Amps | 0.25 Amps |
| FREQ TOLERANCE | $\pm 0.5 \mathrm{~Hz}$ |  | $\pm 0.5 \mathrm{~Hz}$ |  |

TABLE.

| PS <br> PIN | DC VOLTAGE | TOLERANCE | CURRENT | MAP <br> 1$+24 \mathrm{VDC}$ |
| :---: | :---: | :---: | :---: | :---: |

[^1]TABLE 2

### 2.0 MAINTENANCE SECTION

### 2.1.0 MAINTENANCE FEATURES

### 2.1.1 ALIGNMENT DISKETJE

The SAi 22 Alignment Diskette is used for atignment of the SA850/851. The following adjustments can be made using the SA122. Adjustments are checked on head zero and head one. The drive under test should be jumpered to the 850 position.

1. $\mathrm{A} / \mathrm{W}$ Head radial alignment using track 38 .
2. Index Photo-Detector Adjustment using tracks 01 and 76.
3. Track 00 is recorded with standard IBM 3740 tormat.
4. TK 75 has $1 f+2 f$ signal.

NOTE: Caution should be exercised in using the SA122 Alignment Diskette. Tracks 00, 01, 36, 37, 38, 39, 40,75 , and 76 should not be written on. To do so will destroy pre-recorded tracks.

### 2.1.2 SA809 EXERCISER

The SA809 Exerciser is built on a PCB whose dimensions are $8^{\prime \prime} \times 8^{\prime \prime}$. The exerciser PCB can be used in a stand alone mode or it can be built into a test station or used in a tester for field service.

The Exerciser is designed to enable the user to make all adjustments and check outs required on the SA850/851 drives, when used with the SA122 Alignment Diskette.

The exerciser has no intelligent data handling capabilities but can write both $1 f$ and $2 f$ frequencies. The exerciser can enable read in the drive to allow checking of read back signals.

### 2.1.3 SPECIAL TOOLS

The following specials tools are available for performing maintenance on the SA850/851.

## Description

Alignment Diskette
Cartridge Guide Adj. Tool
Exerciser
Spanner Wrench
Head Penetration Tool Set

## Part Number

SA122
50377-1
50619-0
50752-0
51218-0

### 2.2.0 DIAGNOSTIC TECHNIQUES

### 2.2.1 INTRODUCTION

Incorrect operating procedures, faulty programming, damaged diskettes, and "soft errors" created by airborne contaminants, random electrical noise, and other external causes can produce errors falsely attributed to drive failure or misadjustment.

Unless visual inspection of the drive discloses an obvious misalignment or broken part, attempt to repeat the fault with the original diskette, then attempt to duplicate fault on seconid diskette.

### 2.2.2 "SOFT ERROR" DETECTION AND CORRECTION

Soft errors are usually caused by:

1. Airborne contaminants that pass between the read/write head and the disk. Usually these contaminants can be removed by the diskette selt-cleaning wiper.
2. Random electrical noise that usually tast for a few microseconds.
3. Small defects in the written data andfor track not detected during the write operation that may cause a soft error during a read.

The following procedures are recommended to recover from the above mentioned soft errors:

1. Reread the track ten (10) times or until such time as the data is recovered.
2. If data is not recovered after using step 1, access the head to the adjacent track in the same direction previously moved, then return to the desired track.
3. Repeat Step 1.
4. If data is not recovered, the error is not recoverable.

### 2.2.3 WRITE ERROR

If an error occurs during a write operation, it will be detected on the next revolution by doing a read operation, commonly called a "write check". To correct the error, another write and write check operation must be done. If the write operation is not successiul after ten (10) attempts have been made, a read operation should be attempted on another track to determine if the media or the drive is failing. If the error still persists the diskette should be replaced and the above procedure repeated. If the failure still exists, consider the drive defective. It the failure disappears, consider the original diskette defective and discard it.

### 2.2.4 READ ERROR

Mosi errors that occur will be "soft" errors. In these cases, performing an error recovery procedure will recover the data.

### 2.2.5 SEEK ERROR

1. Actuator maifunction.

To recover from a seek error recalibrate to track 00 and perform another seek to the originat track.

### 2.2.6 TEST POINTS 850/851

1. Read data signal
2. Read data signal
3. Signal ground
4. Signal ground
5. Signal ground
6.     + Head load
7. -Index and 851 sector pulses (single sided disk)
8. -Index and 851 sector pulses (double sided disk)
9.     + Read data
10. Data separator timing (long data window)
11. -Data separator timing (short data window)
12.     + Write protect
13.     + Detect track 00
14. +Gated step putses
15. Signal ground
I. -Separated index (interface)
R. -Ready (interface)
S. -Separated sector 851 (interface)

### 2.2.7 CONNECTORS

2.2.7.1 J1/P1 provide the signal interface to the host system. The pin designators are as listed below.
2. Write Current Switch
4. Alternate $1 / O$
6. Alternate $1 / O$
8. Alternate I/O
10. Two Sided (optional)
12. Disk Change (optional)
14. Side Select
16. In Use (optional)
18. Head Load (optional)
20. Index
21. Ready
24. Sector (851 only)
26. Drive Select 1 (or Side Select Option)
28. Drive Select 2 (or Side Select Option)
30. Drive Select 3 (or Side Select Option)
32. Drive Select 4 (or Side Select Option)
34. Direction Select (or Side Select Option)
36. Step
38. Write Data
40. Write Gate
42. Track 00
44. Write Protect
46. Read Data
48. FM Sep Data ( 851 only)
50. FM Sep Clock (851 only)

NOTE: All odd numbered pins are ground.
2.2.7.2 J2/P2 provide control signals and power to the Head Load Actuator, the Head Position actuator dropping resitors, in Use LED and Door Lock solenoid and the detector assemblies. The pin designators are as listed below:
A. Key
B. + In Use LED
C. + Track 00 LED
D. + Write Protected
E. + Index LED
F. + Door Closed
H. -Door Closed
J. Not used
K. -Door Locked
L. -Track 00
M. + Write Protected

N . + index/Sector 0 Detector
P. + Index/Sector 1 Detector
R. Key
S. +Stpr Wndg/Res A
T. +Stpr Wndg/Res B
U. -Head Load

1. Key
2. Ground
3. Ground
4. Ground
5. Ground
6. Ground
7. Not Used
8. Not Used
9. +24 V Door Lock
10. $+5 V$ Track 00 Detector
11. $+5 V$ Write Protect
12. $+5 V$ Index ( 0 \& 1) Detector
13. Not Used
14. Key
15.     + Stpr Res A
16.     + Stpr Res B
17. +24V Head Load
2.2.7.3 J3/P3 J3/P3 provides to interface to the Read/Write coils and the trim erase coils of the magnetic recording heads. The pins are listed below:
18. Shield 0
19. Key
20. Read/Write 01
21. Side OCT
22. Read/Write 02
23. Erase 0
24. Erase 1
25. Read/Write 12
26. Side 1 CT
27. Read/Write 11
28. Key
29. Shield 1

### 2.2.7.4 J4/P4 provide AC power and ground as listed below:

1. $-A C$ Motor Power A
2. -Frame Ground
3. $A C$ Motor Power B
2.2.7.5 J5/P5 J5/P5 provide DC power and ground as listed below:
4. +24 Volts DC
5. +24 Volt Ground Return
6. Not Used
7. Not Used
8. +5 Volts DC
9. +5 Volts Ground Return
2.2.7.6 J6/P6 J6/P6 provide power to the Head Positioning actuator as listed below:
10.     + Stpr Wndg/Res B
11. Key
12.     + Stpr Wndg/Res A
13.     + Stpr Wndg B
14.     + Stpr Whdg A

### 2.3.0 PREVENTATIVE MAINTENANCE

### 2.3.1 INTRODUCTION

The prime objective of any preventive ma\{ntenance activity is to provide maximum machine availability to the user. Every preventative maintenance operation should assist in realizing this objective. Unless a preventive maintenance operation cuts machine downtime, it is unnecessary.

Visual inspection is the first step in every scheduled maintenance operation. Always look for corrosion, dirt, wear, binds, and loose connections. Noticing these items during PM may save downtime later.

Remember, do not do more than recommended preventative maintenance on equipment that is operating satisfactorily.

### 2.3.2 PREVENTIVE MAINTENANCE PROCEUDRES

Details of preventative maintenance operations are listed in Table 3. During normal perventative maintenance, perform only those operations listed on the chart for that preventive maintenance period. Observe all satety procedures.

| UNIT | FREQ. <br> MONTHS | CLEAN | OBSERVE |
| :--- | :---: | :--- | :--- |
| Read/Write Heads N/A | No maintenance required |  |  |
| Actuator band, <br> capstan and shaft | 12 | Clean all oil, dust, and <br> dirt only if necessary | Do not touch or clean |
| Belt | 12 |  | Frayed or weakened areas <br> Inspect for loose screws <br> connectors, and switches <br> Base |
| Read/Write Head | 12 | Clean base |  |

TABLE 3

### 2.3.3 CLEANLINESS

Cleanliness cannot be overemphasized in maintaining the SA850/851. Do nol lubricate the SA850/851; oil will allow dust and dirt to accumulate. To prevent damage the read/write heads should not be cleaned or touched.

### 2.3.4 CAUTIONS

The heads should never touch each other. Whenever removing or installing the heads insure a clean piece of lens tissue is inserted between the heads to prevent them from touching.
a. Never open the cartridge guide access without first unloading the heads from the load bail (Section 2.4.3).
b. Insure the up stop is in proper adjustment so the diskette will clear the heads when it is inserted (Section 4.6.2).
c. Make sure the door lock is funclioning properly so as not to remove a diskette while the heads are loaded.
d. The Read/Write heads are factory aligned with a four track ofiset. Loosening the head mounting screw will destroy the alignment and the actuator assembly will have to be returned to the factory for alignment.

### 2.4.0 REMOVALS, ADJUSTMENTS

NOTE: Read the entire procedure before attempting a removal andor adjustment.

### 2.4.1 MOTOR DRIVE

### 2.4.1.1 DRIVE MOTOR ASSEMBLY: REMOVAL AND INSTALLATION

a. Extract 3 contacts to disconnect motor from AC connector (J4).
b. Loosen two screws holding capacitor clamp to the base. Remove rubber boot and disconnect motor leads from capacitor.
c. Remove connectors from PCB and remove PCB.
d. Remove belt from drive pulley.
e. Remove 4 screws holding the motor to the base casting and remove motor.

### 2.4.1.2 MOTOR DAIVE PULLEY

a. Remove connectors from PCB and remove PCB.
b. Remove belt from drive pulley.
c. Loosen set screw and remove pułley.
d. Reverse procedure for installation.

NOTE: When installing a new pulley, the drive pulley must be aligned with the spindle pulley so that the bell tracks correctly.

### 2.4.2 HEAD COVER SHIELD REMOVAL

a. Loosen the two screws holding cover to the guide opening assembly.
b. Slide cover back toward drive and remove the cover.

### 2.4.3 CARTRIDGE GUIDE ACCESS

a. Remove head cover shield (Section 2.4.2).
b. Position head to approximately track 00 by turning the actuator shaft.
c. Open cartridge guide by pressing pushbar on front of drive.
d. Insert a clean piece of lens tissue between the heads to prevent them from touching each other and gently lower the moveable head arm assembly.
e. Loosen the two screws holding the caftridge to door latch plate.

CAUTION: Insure the head load arm is of the load bail first.
f. Release safety catch on guide open assembly by pressing it towards the back of the drive.
9. Swing cartridge guide out.
h. To restore the cartridge guide to its normal position reverse the procedure and adjust per Section 2.4.9.2.

### 2.4.4 SECTORINDEX LED ASSEMBLY: REMOVAL AND INSTALLATION

a. Disconnect the wires to LED terminals (solder joints).
b. Remove the screw hoiding the LED assembly to the cartridge guide.
c. Reverse the procedure for installation.
d. Check index timing and readjust if necessary. Refer to Section 2.4.7.2.

### 2.4.5 WRITE PROTECT DETECTOR

### 2.4.5.1 WRITE PROTECT DETECTOR: REMOVAL AND INSTALLATION

a. Remove connectors from PCB and remove PCB.
b. Extract wires from P2 connector, pins 4, D, 11, and $M$.
c. Remove cable clamps.
d. Remove head cover shield (Section 2.4.2).
e. Remove screw holding the detector bracket and remove assembly.
f. Reverse procedure for reinstalling. Connect the wires to P2 by the following: Red to (4), Black to (D), White to (11), and Gray to (M).

### 2.4.5.2 WRITE PROTECT DETECTOR ADJUSTMENT

a. Insert a diskette into drive. Write protect notch or hole must be open.
b. Set oscilloscope to AUTO sweep, 2V/div. and monitor TP25.
c. Loosen screw on detector assembly and adjust until maximum amplitude is achieved. Tighten screw. Be sure the detector assembly is not to far forward as to restrict the diskette when it is inserted.

### 2.4.6 HEAD LOAD MECHANISM ASSEMBLY

### 2.4.6.1 HEAD LOAD MECHANISM: REMOVAL AND INSTALLATION

a. Install a diskette.
b. Remove head cover shield (section 2.4.2).
c. Extract wires from P2 connector pins 17 and $U$.
d. Unfasten the four mounting screws and remove the actuator assembly.
e. To install, reverse the above procedure. Reference section 2.4.6.2 to adjust.
f. When instalting, make sure that the fasteners for mounting the solenoid body do not interiere with the armature.

### 2.4.6.2 HEAD LOAD MECHANISM ADJUSTMENT

a. Apply power to the drive and insert a double-sided diskette (SA150). Step to track 00 and select side 1 head.
b. Setect the drive and insure the head is loading. With the head loaded a clearance of .020" $\pm$ .012" should be obtained between the bail on the head load solenoid and the lift tab on the head arm (see Figure 37). To adjust this clearance turn the screw located on top of the armature (see Figure 37). Clockwise will decrease the clearance and counter-clockwise will increase the clearance.

Load the head a couples of times and reverify the clearance required.
c. Step to track 76 and load the head, check the clearance between the bail and the lift tab. Lift tab must not be in contact with the bail, and clearance must be a minimum of .008" and no greater than .032' ${ }^{\circ}$
d. Reiurn to track 00.
(1) Sync oscilloscope on TP 11 ( + Head Load). Set time base to 10 msecidivision. Connect one probe to TP1 and the other to TP2. Ground the probes on TP5. Set the inputs to AC couple, add and invert one input. Set the vertical deflection to 200 mvidivision.
(2) Select the side 1 head, energize the head load solenoid and observe the read signal on the oscilioscope. The read signal shovid begin between 35 and 45 msec (see Figure 38).
(3) It the read signal begins sooner than 35 msec loosen screw holding the loader spring adjustment plate. Slide plate towards the solenoid body (see Figure 37). If the read signal begins after 50 msec , slide the plate away from the solenoid body.
*When energizing the head load solenoid do not exceed one per second.
e. A properly adjusted head load mechanism should load between 35 and 45 msec and the read signal should setlle out in 50 msec . There should be no read signal between 0 and 30 msec .


FIGURE 37. HEAD LOAD MECHANISM ADJUSTMENT


FIGURE 38. HEAD LOAD TIMING

### 2.4.7 INDEXISECTOR PHOTO TRANSISTOR ASSEMBLY

### 2.4.7.1 INDEXISECTOR PHOTO TRANSISTOR ASSEMBLY: REMOVAL AND INSTALLATION

a. Disconnect P2 connector from PCB.
b. Remove wires from Door Closed swith ORG Common, Grey N/C, and Red N/O. Extract wires from P2 connector Pins 12 BLK, N GREEEN, P BRN, 6 ORG, F GRAY, and H RED.
c. Remove the cable clamp holding wires for detector.
d. Remove screw holding detector to the base plate and remove assembly.
e. To install reverse procedure.

### 2.4.7.2 INDEXISECTOR ADJUSTMENT

a. Insert Alignment Diskette (SA122).
b. Step carriage to track 01 .
c. Sync oscilloscope, external negative, on TP12 (-Index). Set time base to $50 \mu$ secidivision.
d. Connect one probe TP1 and the other to TP2. Ground probes to the PCB. Set the inputs to AC. Add and invert one channel. Set vertical deflection to $500 \mathrm{MV} / \mathrm{divivision}^{\text {a }}$
e. Observe the liming between the start of the sweep and the first data pulse. This should be $200 \pm$ $100 \mu \mathrm{sec}$. If the timing is not within tolerance, continue on with the adjustment.
f. Loosen the holding screw in the Index Transducer until the transducer is just able to be moved.
9. Observing the timing, adjust the transducer until the timing is $200 \pm 100 \mu s e c$. Insure that the transducer assembly is against the registration surface on the base casting.
h. Tighter the holding screw,
i. Recheck the timing.
j. Seek to track 76 and reverify that the liming is $200 \pm 100 \mu \mathrm{sec}$.

### 2.4.8 SPINDLE ASSEMBLY

a. Remove head cover shield (Section 2.4.2).
b. Switch out cartridge guide (Section 2.4.3).
c. Remove drive belt.
d. Remove the nut and 2 spring washers holding the spindle pulley. The Spanner Wrench 50752 must be used to hold spindle.

CAUTION: The pre-loaded rear beaxing may fly out when spindle pulley is removed.
e. Withdraw spindle hub from opposite side of baseplate.
f. Reverse the procedure for installation.
g. Tighten nut to 20 in.libs., insuring that the spring washers are compressed. Add a drop of LOCTITE \#290 to the threads.

### 2.4.8.1 CLAMP HUB REMOVAL

a. Remove hub clarnp plate.
b. Remove clamp hub and spring.
c. To install, reverse the procedure. No adjustment necessary.

### 2.4.9 CARTRIDGE GUIDE

### 2.4.9.1 CARTRIDGE GUIDE REMOVAL

a. Perform steps, 2.4.3, 2.4.4, 2.4.5 and 2.4.6.1.
b. Loosen cartridge guide stop.
c. Remove E-ring from pivot shaft.
d. Remove pivot shaft.
e. Till the cartridge guide slightly, and remove it from the upper pivot.
f. To install the cartridge guide, reverse the procedure.
g. Perform steps 2.4.5.2 and 2.4.5.2.

### 2.4.9.2 CARTRIDGE GUIDE ADJUSTMENT

a. Insert the shoulder screw (tool P/N 50377-1) through the adjustment hole in the cartridge guide and screw completely into the base casting (hand tight).
b. Move the handie into the latched position and hold lightly against the latch.
c. Tighten two screws holding the cartridge guide to the latch plate.
d. Remove the tool and check to determine if the flange on the clamp hub clears the cartridge guide when the spindle is rotating. If the clamp hub rubs on the cartridge guide, repeat the adjustment procedure.
e. Adjust the cartridge guide stop so that it is within .005 inch of the base casting.
f. Check index alignment (Sector 2.4.7.2).
g. Insert diskette, close and open door, then check for proper operation.

### 2.4.10 HEAD AMPLITUDE CHECK

These checks are only valid when writing and reading back as described below. It the amplitude is below the minimum specified, before re-writing and re-checking, insure that the diskelte is not "worn" or otherwise shows evidence of damage on either side. Insure head load down stop is properly adjusted (Section 2.4.6.2).
a. Install good media.
b. Select the drive and step to TK 76 .
c. Sync the oscilloscope on TP12 (-Index) for single sided diskettes, TP13 for double sided diskettes, connect one probe on TP2 and one on TP1, on the drive PCB. Ground the probes to the PCB and invert one input. Set volts per division to 50 mv and time base to 20 Msec per division.
d. Write the entire track with 2F signal (all one's).
e. The average minimum read back amplitude peak to peak, should be 130 millivolts for side 0 and 130 millivolts for side 1.

It the output is below minimum and different media is tried and the output is still low, it will be necessary to install a new head and actuator assembly.

### 2.4.10.1 HEAD ACTUATOR ASSEMBLY: REMOVAL AND INSTALLATION

a. Remove the connectors and the PCB.
b. Remove cable clamp holding R/W head cable on PCB side of drive.
c. Remove the grommet from the cable bracket on head side.
d. Unload heads (Refer to Section 2.4.3, Steps D \& E).
e. Remove the two or four screws hoiding actuator assembly to the base casting.

1. Carefully remove heads and actuator assembly from the drive. Take care as not to snag the heads, load arms, or read/write head cable on the casting.
g. To install, procede as follows:
(1) Hold assembly at a slight angle towards you when installing (approximately $15^{\circ} \mathrm{CCW}$ viewed from rear).
(2) Rotate actuator into position against the ledge while simultaneously lifting the arm tab with the: bail so that the heads are separated and the protective paper between them falls free.
(3) Position the actuator casling firmly and squarely against the ledge on the base casting and secure with two or four screws and washers (install the locating screw nearest the ledge first).

### 2.4.10.2 HEAD PENETRATION ADJUSTMENT

a. The tools necessary to perform this alignment procedure will consist of penetration gauge tool sel, screwdriver and $1 / 4^{\prime \prime}$ nut driver (see Figure 39).


FIGURE 39. HEAD PENETRATION TOOLS
b. Set up the penetration dial indicator on the penetration tool master. Check penetration tool to make sure its indicating surfaces are clean and properly set; (long hand on zero and small hand on three) while it's resting on the penetration tool master. See Figure 40.

NOTE: When the tool is not being used, it should be kept where it won't be dropped or knocked off the work bench.


FIGURE 40. DIAL INDICATOR
c. With the drive in the horiztonal position, remove HAC shield and door open, slide the penetration plate into the drive with the tappered end in lirst and counter bore side up. Slide the plate up and over the spindle until it's squarely over the spindle and close the door. See Figure 41

NOTE: The penelration plate is made of harden tool steel and care should be used not to damage spindle or any other part of the drive during insertion of extraction.


FIGURE 41. PENETRATION PLATE INSTALLATION
d. Next install the indicator block into the penetration plate until you teel the block snap into place. See Figure 42.

NOTE: Make sure all surfaces are clean, the block is squarely and fully snapped onto the plate. Also avoid handling the block by the indicator.


FIGURE 42. DIAL INDICATOR INSTALLATION
e. The shaft the extends from the stepper motor can be used to move the head up far enough so the gauge point is indicating off the tab, on the side zero head as shown in Figure 43.

1. Check the diai indicator for the proper setting. The long hand should be between +3 and -3 with the short hand pointing at three. If penetration setting is out of this range then continue with procedure starting at step 7 . See Figure 44.


FIGURE 44. CORRECT PENETRATION


FIGURE 45. PENETRATION ADJUSTMENT
9. With the penetration gauge installed set the drive up in the vertical position, the $A C$ motor should be closest to the bench.
h. Loosen the two or four mounting screws using a $1 / 4^{\prime \prime}$ nut driver.
i. Adjust HAC assembly left to right until the reading on the penetration gauge reads; small hand on three and long hand on zero $\pm .003$.
A. If small hand is on the left side of three, the HAC assembly must go to the right.
B. If small hand is on the right side of three, the HAC assembly must go to the left.
j. When penetration is set lighten the two or four mounting screws using a $1 / 4^{\prime \prime}$ nut driver.
k. As you tighten the two mounting screws, make sure the HAC casting is flush (making contaci) with the machined lip on the base casting.

1. Check penetration gauge again to insure proper alignment. If not return to procedure step 7.
m. Remove the indicator block (remember to handle with care). Open the door and remove the penetration gauge.
n. Replace the HAC shield.

### 2.4.10.3 HEAD RADIAL ALIGNMENT

NOTE: The actuator assembly is aligned at the factory and adjustment is not normally required after replacing a head and actuator assembly. If after checking and the lobes are within $70 \%$ of each other, alignment is not recommended.
a. Insert Alignment Diskette (SA122).

NOTE: Alignment diskette should be at room conditions for at least 1 hour before alignment checks.
b. Steps the heads to track 38 .
c. Sync the oscilloscope, external negative, on TP12 (-Index). Set the time base to 20 Msec per division. This will display over one revolution.
d. Connect one probe to TP1 and the other to TP2. Ground the probes to the PCB. Set the inputs to AC. Add and invert one channel. Set the vertical deflection to $100 \mathrm{MV} / \mathrm{division}$.
e. The amplitude of the two lobes must be within $70 \%$ of each other. If the lobes do not fall within this specification continue on with the procedure (Refer to Figure 46).
f. Loosen the two or four mounting screws, which hold the motor plate to the support bracket (Refer to Figure 47).
g. Move the piate, by rotating the eccentric adjusting nut.
h. When the lobes are of an equal amplitude, tighten the motor plate mounting screws (Refer to Figure 47).
i. Check the adjustment by stepping off track and returning. Check in both directions and readjust as required.
j. Whenever the Head Radial Atignment has been adjusted the Track 00 detector adjustment must be checked. (Section 2.4.11.2).

### 2.4.10.4 READ/WRITE HEADS AZIMUTH CHECK

The azimuth is not field adjustable. If, after performing this check the waveform on the oscilloscope is not within +18 ' replace the Head Actuator Assembly.
a. Install Alignment Diskette SA122. Select the drive and step to track 76.
b. Sync the scope external negative on TP12, set time base to .5 MSec per division.
c. Connect one probe to TP1 and the other to TP2. Invert one channel and ground the probes to TPS \& 6. Set the inputs to $A C, A D D$, and 50 MV per division.
d. Compare waveform to Figure 48. If not within the range shown replace the Head Actuator Assembly 2.4.10.1


EVEN AMPLITUDE ( $100 \%$ ), ON TRACK

LEFT 80\% OF RIGHT. + 1 MIL OFF TRACK TOWARD TK 0

LEFT $60 \%$ OF RIGHT, + 2 MIL OFF TRACK TOWARD TK 0

LEFT $40 \%$ OF RIGHT, + 3 MIL OFF TRACK TOWARD TK 0

RIGHT $80 \%$ OF LEFT. 1 MIL OFF TRACK TOWARD 76

RIGHT 60\% OF LEFT. 2 MIL OFF TRACK TOWARD 76

RIGHT 40\% OF LEFT, 3 MLL OFF TRACK TOWARD 76

FIGURE 46. HEAD RADIAL ALIGNMENT


FIGURE 47. MOTOR PLATE

### 2.4.11 DOOR LOCK SOLENOID AND IN USE LED ASSEMBLY REMOVAL

a. Perform steps 2.4.12a and 2.4.12h.
b. Remove door lock assembly
c. Reverse procedure to install new assembly.
d. Adjust of the door lock should not be necessary. If it has to be, the gap between the armature tab and the latch should be $.015 \pm .010$. This adjustment can be made by loosening the two screws on the armature.


FIGURE 48. AZIMUTH BURST PATTERNS

### 2.4.12 TRACK 00 DETECTOR: REMOVAL AND INSTALLATION

a. Remove head cover shield (Section 2.4.2).
b. Swing cartridge guide open (Section 2.4.3).
c. Manually rotate stepper shaft and move carriage to track 77.
d. Remove screw holding bracket to base casting and remove bracket and detector.
e. Remove PCB connector and remove PCB.
f. Exiract cable from P2 connector; Pin 3 BRN, C BLACK, 10 ORANGE, and L RED.
g. Remove cable clamps and remove Detector assembly.
n. To install, reverse the procedure.
i. Adjust according to Section 2.4.11.2.

### 2.4.12.1 TRACK 00/76 STOP ADJUSTMENT

a. Not field adjustable.

### 2.4.12.2 TRACK 00 DETECTOR ASSEMBLY ADJUSTMENT

a. Check head radial alignment and adjust if necessary before making this adjustment.
b. Insert diskette.
c. Connect oscilloscope to TP26. Set vertical deflection of 1 v/division and sweep to continuous.
d. Step carriage to track 02. TP26 should go low. Adjust the detector assembly towards the actuator assembly if not low.
e. Check the adjustment by stepping the heads between tracks 00 and 02 , observing that TP26 is low at track 02 and high at track 00 . A perfect adjustment is if you have a square wave on a scope.

### 2.4.13 FRONT PLATE ASSEMBLY REMOVAL

a. Insert the cartridge guide adjustment tool (P/N 50377-1) through the adjustment hole in the cartridge guide and screw completely into the base hold casting (hand tight).
b. Remove the door lock wires from P2, Pin 2-black, B-brown, 9-violet and K-blue.
c. Remove the cable clamp holding the door lock wires.
d. Rernove the two alien head screws holding the handle to the front plate and remove the handie.
e. Remove the four screws holding the front plate to the base casting.
f. Remove two screws holding doo lock assembly to the front plate.
g. Remove two allen head screws holding the In Use LED to the door lock assembly.
h. Grasp both ends of the push bution and bow outwards to remove LED.
i. Reverse procedure to instali.
j. Check Index adjustment (Section 2.4.7.2).

Flow Charts

## WRITE PROTECT INOPERATIVE



HEAD LOAD INOPERATIVE


## TRACK 00 INDICATOR INOPERATIVE



## DRIVE NOT COMING ON LINE



## diskette not rotating



## INDEX PULSE INOPERATIVE



## Logic Diagrams



notes:

1. CONNECTOR SYMEOL REFEAENCE $1=3.2=32.5=\sqrt{5}$
[2] ALL ODO NUMBEAED PINS ON JI CONNECTOA ARE GROUND



NOTES:
1 GND WHEN ACTIVE AND +24 WHEN INACTIVE.
(2) 115 OR 230 VAC.



NOTES:
1] GND WHEN INACTIVE AND + 1.5 VOC WHEN ACTIVE.

## Physical Locations






Illustrated Parts Catalog


)
)

| FIGURE 8 REF NUMBER | PART NUMBER | DESCRIPTION | $\begin{aligned} & \text { OTY } \\ & \text { PER } \end{aligned}$ ASM |
| :---: | :---: | :---: | :---: |
| 49-1 |  | DRIVE ASSEMELY SAB50\%851 |  |
| 2 | \$1305 | CLIP (RETAINING PING) | 1 |
| 3 | 50747 | MOTOR ASSEMBLY, $115 \mathrm{~V}, 50160 \mathrm{HZ}$ | 1 |
|  | 50748 | MOTOR ASSEMBLY, 230V, 50 O60 HZ | 1 |
| 4 | 15004 | CAPACITOR | 1 |
| 5 | 50746 | GRACKET | 1 |
| 6 | 50744 50745 | MOTOR $115 \mathrm{~V}, 50160 \mathrm{HZ}$ <br> MOTOR 230V. 50650 HZ | 1 |
| 7 | 12028 | SCREW HEX HEAD $8.32 \times .75$ | 4 |
| 8 | 10013 | WASHER | 4 |
| 9 | 15669 | HOUSING, 3 PIN CONNECTOR | 1 |
| 10 | 12015 11904 | SCREW, $8.32 \times 312$ SCREW SET $6-32 \times 125$ | 1 |
| 11 12 | 11904 50358 | SCREW, SET 6-32 $\times .125$ PULLEY, 60 HZ | 1 |
|  | 50357 | PULLEY 50 HZ . | 1 |
| 13 | 51127 | HEAD ACTUATOR ASSEMBLY | 1 |
| 14 | 51056 | BRACKET, TRACK OC | 1 |
| 15 | 12013 | SCREW, 6-32 $\times .312$ | 2 |
| 16 | 51027 | TRACK DO ASSEMBLY | 1 |
| 17 | 12053 | SCREW | 1 |
| 18 | 51063 | GUIDE OPEN ASSEMBLY | 1 |
| 19 | 51134 | CARTRIDGE GUIDE ASSEmBLY (SEE FIGURE S0) | 1 |
| 20 | 50167 | PIVOT | 1 |
| 20 | 50670 | PIVOT (RACK MOUNT) | 1 |
| 21 | 50168 | BIAS SPRING | 1 |
| 22 | 51198 | SPINDLE | $\dagger$ |
| 23 | 10801 | FLANGED BEARING, SPINDLE | 1 |
| 24 | 17200 | OOOR OPEN SWITCH | 1 |
| 25 | 50559 | DEFLECTOR | 2 |
| 26 | 12013 | SCREW 6-32 $\times .438$ | 4 |
| 27 | 12032 | SCREW $48 \times .502$ | 2 |
| 28 |  | FRONT PLATE ASSEMBLY (SEE FIGURE 51) |  |
| 29 | 11905 | SCREW | 2 |
| 30 | 50142 | HANDLE | 1 |
| 31 32 | 12011 | SCREW. HEX HD 4-40 SCREW | 4 |
| 33 | 51058 | COVER | 1 |
| 34 | 51028 | RESISTOR ASM | , |
| 35 | 12026 | SCREW | 2 |
| 36 | 50166 | SPRING. SPINDLE | 1 |
| 37 | 50018 | SPACER, SPINDLE LONG | 1 |
| 38 | 10800 | BALL BEARING | 1 |
| 39 | 50019 | SPACER SPINDLE SHORT | 1 |
| 40 | 51046 | PHOTO XSTR ASM | 1 |
| 41 | 12026 | SCREW | 2 |
| 42 | 12036 | SCREW | 1 |
| 43 | 50016 | PULLEY SPINOLE | 1 |
| 44 | 12509 | WASHER. SPRING \#8 | 2 |
| 45 | 10025 | NUT 8.32 | 1 |
| 46 | 50356 | BELT. 60 HZ | 1 |
| 46 | 50355 | BELT. 50 HZ | 1 |
| 47 | 10426 | CABLE CLAMP | 1 |


)

FIGURE 50.
$\left.\left.\begin{array}{|c|l|l|l|}\hline \begin{array}{c}\text { FIGURE } \\ \text { RREF } \\ \text { NUNBER }\end{array} & \begin{array}{ll}\text { PART } \\ \text { NUREER }\end{array} & & \text { OESCRIPTION }\end{array}\right] \begin{array}{c}\text { PTY } \\ \text { ASR }\end{array}\right]$


FIGURE 51

| FIGURE 8 REF NUMBER | PART <br> NUMBER | DESCRIPTION | OTY <br> PER <br> ASM |
| :---: | :---: | :---: | :---: |
| $\begin{aligned} & 51 \\ & -1 \\ & -2 \\ & -3 \\ & -4 \\ & -5 \\ & -6 \\ & -7 \\ & -8 \end{aligned}$ | 51037 <br> 51043 <br> 50587 <br> 50349 <br> 50667 <br> 51038 <br> 10002 <br> 12035 <br> 50691 <br> 12013 <br> 50183 | FRONT PLATE ASSEMBLY LITE/LOCK <br> FRONT PLATE ASSEMBLY LITEJLOCK (RACK MOUNT) <br> PUSH BAR <br> FRONT PLATE <br> FRONT PLATE (AACK MOUNT) <br> LATCH ASSEMBLY, DOOR LOCK <br> SOLENOTD <br> SCREW $4.40 \times .250$ <br> SPRING LATCH INTERLOCK <br> SCREW 6-32 $\times .312$ <br> BUMPER | $\begin{aligned} & 1 \\ & 1 \\ & 1 \\ & 1 \\ & 1 \\ & 2 \\ & 1 \\ & 2 \\ & 1 \end{aligned}$ |

## Schematic Diagrams






## TABLE OF CONTENTS

1.0 introduction ..... 1
1.1 General Description ..... 1
1.2 Specification Summary ..... 2
1.2.1 Performance Specifications ..... 2
1.2.2 Functional Specifications ..... 2
1.2.2 Physical Specifications ..... 3
1.2.4 Reliability Specifications ..... 3
2.0 Functional Characteristics ..... 4
2.1 General Operation ..... 4
2.2 Read/Write and Control Electronics ..... 4
2.3 Drive Mechanism ..... 4
2.4 Positioning Mechanism ..... 4
2.5 Read/Write Heads ..... 6
3.0 Functional Operations ..... 7
3.1 Power Sequencing ..... 7
3.2 Drive Selection ..... 7
3.3 Track Accessing ..... 7
3.3.1 Step Out ..... 7
3.3.2 Step In ..... 7
3.4 Side Selection ..... 9
3.5 Read Operation ..... 11
3.6 Write Operation ..... 12
3.7 Sequence of Events ..... 14
4.0 Electrical Interface ..... 16
4.1 Signal Interface ..... 16
4.1.1 Input Lines ..... 16
4.1.1.1 Input Line Termination ..... 17
4.1.1.2 Drive Select 1 - 4 ..... 17
4.1.1.3 Side Select ..... 18
4.1.1.4 Direction Select ..... 18
4.1.1.5 Step ..... 18
4.1.1.6 Write Gate ..... 18
4.1.1.7 Write Data ..... 18
4.1.1.8 Head Load(Alternate Input) ..... 18
4.1.1.9 In Use (Alternate Input) ..... 18
4.1.1.10 Write Current Switch/Active Read Compensation ..... 19
4.1.2 Output Lines ..... 19
4.1.2.1 Track 00 ..... 19
4.1.2.2 Index ..... 19
4.1.2.3 Sector (SA851 only) ..... 19
4.1.2.4 Ready ..... 19
4.1.2.5 Read Data ..... 20
4.1.2.6 Sep Data (SA851 only) ..... 20
4.1.2.7 Sep Clock (SA851 oniy) ..... 20
4.1.2.8 Write Protect ..... 20
4.1.2.9 Disk Change (Optional Input) ..... 20
4.1.2.10 Two Sided (Optional Input) ..... 20
4.1.3 Alternate $/ \%$ Pins ..... 20
4.2 Power Interface ..... 21
4.2.1 AC Power ..... 21
4.2.2 DC Power ..... 21

## table of contents continued

5.0 Physical Interiace ..... 22
$5.1 \mathrm{J1/P1}$ Connector ..... 22
$5.2 \mathrm{~J} / \mathrm{P} 5$ Connector ..... 23
$5.3 \mathrm{~J} 4 / \mathrm{P} 4$ Connector ..... 23
6.0 Drive Physical Specifications ..... 24
6.1 Drive Dimensions ..... 24
6.2 Mounting Recommendations ..... 24
6.3 Chassis Slide ..... 27
6.4 Decorative Face Plate ..... 27
7.0 Customer Instaliable Options ..... 28
7.1 Select Drive Without Loading Heads or Enabling Stepper ..... 32
7.2 Select Drive and Enable Stepper Without Loading Heads ..... 32
7.3 Loads Heads Without Selecting Drive or Enabling Stepper ..... 33
7.4 Radial Ready ..... 35
7.5 Radial Index/Sector ..... 36
7.6 In Use Alternate Input (Activity LED) ..... 37
7.7 Write Protect Optional Use ..... 37
7.8 Disk Change (Optional Output) ..... 38
7.9 Side Selection Using Direction Select ..... 39
7.10 Side Selection Using Drive Select ..... 40
7.11 Door Lock Latch ..... 41
7.12 Two Sided (Optional Output) ..... 41
7.13 Head Current Switch/Active Read Compensation ..... 42
7.13.1 Head Current Switch ..... 42
7.13.2 Active Read Filter ..... 42
7.14 Ready Standard/Ready Modified ..... 42
7.15 Head Load Latch ..... 43
8.0 Operation Procedures ..... 45
8.1 Diskette Loading and Handling ..... 45
8.2 Write Protect-SA150/151 Diskettes ..... 46
8.3 Write Protect, IBM Diskettes ..... 46
9.0 Error Detection and Correction ..... 47
9.1 Write Error ..... 47
9.2 Read Error ..... 47
10.0 Reshipment Precaution ..... 47

## LIST OF ILLUSTRATIONS

Figure 1. SA850/851 Functional Diagram ..... 5
2. Track Access Timing ..... 8
3. Read Initiate Timing ..... 9
4. $F M, M F M$ and $M^{2} F M$ Code Comparisons ..... 10
5. Read Signal Timing (FM Encoding) ..... 10
6. Write Initiate Timing ..... 13
7. Write Data Timing (FM Encoding) ..... 13
8. General Control and Data Timing Requirements ..... 14
9. Interface Connections ..... 15
10. Interface Signal Driver/Receiver ..... 17
11. Index Timing ..... 19
12. Sector Timing ..... 20
13. J1 Connector Dimensions ..... 22
14. J5 Connector ..... 23
15. J4 Connector ..... 23
16. Interface Connector-Physical Location Diagram ..... 23
17. Recommended Mounting ..... 24
18. SA850/851 Diskette Storage Drive Dimensions ..... 25
19. SA850/851R Dimensions ..... 26
20. Slide Mounting Dimensions ..... 27
21. MLC 10 Component Locations (P/N 25188) ..... 30
22. MLC 11 PCB Component Locations (P/N 25200) ..... 31
23. Select Drive Without Loading Head Circuit ..... 33
24. Stepper Motor Enable Circuit ..... 34
25. Load Head Without Selecting Drive or Enabling Stepper Circuit ..... 34
26. Radial Ready Circuit ..... 35
27. Radial index/Sector Circuit ..... 36
28. In Use/Activity LED Circuit ..... 37
29. Write Protect Circuit ..... 37
30. Disk Change Timing ..... 38
31. Disk Change Circuit ..... 38
32. Side Selection, Using Direction Select ..... 39
33. Side Selection, Using Drive Select ..... 40
34. Door Lock Latch Control ..... 41
35. IW Jumper Option ..... 42
36. Head Load Latch Using Head Load. ..... 43
37. Head Load Latch Using In Use ..... 44
38. Loading SA850/851 ..... 45
39. Diskette Write Protected ..... 46
40. Write Inhibit Notch Specifications ..... 46
41. Package Assembly
48
48
42. Pallet Loading ..... 49

### 1.0 INTRODUCTION

### 1.1 GENERAL DESCRIPTION

The SA850/851 diskette storage drives are enhanced double-headed versions of the standard Shugart SAB00/801 drives. SA850/851 drives provide up to four times the on-line storage capacity, faster access time, and lower heat dissipation along with improved reliability and maintainability.

SA850/851 drives read and write in single or double density on standard diskettes and on both sides of twosided diskettes. The drives are exactly the same size as Shugart SA800/801 drives and are plug compatible. The SA850/851 drives are aiso media compatible with IBM 3740 and $\mathrm{S} / 32$ single-sided drives as well as IBM 4964 and 3600 series two-sided units.

The proprietary Fasflex ${ }^{\top M}$ actuator utilizes a flexible metal band for sure low friction head movement and a fast 3 ms track-to-track access time. In addition, Shugart's Bi-Compliant ${ }^{\text {tM }}$ read/write head assembly provides superior compliance resulting in excellent data integrity.

Other valuable features include: programmable door lock and write protect plus dual index sensor to differentiate between single and two-sided diskettes.

The SA850/851 will prove highly cost-effective in applications such as: intelligent terminals, minicomputer/microcomputer systems, small business systems as well as word processing systems and intelligent calculators

## Key Features

Storage capacity of up to four times that of SA800 and other standard floppy drives.

- Single or double density (standard).

E Same physical size as standard SA800/801 product family.

- SA800/801 I/O compatibility.
- Improved access time over standard drives - 3 ms track-to-track.
- Proprietary Fasflex ${ }^{\text {TM }}$ actuator.
- Bi-Compliant read/write head assembly.
- Write protect and programmable door lock are standard for improved data security.
- Lower Heat dissipation.
- Improved AC connector.


### 1.2 SPECIFICATION SUMMARY

### 1.2.1 PERFORMANCE SPECIFICATIONS

| Capacity | Single Density | Double Density |
| :--- | :---: | :---: |
| Unformatted | 800 kilobytes | 1600 kilobytes |
| Per Disk | 400 kilobytes | 800 kilobytes |
| Per Surface | 5.2 kilobytes | 10.4 kilobytes |
| Per Track |  |  |
| IBM Format (128 byle sectors) | 500 kilobytes | 1000 kilobytes |
| Per Disk | 250 kilobytes | 500 kilobytes |
| Per Surface | 3.3 kilobytes | 6.66 kilobytes |
| Per Track | 250 kilobists $/ \mathrm{sec}$. | 500 kilobits $/ \mathrm{sec}$. |
| Transter Rate | 83 ms | 83 ms |
| Latency (Avg.) | 3 ms |  |
| Access Time | 9 ms |  |
| Track to Track | 15 ms | 91 ms |
| Average (including settling) | 90 ms | 15 ms |
| Settling Time | 50 ms |  |
| Head Load Time |  |  |

### 1.2.2 FUNCTIONAL SPECIFICATIONS

|  | Single Density | Double Density |
| :---: | :---: | :---: |
| Rotational Speed | 360 rpm | 360 rpm |
| Recording Density (inside track) | 3408 bpi | 6816 bpi |
| Flux Density | 6816 fci | 6816 fci |
| Track Density | 48 tpi | 48 tpi |
| Cylinders | 77 | 77 |
| Tracks | 154 | 154 |
| Heads | 2 | 2 |
| Physical Sectors |  |  |
| SA850/R | 0 | 0 |
| SA851/R | 32 | 32 |
| Index | 1 | 1 |
| Encoding Method | FM | MFM/M ${ }^{2} \mathrm{FM}$ |
| Media Requirements |  |  |
| SA850 | SA150/IBM Diskette 2D | SA150/IBM Diskette 2D |
| SA851 | SA151 | SA151 |
| Alignment Diskette | SA122 | SA122 |

### 1.2.3 PHYSICAL SPECIFICATIONS

|  |  | Operating | Shipping | Storage |
| :---: | :---: | :---: | :---: | :---: |
| Environment Limits |  |  |  |  |
| Ambient Tempera | ture | $40^{\circ}$ to $115^{\circ} \mathrm{F}$ | $-40^{\circ}$ to $144^{\circ} \mathrm{F}$ | $-8^{0}$ to $117^{\circ} \mathrm{F}$ |
| Relative Humidity |  | 20 to 80\% | 1 to 95\% | 1 to 95\% |
| Maximum Wet Bu |  | $85^{\circ} \mathrm{F}$ | No condensation | No condensation |
| AC Power Requirements |  |  |  |  |
| $50 / 60 \mathrm{~Hz} \pm 0.5 \mathrm{~Hz}$ |  |  |  |  |
| 100/115 VAC Installations $=85$ to 127V @ .35A Max. |  |  |  |  |
| 200/230 VAC Installations = 170 to 253V @ .25A Max. |  |  |  |  |
| DC Voltage Requirements |  |  |  |  |
| +24VDC $\pm 10 \%$ 1.0A Max. |  |  |  |  |
| $+5 \mathrm{VDC} \pm 5 \%$ | 1.1A Max. |  |  |  |
| Mechanical Dimensions (extusive of front panel) |  |  |  |  |
| SA850R/851R SA850/851 |  |  |  |  |
| Height $=4.62 \mathrm{in} .(117 \mathrm{~mm}) \quad 4.62 \mathrm{in} .(117 \mathrm{~mm})$ |  |  |  |  |
| Width $=8.55 \mathrm{in} .(217 \mathrm{~mm}) \quad 9.50 \mathrm{in} .(241 \mathrm{~mm})$ |  |  |  |  |
| Depth $=14.25 \mathrm{in} .(362 \mathrm{~mm}) 14.25 \mathrm{in} .(362 \mathrm{~mm})$ |  |  |  |  |
| Heat Dissipation Typical Maximum |  |  |  |  |
| BTU/Hr. 200245 |  |  |  |  |
| Watts 60 |  |  |  |  |
| 1.2.4 RELIABILITY SPECIFICATIONS |  |  |  |  |
| $\begin{array}{ll}\text { MTBF: } & 5000 \mathrm{POH} \text { under heavy } \\ & 8000 \mathrm{POH} \text { under typical }\end{array}$ |  |  |  |  |
| MTTR: $\quad 30$ minutes |  |  |  |  |
| Component Lile: $\quad 15,000 \mathrm{POH}$ |  |  |  |  |
| Error Rates: |  |  |  |  |
| Soft Read Errors: 1 per $10^{9}$ bits read. |  |  |  |  |
| Hard Read Errors: 1 per $10^{12}$ bits read. |  |  |  |  |
| Seek Errors: | 1 per 1 | $10^{6}$ seeks. |  |  |
| Media Life: |  |  |  |  |
| Passes per Track | $3.5 \times$ | $10^{6}$ |  |  |
| Insertions: | 30,000 |  |  |  |

### 2.0 FUNCTIONAL CHARACTERISITICS

### 2.1 GENERAL OPERATION

SA850/851 Diskette Storage Drives consist of read/write and control electronics, drive mechanism, BiCompliant read/write heads and a track positioning mechanism. These components perform the following functions:

Interpret and generate control signals.
Move read/write heads to the selected track.
Read and write data.
The Fasflex ${ }^{\text {TM }}$ Head Positioning Actuator positions the read/write heads to the desired track on the diskette. The Head Load Solenoid loads the read/write heads against the diskette and data may then be recorded on or read from the diskette.

### 2.2 READIWRITE AND CONTROL ELECTRONICS

The electronics are packaged on one PCB. The PCB contains:

1. Index Detector Circuits (Sector/Index for 851)
2. Head Position Actuator Driver.
3. Head Load Solenoid Driver
4. Read/Write Amplifier and Transition Detector.
5. Data/Clock Separation Circuits (SAB51 only).
6. Write Protect
7. Drive Ready Detector Circuit.
8. Drive Select Circuits.
9. Side Select Circuit.
10. In Use and Door Lock Circuits.
11. Write Current Switching/Read Compensation.

### 2.3 DRIVE MECHANISM

The Diskette drive motor rotates the spindle at 360 rpm through a belt-drive system. 50 or 60 Hz power is accommodated by changing the drive pulley and belt. A registration hub, centered on the face of the spindle, positions the Diskette. A clamp that moves in conjunction with the cartridge guide fixes the Diskette to the registration hub.

### 2.4 POSITIONING MECHANISM

The read/write heads are accurately positioned by Fasflex ${ }^{\text {TM }}$ metal band/stepping motor actuator system. A precision stepping motor is used to precisely position the headtcarriage assembly through the use of a unique metal band/capstan concept. Each $3.6^{c}$ rotation of the stepping motor moves the read/write head one track in discrete increments.


FIGURE 1. SA850/851 FUNCTIONAL DIAGRAM

### 2.5 READNRITE HEADS

The proprietary heads are a single element ceramic read/write head with straddle erase elements to provide erased areas between data tracks. Thus normal interchange tolerances between media and drives will not degrade the signal to noise ratio and insures diskette interchangeability.

The diskette is held in a plane perpendicular to the read/write heads by a platen located on the base casting. This precise registration assures perfect compliance with the read/write heads. The flexure-mounted head is loaded against its rigidly mounted counterpart via the head load solenoid. The read/write heads are in direct contact with the diskette. The head surface has been designed to obtain maximum signal transfer to and from the magnetic surface of the diskette.

### 3.0 FUNCTIONAL OPERATIONS

### 3.1 POWER SEOUENCING

Applying AC and DC power to the SAB50/851 can be done in any sequence, however, once AC power has been applied, a 2 second delay must be introduced before any Read or Write operation is attempted. This delay is for stabilization of the Diskette rotational speed. Also, after application of DC power, a 90 millisecond delay must be introduced before a Read, Write, or Seek operation or before the control output signals are valid. After powering on, initial position of the read/write heads with respect to data tracks is indeterminable. In order to assure proper positioning of the read/write heads prior to any read/write operation after powering on, a Step Out operation should be performed until the Track 00 indicator becomes active.

### 3.2 DRIVE SELECTION

Drive selection occurs when a drive's Drive Select line is activated. Only the drive with this line active will respond to input lines or gate output lines. Under normal operation, the Drive Select line will load the read/write head, apply power to the stepper motor, enable the input lines and output lines, light the Activity LED on the front of the drive and lock the door. Optional modes of drive selection are discussed in Section 7 .

### 3.3 TRACK ACCESSING

Seeking the read/write head from one track to another is accomplished by:
a. Activating Drive Select line.
b. Selecting desired direction utilizing Direction Select Iine.
c. Write Gate being inactive.
d. Pulsing the Step line.

Multiple track accessing is accomplished by repeated pulsing of the Step line until the desired track has been reached. Each pulse on the Step line will cause the read/write heads to move one track either in or out depending on the Direction Select line. Head movement is initiated on the trailing edge of the Step Pulse.

### 3.3.1 STEP OUT

With the Dlrection Select line at a plus logic level ( 2.5 V to 5.25 V ) a pulse on the Step line will cause the read/write heads to move one track away from the center of the disk. The pulse(s) applied to the Step line and the Direction Select line must have the timing characteristics shown in Figure 2.

### 3.3.2 STEP IN

With the Direction Select tine at a minus logic level ( $O V$ to .4 V ), a pulse on the Step line will cause the read/write heads to move one track closer to the center of the disk. The puise(s) applied to the Step line must have the timing characteristics shown in Figure 2.


FIGURE 2. TRACK ACCESS TIMING

### 3.4 SIDE SELECTION

In the standard SA850/851, head selection is controlied via the I/O signal line designated Side select. A plus logic level on the Side Select line selects the read/write head on the side 0 surface of the diskette. A minus logic level selects the side 1 read/write head. When switching from one side to the other, a $100 \mu \mathrm{~s}$ delay is required after Side Select changes state before a read or write operation can be initiated. Figure 3 shows the use of Side Select prior to a read operation.

Two jumper-selectable Side Select options are also available. Either of these can be implemented to make use of existing controller and cable harness design. These options are described fully in Section 7.

$\because 2$ SECONOS IF AC AND DC POWER ARE APPLIED AT THE SAME TIME
FIGURE 3. READ INITATE TIMING


FIGURE 4. FM. MFM AND M²FM CODE COMPARISONS

$A=L E A D I N G E D G E$ OF BIT MAY BE $\pm 400$ NS FROM ITS NOMINAL POSITION $B=$ LEADING EDGE OF BIT MAY BE $\pm 200 \mathrm{n}$ FROM ITS NOMINAL POSITION

FIGURE 5. READ SIGNAL TIMING (FM ENCODING)

### 3.5 READ OPERATION

Reading data from the SA850/851 Diskette Storage drive is accomplished by:
a. Activating Drive Select line.
b. Selecting head.
c. Write Gate being inaclive.

The timing relationships required to initiate a read sequence are shown in Figure 3. These timing specifications are required in order to guarantee that the read/write head position has stabilized prior to reading.

The coding scheme of the recorded data can be FM, MFM or M ${ }^{2}$ FM. The first of these, FM, provides singledensity recording. The superior efficiency of the other two codes permit their bit cell period to be $1 / 2$ that of the FM code, thereby providing double-density recording. Differences among FM, MFM and M²FM encoding are concerned with the use of clock bits in the write data stream.

FM encoding rules specify a clock bit at the start of every bit cell. See Figure 4. MFM and M ${ }^{2}$ FM encoding rules allow clock bits to be omitted from some bit cells, with the following prerequisites:
a. MFM - The clock bit is omitted from the current bit cell if either the preceding bit cell or the current bit cell contains a data bit. See Figure 4.
b. M ${ }^{2} \mathrm{FM}$ - The clock bit is omitted from the current bit cell if the preceding bit cell contained any bit (clock or data) or if the current bit cell contains a data bit. See Figure 4.
In all three of these encoding schemes, clock bits are written at the start of their respective bit cells and data bits at the center of their bit cells.

The timing of the read signats, Read Data, Separated Data and Separated Clock are shown in Figure 5 (FM encoding).

In the standard SA851, data separation of FM data is performed by the drive electronics. Data bits are presented to the controller on the Sep Data line and clock bits are presented on the Sep Clock line. In systems using the SA850 or when MFM/M2FM encoding is used, data separation is performed outside the drive. IN such cases, the Read Data line carries both clock bits and data bits. Separation is MFM or M²FM encoded read data should be controlled by a phase-locked loop oscillator (PLO) circuit.

For additional information regarding the use of MFM and M ${ }^{2}$ FM encoding with SA850/851 drives, refer to Shugart Associates' Double Density Design Guide.

### 3.6 WRITE OPERATION

Writing data to the SA850/851 is accomplished by:
a. Activating the Drive Select line.
b. Selecting head
c. Activating the Write Gate line.
d. Pulsing the Write Data line with the data to be written.
e. Head Curpent switching

The timing relationships required to initiate a write data sequence are shown in Figure 6 . These timing specifications are required in order to guarantee that the read/write head position has stabilized prior to writing

Write data encoding can be FM, MFM or M2FM. If either double-frequency encoding scheme is used (MFM or $M^{2} F M$ ) the wite data should be precompensated to counter the effects of bit shift. The amount and direction of compensation required for any given bit in the data stream depends on the pattern it forms with nearby bits.

For more details regarding data encoding and formatting for SA850/851 drives, refer to Shugart Associates' Double Density Design Guide.


FIGURE 6. WRITE INITIATE TIMING


FIGURE 7. WRITE DATA TIMING (FM ENCODING)

### 3.7 SEQUENCE OF EVENTS

The timing diagram shown in Figure 8 shows the necessary sequence of events with associated timing restrictions for proper operation.

*2 SECONOS IF AC AND DC POWER ARE APPLIED AT SAME TIME
**WHEN CHANGING DIRECTION ON THE HEAD A 15 MS DELAY MUST BE INTRODUCED.
NOTE 150 ms minimum delay must be introduced after Drive Select to allow for proper head toad settling. If stepper power is to be applied independent of Head Load, then a 15 ms minimum delay must be introduced to allow for slepper settling. See section 7 on optional customer installable teatures.

FIGURE 8. GENERAL CONTROL AND DATA TIMING REQUIREMENTS

*These tines are alternate inpulioutput ines and they are entrabied by jumper plugs. Relerence Seclion 7 tor uses of these lines $N$ ot shown are pins 4. 6 and 8 which are alternate 10 pins.

FIGURE 9. iNTERFACE CONNECTIONS

### 4.0 ELECTRICAL INTERFACE

The inter, ace of the SA850/851 Diskette drive can be divided into two categories:

1. Signal
2. Power

The following sections provide the electrical definition for each line.
Reference Figure 9 for all interface connections.

### 4.1 SIGNAL INTERFACE

The signal interface consists of two categories:

1. Control
2. Data transfer

All lines in the signal interface are digital in nature and either provide signals to the drive (input), or provide signais to the host (outpui), via interface connector P1/J1.

### 4.1.1 INPUT LINES

There are thirteen (13) signal input lines, ten (10) are standard and three (3) are user installable options (reference section 7).

The input signals are of two types, those intended to be multiplexed in a multiple drive system and those which will perform the multiplexing. The input signals to be multiplexed are:

1. Direction Select
2. Step
3. Write Data
4. Write Gate
5. Side Select
6. Head Current Switch/Active Read Compensation
7. In Use
8. Head Load

The input signals which are intended to do the multiplexing are:

1. Drive Select 1
2. Drive Select 2
3. Drive Select 3
4. Drive Select 4

The input circuit lines have the following electrical specifications. Reference Figure 10 for the recommended circuit.

True $=$ Logical zero $=\mathrm{Vin} \pm 0.0 \mathrm{~V}$ to $+0.4 \mathrm{~V} \quad$ (0) $\mathrm{lin}=40 \mathrm{ma}(\max )$
False $=$ Logical one $=$ Vin +2.5 V to $+5.25 \mathrm{~V} \quad @$ lin $=250 \mu \mathrm{a}$ (open)
Input Impedance $=150 \mathrm{ohms}$

figure 10. INTERFACE SIGNAL DRIVER/RECEIVER

### 4.1.1.1 INPUT LINE TERMINATION

The SA850/851 has been provided with a removable resistor pack for terminating the seven input lines that are to be multiplexed.

In order tor the drive to function properly, the last drive on the interface must have these seven lines terminated. Termination of these lines can be accomplished by either of two methods.

1. As shipped from the factory, the resistor pack is installed in location 5 E . These packs can be removed from all drives except the one on the Inteface.
2. External termination may be used provided the terminator is beyond the last drive. Each of the five lines should be terminated by using a 150 ohm, $1 / 4$ watt resistor, pulled up to +5 VDC.

The same removable resistor pack is also provided for terminating the optional input lines.

### 4.1.1.2 DRIVE SELECT 1 - 4

Drive Select when activated to a logical zero level, activates the multiplexed $1 / O$ lines and loads the read/write head. In this mode of operation only the drive with this line active will respond to the input lines and gate the output lines.

Four separate input lines, Drive Select 1, Drive Select 2, Drive Select 3, and Drive Select 4, are provided so that up to four drives may be multiplexed together in a system and have separate Drive Select lines. Traces 'DS1', 'DS2', 'DS3', and 'DS4' have been provided to select which Drive Select line will activate the interface signals for a unique drive. As shipped from the factory, a shorting plug is installed on 'DS1'. To select another Drive Select line, this plug should be moved to the appropriate 'DS' pin.

### 4.1.1.3 SIDE SELECT

This interface line defines which side of a two-sided diskette is used for reading or writing. An open circuit, or logical one, selects the read/write head on the side 0 surface of the diskette. A short to ground, or logical zero, selects the read/write head on the diskette's side 1 surface. When switching from one head to the other, a $100 \mu \mathrm{~s}$ delay is required before any fead or write operation can be initiated

Two optional methods of side selection are available and can be implemented by the user through appropriate jumper connections. These options are described in Sections 7.9 and 7.10.

### 4.1.1.4 DIRECTION SELECT

This interface line is a control signal which defines direction of motion the read/write heads will take when the Step line is pulsed. An open circuit or logical one defines the direction as "out" and if a pulse is applied to the Step line the read/write heads will move away from the center of the disk. Conversely, if this input is shorted to ground or a logical zero level, the direction of motion is defined as "in" and if a pulse is applied to the step line, the read/write heads will move towards the center of the disk.

A jumper-selectable option is available, which allows the Direction Select line to be time shared for both the Direction Select and Side Select functions. That is, during head positioning operations, the Direction Select line controls direction of head motion and during read or write operations, the Direction Select line determines which head is selected. Details regarding the implementation of this option are provided in Section 7.9.

NOTE: A 15 ms delay must be introduced when changing direction (i.e., the last step in pulse to first step outpulse or vice versa).

### 4.1.1.5 STEP

This interface líne is a control signal which causes the read/write heads to move with the direction of motion as detined by the Direction Select line.

The access motion is initiated on each logical zero to logical one transition, or the trailing edge of the signal pulse. Any change in the Direction Select line must be made at least $1 \mu$ S before the trailing edge of the Step pulse. Reler to Figure 2 for these timings

### 4.1.1.6 WRITE GATE

The active state of this signal (logical zero) enables Write Data to be written on the diskette. The inactive state (logical one) enables the read data logic (Separated Data, Separated Clock, and Read Data) and stepper logic. Refer to Figure 6 for Write Intiate timing information.

### 4.1.1.7 WRITE DATA

This inteface lines provides the data to be written on the diskette. Each transition from a logical one level to a logical zero level will cause the current through the read/write head to be reversed, thereby writing a data bit. This line is enabled by Write Gate being active. Refer to Figure 7 for timing information.

### 4.1.1.8 HEAD LOAD (ALTERNATE INPUT)

This customer installable option, when enabled by jumpering Trace " C " and activated to a logical zero level and the diskette access door is closed, will load the read/write heads against the diskette. Refer to section 7.15 for uses and method of installation.

### 4.1.1.9 IN USE (ALTERNATE INPUT)

This customer installable option, when enabled by jumpering Trace " $D$ " and activated to a logicalzero level will turn on the Activity LED in the door push button and will lock the door. This signal is an "OR" function with Drive Select. Refer to section 7.6 for uses and method of installation.

### 4.1.1.10 WRITE CURRENT SWITCHIACTIVE READ COMPENSATION

Reference section 7.13

### 4.1.2 OUTPUT LINES

There are five standard output lines from the SA850, and eight standard output lines from the SA851. Also. there are two optional output lines and three alternate outputs available from either the SA850 or SA851. The outpu: signats are driven with an open collector output stage capable of sinking a maximum of 40 ma at a logical zero level or true state with a maximum voltage of 0.4 V measured at the driver. When the line driver is In a logical one or false state, the driver is off and the collector current is a maximum of 250 microampers.

Refer to Figure 10 for the recommended circuit.

### 4.1.2.1 TRACK 00

The active state of this signal, or a logical zero indicates when the drive's read/write heads are positioned at track zero (the outermost track) and the access circuitry is driving current through phase one of the stepper motor. This signal is at a logical one level, or false state, when the selected drive's readfwrite heads are not at track 00 .

### 4.1.2.2 INDEX

This interface signal is provided by the drive once each revolution of the diskette ( 166.67 ms ) to indicate the beginning of the track. Normally this signal is a logical one and makes the transition to the logical zero level for a period of $1.8 \mathrm{~ms}(0.4 \mathrm{~ms}$ on SA851) once each revolution. The timing for this signal is shown in Figure 11.

To correctly detect Index at the control unit, Index should be false at Drive Select time; that is, the controller should see the transition from false to true after the drive has been selected.

For additional methods of detecting Index, refer to section 7.5.


FIGURE 11. INDEX TIMING

### 4.1.2.3 SECTOR (SA851 only)

This interface signal is provided by the drive 32 times each revolution. Normally, this signal is a logical one and makes the transition 10 a logical zero for a period of 0.4 ms each time a sector hole on the Diskette is detected. Figure 12 shows the timing of this signal and its relationship to the Index pulse.

NOTE: Index/Sector pulses should not be used for loading the Read/Write heads as this may cause unusual media wear in one spot on the diskette.

### 4.1.2.4 READY

This interface signal indicates that two index holes have been sensed after properly inserting a diskette and closing the door, or that two index holes have been sensed following the application of +5 V power to the drive. Three holes have to be sensed for two sided diskettes.


FIGURE 12. SECTOR TIMING
If a single sided diskette is installed, READY will be active (logical zero) if $\mathrm{S} I D E 0$ is selected, but false (logical 1) if SIDE 1 is selected. Conversely, if a two-sided diskette is installed, READY will be active when either side of the diskette is selected.

For additional methods of using the Ready line, refer to section 7.4.

### 4.1.2.5 READ DATA

This interface line provides the "raw data" (clock and data together) as detected by the drive electronics. Normally, this signal is a logical one level and becomes a logical zero level for the active state. Reference Figure 5 tor the timing and bit shift tolerance within normal media variations.

### 4.1.2.6 SEP DATA (SA851 only)

This interface line furnishes the data bits as separated from the "raw data" by use of the internal data separator. Normally, this signal is a logical one level and becomes a logical zero level for the active state. Reterence Figure 5 for the timing

### 4.1.2.7 SEP CLOCK (SA851 only)

This interface line furnishes the clock bits as separated from the "raw data" by use of the internal data separator. Normally, this signal is a logical one tevel and becomes a logical zero level for the active state. Reterence Figure 5 for the timing.

### 4.1.2.8 WRITE PROTECT

This interface signal is provided by the drive to give the user an indication when a Write Protected Diskette is installed. The signal is a logical zero level when it is protected. Under normal operation, the drive will inhibit writing with a protected diskette installed in addition to notifying the intertace.

For other methods of using Write Protect, refer to section 7.7

### 4.1.2.9 DISK CHANGE (OPTIONAL OUTPUT)

Reference section 7.8 .

### 4.1.2.10 TWO SIDED (OPTIONAL OUTPUT)

Reference section 7.12.

### 4.1.3 ALTERNATE //O PINS

These interface pins have been provided for use with customer installable options. Refer to section 7 for methods of use.

### 4.2 POWER INTERFACE

The SA850/851 Diskette Storage Drive requires both AC and DC power tor operation. The AC power is used for the spindle drive motor and the DC power is used for the electronics and the stepper motor.

### 4.2.1 AC POWER

The $A C$ power to the drive is via the connector $\mathrm{P} 4 / \mathrm{J} 4$ located to the rear of the drive and below the $A C$ motor capacitor. The P4/J4 pin designations are outlined in Table 1 for standard as weil as optional AC power.

| $\begin{aligned} & \text { P4 } \\ & \text { PIN } \end{aligned}$ | 60 Hz |  | 50 Hz |  |
| :---: | :---: | :---: | :---: | :---: |
|  | 115 V (Standard) | 208/230 V | 110 V | 220 V |
| $\begin{aligned} & 1 \\ & 2 \\ & 3 \end{aligned}$ | 85-127 VAC <br> Frame Gnd 85-127 V Rtn | 170-253 VAC <br> Frame Gnd 170-253 $\vee$ Rtn | 85-127 VAC Frame Gind 85-127 V Rtn | 170-253 VAC <br> Frame Gnd 170-253 V Rtn |
| MAX CURRENT | 0.35 Amps | 0.25 Amps | 0.35 Amps | 0.25 Amps |
| FREQ TOLERANCE | $\pm 0.5 \mathrm{~Hz}$ |  | $\pm 0.5 \mathrm{~Hz}$ |  |

TABLE 1

### 4.2.2 DC POWER

DC power to the drive is via connector P5/J5 located on the non-component side of the PCB near the P4 connector. The two DC voltages and their specifications along with their P5/J5 pin designators, are oullined in Table 2.

| P5 <br> PIN | DC VOLTAGE | TOLERANCE | CURRENT | MAX <br> RIPPLE $(\mathrm{p} \mathrm{to})$ |
| :---: | :---: | :---: | :---: | :---: |
| 1 | +24 VDC | $\pm 2.4 \mathrm{VDC}$ | $1.0 \mathrm{~A} \mathrm{Max*}$ <br> 0.85 A Typ | 100 mv |
| 2 | +24 V Return |  |  |  |
| 6 | +5 V Return |  |  |  |
| 5 | +5 VDC | $\pm 0.25 \mathrm{VDC}$ | 1.1 A Max <br> 1.0 A Typ | 50 mv |

[^2]TABLE 2

### 5.0 PHYSICAL INTERFACE

The electrical interface between the SA850/851 and the host system is via three connectors. The first connector, $\mathrm{J1}$, provides the signal interface; the second connector, J5, provides the DC power; and the third connector, J 4 , provides the AC power and frame ground.

This section describes the physical connectors used on the drive and the recommended connectors to be used with them. Refer to Figure 16 for connector locations.

### 5.1 J1/P1 CONNECTOR

Connection to J 1 is through a 50 pin PCB edge card connector. The dimensions for this connector are shown in Figure 13. The pins are numbered 1 through 50 with the even numbered pins on the component side of the PCB and the odd numbered pins on the non-component side. Pin 2 is located on the end of the PCB connector closest to the AC motor capacitor and is labeled 2. A key slot is provided between pins 4 and 6 for optional connector keying.

The recommended connectors for P1 are tabulated below

| TYPE OF CABLE | MANUFACTUFER | CONNECTOR P/N | CONTACT P/N |
| :--- | :--- | :--- | :--- |
| Twisted Pair, \#18 <br> (crimp or solder) | AMP | $1-583718-1$ | $583616-5$ (crimp) <br> $583854-3$ (solder) |
| Twisted Pair, \#18 <br> (solder term.) | VIKING | $3 V H 25 / 1 \mathrm{JN}-5$ | NA |
| Flat Cable | $3 M$ "Scotchflex" | $3415-0001$ | NA |


F.IGURE 13. $\sqrt{ } 1$ CONNECTOR DIMENSIONS

### 5.2 J5IP5 CONNECTOR

The DC power connector, $\sqrt{ } 5$, is mounted on the non-component side of the PCB and is located below the $A C$ motor capacitor. J5 is a 6 pin AMP Mate-N-Lok connector P/N 1-380999-0. The recommended mating connector (P5) is AMP P/N 1-480270-0 utilizing AMP pins P/N 60619-1. J5 pins are labeled on the component side of the PCB with pin 5 located nearest J1/P1. Figure 14 illustrates J 5 connector as seen on the drive PCB from non-component side.

### 5.3 J4/P4 CONNECTOR

The AC power connector, $\mathrm{J4}$, is mounted on the AC motor capacitor bracket and is located just below the capacitor. J4 connector is a 3 pin connector AMP P/N 1-480701-0 with pins P/N 350687-1, 2 EA. and 350654-1, 1 EA. The recommended mating connector (P4) is AMP P/N 1-480700-0 utilizing pins 350550-1. Figure 15 itlustrates J 4 connector as seen from the rear of the drive.


FIGURE 15. J4 CONNECTOR

FIGURE 14. 15 CONNECTOR


FIGURE 16. INTERFACE CONNECTOR-PHYSICAL LOCATION DIAGRAM

### 6.0 DRIVE PHYSICAL SPECIFICATIONS

This section describes the mechanical dimensions and mounting recommendations for the SA850/851.

### 6.1 ORIVE DIMENSIONS

Reference Figure 18 and 19 for dimensions of the SA850/851.

### 6.2 MOUNTING RECOMMENDATIONS

The SA850/851 is capable of being mounted in one of the following positions (refer to Figure 17):

1. Vertical-Door opening to the left or right.
2. Horizontal - Door opening up (PCB down).
3. Upright - To mount the drive in this position remove the spring hook attached to the eject mechanism and attach the eject spring to the post the spring hook was attached to.


NOT RECOMMENDED


FIGURE 17. RECOMMENDED MOUNTING



FIGURE 19. SA850/851R DIMENSIONS

### 6.3 CHASSIS SLIDE

Available as an optional accessory is a chassis slide kit PIN 50239. This kit contains two slides, one locking and one non-locking, and seven screws. Dimensions of the slide are shown in Figure 19.


FIGURE 20. SLIDE MOUNTING DIMENSIONS

### 6.4 Decorative face plate

The SA850/851 may be ordered with one of the following decorative face plates:
SIZE

| $45 / 8 \times 101 / 2$ | Tan |
| :--- | :---: |
| $45 / 8 \times 101 / 2$ | White |
| $51 / 4 \times 10$ | Tan |
| $51 / 4 \times 10$ | White |
| $51 / 4 \times 11$ | Tan |
| $51 / 4 \times 11$ | White |

"R" Series-4 $5 / 8 \times 811 / 16$ Tan
If another color is required to match the system's color scheme, the face plate may be painted. The following information should be utilized to avoid potential problems in the painting process.

1. The front cover is made from GE's LEXAN. Dimensional stability of LEXAN is from -600\% to $+250^{\circ} \mathrm{F}$. If the paint used requires baking, the temperature should not exceed $+250^{\circ} \mathrm{F}$, including any hot spots which can contact the cover.
2. LEXAN is a polycarbonate. Any paint to be used should be investigated to insure that it does not contain chemicals that are solvents to polycarbonates.

### 7.0 CUSTOMER INSTALLABLE OPTIONS

The SA850/851 can be modified by the user to function differently than the standard method as outlined in sections 3 and 4. These modifications can be implemented by adding or deleting connections and by use of the Alternate l/O pins. Some options are capable or being connected by use of a shorting plug. Shugart P/N 15648 or AMP P/N $53013-2$. This section will discuss a few examples of modifications and how to install them. The examples are:

1. Select drive without loading head or enabling stepper.
2. Select drive and enable stepper without loading head.
3. Load head without selecting drive or enabling stepper.
4. Radial Ready.
5. Radial Index/Sector.
6. In Use (Activity LED) optional input.
7. Write Protect options.
8. Side selection.
9. Write Current Switch.
10. Ready Standard/Ready Modified.
11. Head Load Latch.
12. Active Read Compensation Filter.

CUSTOMER CUTIADD TRACE OPTIONS

| TRACEDESIGNATOR | DESCRIPTION | SHIPPED FROM FACTORY |  |
| :---: | :---: | :---: | :---: |
|  |  | OPEN | SHORT |
| 5E | Terminations for Multiplexed Standard Inputs |  | Plugged |
| DS1 | Drive Seleci 1 Input Pin |  | Plugged |
| DS2,3.4 | Drive Select 2,3.4 Input Pins | $\bar{\chi}$ |  |
| 1B, 2B, 3B, 4B | Side Select Oplion Using Drive Select | X |  |
| RR | Radial Ready |  | X |
| R1 | Radial index and Sector |  | X |
| A (SHUNT 4F)* | Option Shunt for Ready Output |  | X |
| 25 | Two-Sided Status Output | X |  |
| 850/851 | Sector Option Enable | 850 | 851 |
| 1 (SHUNT 4F)* | Index Oulput |  | X |
| S(SHUNT 4F)* | Sector Output |  | X |
| DC | Disk Change Oplion | X |  |
| HL (SHUNT 4F)* | Stepper Power From Head Load |  | X |
| D. ${ }^{\text {S }}$ | Stepper Power From Drive Select | X |  |
| WP | Inhibit Write When Write Protected |  | X |
| NP | Allow Write When Write Protected | X |  |
| D | Alternate Input-In Use | X |  |
| M | Multi-Media Option' |  | Plugged |
| DL | Door Lock Latch Option |  | X |
| A,B.X. (SHUNT 4F)* | Radial Head Load |  | X |
| C | Allernate Input-Head Load | X |  |
| Z (SHUNT 4F)* | In Use From Drive Select |  | X |
| Y | In Use From Head Load | X |  |
| S1 | Side Select Option Using Direction Seleci | X |  |
| S2 | Standard Side Select Inpui |  | Plugged |
| S3 | Side Select Option Using Drive Select | X |  |
| TS, F $\mathrm{FS}^{* *}$ | Data Separation Option Select | TS | FS Plugged |
| IW | Write Current Switch |  | Plugged*** |
| RS | Ready Standard |  | Plugged |
| BM | Ready Modified | $\bar{X}$ |  |
| HLL | Head Load Latch | X |  |
| 17 | In Use Terminator |  | Plugged |
| HI | Head Load or In Use to the in Use Circuif | X |  |
| F****. | Gemove for MFM encoding install for M2FM | x |  |
| AF***** | Install for FM or MFM encoding |  | Plugged |
| NF***** | Install tor $\mathrm{M}^{2} \mathrm{FM}$ encoding. | X |  |

*A 16 pin programmable shunt Shugart P/N 15658 (location 4F) is provided for the eight mosi commonly used cut track options. These traces are usually shorted as shipped from the factory. The traces can be opened as follows:

1. Cut the trace using a Strap Cutter AMP P/N 435705.
**The SA851 offers a standard data separator, as in the SA801, and an optional data separator which properly separates data and clock bits through the soft-sectored IBM standard format and address mark area. Trace "FS" offers the standard separator and Trace "TS" offers the optional separator. Either separator may be selected through a shorting plug
***Write current switch is plugged
to the interlace.
****MLC 10 ONLY.
*****MLC 11 ONLY.



FIGURE 21. MLC 10 COMPONENT LOCATIONS (P/N 25188)


FIGURE 22. MLC 11 PCB COMPONENT LOCATIONS (P/N 25200)

### 7.1 SELECT DAIVE WITHOUT LOADING HEADS OR ENABLING STEPPER

This option would be advantageous to the user who requires a drive to be selected at all times. Normally, when a drive is selected, its heads are loaded and the stepper motor is energized. The advantage of this option would be that the output control signals could be monitored while the heads were unloaded thereby extending the head and media life. When the system requires the drive to perform a Read, Write, or Seek, the controller would activate the Head Load line (pin 18) which in turn would toad the heads and energize the stepper motor. After the Head Load line is activated, a 50 ms delay must be introduced before Write Gate and Write Data may be applied or before Read Data is valid.

To install this option on a standard drive, the following traces should be deleted or added:

1. Cut trace ' $X$ '.
2. Jumper trace ' $C$ '.

### 7.2 SELECT DAIVE AND ENABLE STEPPER WITHOUT LOADING HEADS

This option is useful to the user who wishes to select a drive and perform a seek operation without the heads being loaded or with door open. An example use of this option is that at power on time, an automatic recalibrate (reverse seek to track zero) operation could be performed with the drive access door open. Normally for a seek to be pertormed, the door must be closed and the heads loaded. When a Read or Write operation is to be performed, the heads must be loaded. After the Head Load line is activated, a 50 ms delay must be introduced before Write Gate and Write Data may be applied or before Read Data is valid.

To install this option on a standard drive, the following traces should be deleted or added:

1. Cut trace ' $B$ '.
2. Jumper trace ' $O S^{\prime}$.
3. Cut trace 'HL'.
4. Jumper trace ' C '.

Figure 23 illustrates the circuitry.


FIGURE 23. SELECT DRIVE WITHOUT LOADING HEAD CIRCUIT

### 7.3 LOADS HEADS WITHOUT SELECTING DRIVE OR ENABLING STEPPER

This option is useful in disk to disk copy operations. It aliows the user to keep the heads loaded on all drives thereby eliminating the 50 ms head load time. The heads are kept loaded on each drive via an Allernate $1 / 0$ pin. Each drive may have its own Head Load line (Radial or Simplexed) or they may share the same line (Multiplexed). When the drive is selected, an 15 ms delay must be introduced before a Read or Write operation can be performed. This is to allow the read/write heads to settle after the stepper motor is energized. With this option installed, a drive can only be selected with both -Drive Select and-Head Load active.

To install this option on standard drive; the following traces should be deleted or added:

1. Cut trace ' A '.
2. Jumper trace 'DS'
3. Cut trace 'HL'.
*4. Jumper trace ' C '.
*If the -Head Load line is multiplexed, termination pack 5E jumper must be removed from each drive except the last one on the line.

Figures 24 and 25 illustrates the circuitry.


FIGURE 24. STEPPER MOTOR ENABLE CIRCUIT

*If the -Head Load line is muliplexed. termination pack SE must be removed from each drive except the tasi one on the line.

FIGURE 25. LOAD HEAD WITHOUT SELECTING DRIVE OR ENABLING STEPPER CIRCUIT

### 7.4 RADIAL READY

This option enables the user to monitor the Ready line of each drive on the interface. This can be useful in detecting when an operator has removed or installed a Diskette in any drive. Normally, the Ready line from a drive is only available to the interface when it is selected.

To install this option on a standard drive, the following traces should be deleted or added:

1. Cut trace 'RR'.
-2. Cut trace 'R'.
"3. Add a wire from pad " $R$ " to one of the Alternate I/O pins.
*One of the drives on the interface may use pin 22 as its Ready fine, therefore steps 2 and 3 may be eliminated on this drive. All the other drives on the interface must have their own Ready line, therefore step 2 and 3 must be incorporated.

Figure 26 illustrates the circuitry.


FIGURE 26. RADIAL READY CIRCUIT

### 7.5 RADIAL INDEXISECTOR

This option enables the user to monitor the Index and Sector lines at all times so that the drive may be selected just prior to the sector that is to be processed. This option can be used to reduce average latency.

To install this option on a standard drive the following traces should be deleted or added:

1. Cut trace 'RI'.
*2. Cut trace 'I'.
-3. Cut trace 'S'.
*4. Add a wire from trace ' 1 ' to one of the Alternate $1 / O$ pins.
*5 Add a wire from trace ' S ' to one of the Alternate $1 / O$ pins.
*One of the drives on the interface may use pin 20 (-Index) and pin 24 (-Sector) as its Index and Sector lines, therefore steps 2-5 may be eliminated for this drive. All other drives on the interface must have their own Index and Sector lines, therefore, steps 2-5 must be incorporated.

Figure 27 illustrates the circuitry.


FIGURE 27. RADIAL INDEXISECTOA CIRCUIT

### 7.6 IN USE ALTERNATE INPUT (ACTIVITY LED)

This alternate input, when activated to a logical zero level, will turn on the Activity LED mounted in the push bar on the front panel and locks the door of the drive.

To install this option on standard drive, jumper trace ' D ' to trace ' HI ' and activate the interface line pin 16. This signal is an "OR" function with Drive Select or Head Load. Figure 28 itlustrates the circuitry. For other uses, reference section 7.15 .


FIGURE 28. IN USE/ACTIVITY LED CIRCUIT

### 7.7 WRITE PROTECT OPTIONAL USE

As shipped from the factory, the optional Write Protect feature will internally inhibit writing when a Write Protected Diskette is installed. With this option installed, a Write Protected Diskette will not inhibit writing, but it will be reported to the interface. This option may be useful in identifying special use Diskettes.

To install this option on a drive with the Write Protect feature, the following traces should be added or deleted:

1. Cut trace 'WP'.
2. Connect trace ' $N P^{\prime}$.

Figure 29 illustrates the circuitry.
-WRITE PROTECT
write gate


TO INTERFACE

FIGURE 29. WRITE PROTECT CIRCUIT

### 7.8 DISK CHANGE (OPTIONAL OUTPUT)

This customer installable option is enabled by jumpering trace 'DC'. It will provide a true signal (logical zero) onto the interface (pin 12) when Drive Select is activated it white deselected the drive has gone from a Ready to a Not Ready (Door Open) condition. This line is reset on the true to false transition of Drive Select il the drive has gone Ready. Timing of this line is illustrated in Figure 30. The circuitry is illustrated in Figure 31.


FIGURE 30. DISK CHANGE TIMING


FIGURE 31. DISK CHANGE CIRCUIT

### 7.9 SIDE SELECTION, USING DIRECTION SELECT

The Side Select function can be controlled via the Direction Select line, if desired. With this option, the Direction Select line controls the direction of head motion during stepping operations and controls side (head) selection during read/write operations. To implement this option, simply move jumper S2 to location S1.

Figure 32 illustrates the circuitry.


FIGURE 32. SIDE SELECTION, USING DIRECTION SELECT

### 7.10 SIDE SELECTION USING DRIVE SELECT

In systems containing no more than two SA850/851 drives per controller, each read/write head can be assigned a separate drive address. In such cases, the four Drive Select line can be used to select the four read/write heads. To implement this option, move jumper $S 2$ to $S 3$ and add a jumper to $n B$ ( $n=1,2,3$ or 4). For example, the first drive may have jumpers installed at DS1 and 2 B while the second drive has jumpers at DS3 and 4B. With this jumper configuration installed, the four Drive Select lines have the following side selection functions.

1. Drive Select 1 selects side 0 of first drive.
2. Drive Select 2 selects side 1 of first drive.
3. Drive Select 3 selects side 0 of second drive.
4. Drive Select 4 selects side 1 of second drive.

Figure 33 illustrates the circuitry.


FIGURE 33. SIDE SELECTION, USING DRIVE SELECT

### 7.11 DOOR LOCK LATCH

The door lock circuit can be latched on under Drive Select control so that the door can remain locked without maintaining the active state of in Use. To implement this option, jumper DL, and then D to HI . Then, if the appropriate Drive Select line is activated while In Use is active, a latch will be set, which holds the door lock circuit active. To unlock the door, Drive Select is again activated while In Use is inactive.

Figure 34 illustrates the circuitry for this option.


FIGURE 34. DOOR LOCK LATCH CONTROL

### 7.12 TWO-SIDED (OPTIONAL OUTPUT)

This signal indicates whether a Two-Sided (True Output) or a Single-Sided (False Output) Diskette is installed. To implement this option, install a jumper at 2 S .

### 7.13 HEAD CURRENT SWITCH/ACTIVE READ COMPENSATION

This interface signal is used for two different functions depending on whether the drive is in a write or read mode.

### 7.13.1 HEAD CURRENT SWITCH

When the interface signal is activated to a logical zero level, the lower value of the write current is selected for writing on tracks 43 through 76.

To enable head current switching, short trace " $I W$ ' (to connect to the interface).
To disable head current switching and select only the lower value of the write current, move the shorting plug at trace " $W$ " to the ground position and short trace ' $M$ ".

Trace " $M$ " is used to increase the values of both the lower and higher write currents available when current switching.


FIGURE 35. IW JUMPER OPTION

### 7.13.2 ACTIVE READ FILTER

When the interface signal is activated to a logical zero level, the read signal is passed through an active filter network for reading tracks 60 through 76 . Performance will improve when reading a diskette that has been recorded without write precompensation.

To control the active read titter from the interface, short trace "IW" (to connect to the interface), remove jumpers AF and NF. When the interface is activated to a logical zero level, read compensation is selected as if AF were added. When the interface is activated to a +5 V level, read compensation is selected as if NF were added.

For optimum performance for FM or MFM encoding, jumper trace AF, for $\mathrm{M}^{2} \mathrm{FM}$ encoding jumper trace $N F$.

### 7.14 READY STANDARDIREADY MODIFIED

As shipped the "RS" jumper is plugged and the drive's Ready Circuit will function as in the past. With the shorting plug in the "RM" position, the Ready Circuit is modified so that the drive will stay ready. This option is useful for those customers using the Direction Select line as Slide Select, so that when using single sided media the drive will stay ready when side 1 is selected.

### 7.15 HEAD LOAD LATCH

This option enables the heads to remain loaded when the drive is deselected. To enable this option, jumper traces "DL" and "HLL". The head load can then be latched by either of two interface lines - Head Load (pin ${ }^{18}$ ) or In Use (pin 16). If Head Load is to be used jumper pin " C " to pin " HI " and remove the "IT"' jumper (refer to figure 36). If in Use is to be used jumper pin " D " to pin " HI " (refer to figure 37). In both cases, trace " $A$ " on shunt 4F must be cut. To load and latch the heads the user must activate either the Head Load or in Use lines and select the drive. When the drive is deselected, the heads will stay loaded and the door locked. To unload the heads, the Head Load or In Use line must be inactive when the drive is selected.


FIGURE 36. HEAD LOAD LATCH USING HEAD LOAD


FIGURE 37. HEAD LOAD LATCH USING IN USE

### 8.0 OPERATION PROCEDURES

The SA850/851 was designed for ease of operator use to facilitate a wide range of operator oriented applications. The following section is a guide for the handling and error recovery procedures on the diskette and diskette drive.

### 8.1 DISKETTE LOADING AND HANDLING

The diskette is a flexible disk enclosed in a plastic jacket. The interior of the jacket is lined with a wiping material to clean the disk of foreign material. Figure 38 shows the proper method of loading a diskette in the SA850/851 Diskette Storage Drive. To load the diskette, depress latch, insert the diskette with the label facing out. Move the latch handle to the left to lock diskette on drive spindle. The diskette can be loaded or unloaded with all power on and drive spindle rotating.

When removed from the drive, the diskette is stored in an envelope. To protect the diskette, the same care and handling procedures specified for computer magnetic tape apply. These precautionary procedures are as follows:

1. Return the diskette to its storage envelope whenever it is removed from drive.
2. Keep diskettes away from magnetic fields and from ferromagnetic materials which might become magnetized. Strong magnetic flelds can destory recorded data on the disk.
3. Replace storage envelopes when they become worn, cracked or distorted. Envelopes are designed to protect the disk.
4. Do not write on the plastic jacket with a lead pencil or ball-point pen. Use a felt tip pen.
5. Heat and contamination from a carelessly dropped ash can damage the disk.
6. Do not expose diskette to heat or sunlight.
7. Do not touch or attempt to clean the disk surface. Abrasions may cause loss of stored data.


FIGURE 38. LOADING SA850/851

### 8.2 WRITE PROTECT - SA150/151 DISKETTES

The SA150/151 diskettes have the capability of being write protected. The write protect feature is selected by the slot in the SA150/151. When the slot is open it is protected; when covered, writing is allowed. The slot is closed by placing a tab over the front of the stot, and the tab folded over covering the rear of the slot. The Diskette can then be write protected by removing the tab. See Figure 39.

### 8.3 WRITE PROTECT, IBM DISKETTES

IBM Diskettes are not manufactured with a write protect slot punched out as are the Shugart Diskettes. To Write Protect one of these diskettes, a slot must be punched out as specified in Figure 40. The operation of the write protect is that which is outlined in paragraph 8.2


FIGURE 39. DISKETTE WRITE PROTECTED


FIGURE 40. WRITE INHIBIT NOTCH SPECIFICATIONS

### 9.0 ERROR DETECTION AND CORRECTION

### 9.1 WRITE ERROR

If an error occurs during a write operation, it will be detected on the next revolution by doing a read operation, commonly called a "write check". To correct the error, another write and write check operation must be done. If the write operation is not successful after ten (10) attempts have been make, a read operation should be attempted on another track to determine if the media or the drive is faiting. If the error still persists, the disk should be considered defective and discarded.

### 9.2 READ ERROR

Most errors that occur will be "soft" errors; that is, by performing an error recovery procedure the data will be recovered.

Soft errors are caused by:

1. Airborne contaminants that pass between the read/write head and the disk. These contaminants will generally be removed by the cartridge self-cleaning wiper.
2. Random electrical noise which usually lasts for a few microseconds.
3. Small defects in the written data and/or track not detected during the write operation which may cause a soft error during a read.

The following procedures are recommended to recover from the above mentioned soft errors:

1. Reread the track ten (10) times or until such time as the data is recovered.
2. If data is not recovered after using step 1, access the head to the adjacent track in the same direction previously moved, then return to the desired track.
3. Repeat step 1.
4. If data is not recovered, the error is not recoverable.

### 10.0 RESHIPMENT PRECAUTION

Be sure to insert the shipping disk that was shipped with the unit, close the door, and install the latch stop when reshipping the drive.

The packaging material must be clean and dry as determined by visual inspection. Figure 41 shows how to repackage the disk drive using the original shipping containers. Figure 42 shows the pallet pattern and the minimum/maximum paliet size to use if reshipped in large enough quantities.


FIGURE 41. PACKAGE ASSEmbly


MINIMUM LOAD


FJGURE 42. PALLET LOADING

## APPENDIX A - ORDERING INFORMATION

The table below can be used to construct a part number for a unique drive configuration

## AB/CID|E


decorative face plates

| Size | Color | Part Numbers |  |
| :---: | :---: | :---: | :---: |
| $4-5 / 8 \times 10-1 / 2$ | Tan | 50264 |  |
| $4-5 / 8 \times 10-1 / 2$ | White | 50263 |  |
| $5-1 / 4 \times 10$ | Tan | 50261 |  |
| $5-1 / 4 \times 10$ | White | 50260 |  |
| $5-1 / 4 \times 11$ | Tan | 50258 |  |
| $5-1 / 4 \times 11$ | White | 50257 |  |
| Rack Mount 4-5/8 $\times$ | Tan | 50675 |  |
|  |  |  |  |


| Primary Voltageand <br> arequency | Part Numbers |  |  |
| :---: | :---: | :---: | :---: |
| Motor <br> ASM $^{*}$ | Motor <br> Putley | Belt |  |
| 115 VAC, 60 Hz | 50747 | 50358 | 50356 |
| 115 VAC, 50 Hz | 50747 | 50357 | 50355 |
| 230 VAC, 60 Hz | 50748 | 50358 | 50356 |
| 230 VAC. 50 Hz | 50748 | 50357 | 50355 |

*Motor assemblies include - motor, capacitor, and connector


[^0]:    $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} .1=1 \mathrm{MH}$

[^1]:    - Il either customer insiallable oplion described in sections 7.1 and 7.3 are used, the current requiremen lor the +24 -VDC is a multipte of the maxumum +24 V current times the number of drives on the line.

[^2]:    If either customer instaliable oplion described in sections 7.1 and 7.3 are used. the current require. men for the +24 -VDC is a multiple of the maximum +24 V current limes the number of drives on the line.

