#### IM6653/IM6654 4096-Bit CMOS UV EPROM ## #### GENERAL DESCRIPTION The Intersil IM6653 and IM6654 are fully decoded 4096 bit CMOS electrically programmable RÓMs (EPROMs) fabricated with Intersil's advanced CMOS processing technology. In all static states these devices exhibit the microwatt power dissipation typical of CMOS. Inputs and threestate outputs are TTL compatible and allow for direct interface with common system bus structures. On-chip address registers and chip select functions simplify system interfacing requirements. The IM6653 and IM6654 are specifically designed for program development applications where rapid turn-around for program changes is required. The devices may be erased by exposing their transparent lids to ultra-violet light, and then re-programmed. #### **FEATURES** - Organization -- IM6653: 1024 x 4 IM6654: 512 x 8 - Low Power 770 W Maximum Standby - High Speed - -300ns 10V Access Time For IM6653/54 Al - 450ns 5V Access Time For IM6653/54-11 - Single +5V Supply Operation - **UV** Erasable - Synchronous Operation For Low Power Dissipation - Three-State Outputs and Chip Select for Easy System Expansion #### ORDERING INFORMATION | PART<br>Number | TEMPERATURE<br>RANGE | PACKAGE | |----------------|----------------------|---------------| | IM6653/4IJG | -40°C to +85°C | 24-Pin CERDIP | | IM6653/4-1IJG | -40°C to +85°C | 24-Pin CERDIP | | IM6653/4AIJG | -40°C to +85°C | 24-Pin CERDIP | | IM6653/4MJG* | -55°C to +125°C | 24-Pin CERDIP | | IM6653/4AMJG* | -55°C to +125°C | 24-Pin CERDIP | <sup>\*</sup> Add /HR for HiRel processing Figure 2: Pin Configurations #### IM6653/IM6654 #### ABSOLUTE MAXIMUM RATINGS (IM6653/54 I, -1I, M) | Supply Voltages | Operating Range Range (TA) | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | V <sub>DD</sub> - V <sub>SS</sub> +8.0V<br>V <sub>CC</sub> - V <sub>SS</sub> +8.0V<br>Input or Output Voltage(V <sub>SS</sub> -0.3V) to (V <sub>DD</sub> +0.3V) | Industrial | NOTE: Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### DC ELECTRICAL CHARACTERISTICS $(V_{CC} = V_{DD} = 5V \pm 10\% V_{SS} = 0V, T_A = Operating Temperature Range)$ | SYMBOL | PARAMETER | TEST | IM6653/ | | | | |-----------------|----------------------------------------------|-----------------------------------|---------------------------------------|------|--------------------------------------------------|--| | | TARAMETER | CONDITIONS | MIN | MAX | UNIT | | | V <sub>IH</sub> | Logical "1" Input Voltage E <sub>1</sub> , S | V <sub>DD</sub> - 2.0 | | | | | | V <sub>IH</sub> | | Address Pins | 2.7 | | 1 v | | | V <sub>IL</sub> | Logical "0" Input Voltage | | | 0.8 | | | | <u> </u> | Input Leakage | $GND \le V_{IN} \le V_{DD}$ | -1.0 | 1.0 | μA | | | V <sub>OH</sub> | Logical "1" Output Voltage | I <sub>OH</sub> = -0.2mA | 2.4 | | | | | VOL | Logical "0" Output Voltage | lOL ≈ 2.0mA | | 0.45 | _ v | | | lolk | Output Leakage | $GND \le V_O \le V_{CC}$ | -1.0 | 1.0 | + | | | ISTBY | Standby Supply Current | V <sub>IN</sub> = V <sub>DD</sub> | | 100 | μΑ | | | loc | | V <sub>IN</sub> = V <sub>DD</sub> | †· <del> </del> | 40 | † | | | loo | Operating Supply Current (1) | f = 1MHz | | 6 | mA. | | | Cl | Input Capacitance | Note 1 | | 7.0 | <del> </del> | | | Co | Output Capacitance | Note 1 | · · · · · · · · · · · · · · · · · · · | 10.0 | pF | | Note: 1. For design reference only, not 100% tested. #### **AC ELECTRICAL CHARACTERISTICS** ( $V_{CC} = V_{DD} = 5V \pm 10\% V_{SS} = 0V$ , $C_L = 50$ pf, $T_A = O$ perating Temperature Range) | SYMBOL | PARAMETER | IM6653/54-1f | | IM6653/54 I | | IIM6653/54 M | | | |-----------------------------------|---------------------------------------|--------------|-----|-------------|-----|--------------|-----|------| | 31 MBQL | PANAMEIEN | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | TE <sub>1</sub> LQV | Access Time From E <sub>1</sub> | | 450 | | 550 | <u> </u> | 600 | | | TSLQV | Output Enable Time | | 110 | | 140 | | 150 | | | TE <sub>1</sub> HQZ | Output Disable Time | | 110 | | 140 | | 150 | | | TE <sub>1</sub> HE <sub>1</sub> L | Ē <sub>1</sub> Pulse Width (Positive) | 130 | | 150 | | 150 | 100 | | | TE1LE1H | E <sub>1</sub> Pulse Width (Negative) | 450 | | 550 | | 600 | | ns | | TAVE <sub>1</sub> L | Address Setup Time | 0 | | 0 | | 0 | | 113 | | TE <sub>1</sub> LAX | Address Hold Time | 80 | | 100 | | 100 | | | | TE <sub>2</sub> VE <sub>1</sub> L | Chip Enable Setup Time (6654) | 0 | | 0 | | 0 | | | | TE <sub>1</sub> LE <sub>2</sub> X | Chip Enable Hold Time (6654) | 80 | | 100 | | 100 | | | #### ABSOLUTE MAXIMUM RATINGS (IM6653/54AI, AM) | Supply Voltages | Operating Temperature Range | |----------------------------------------------------------------------------|----------------------------------------------------------------------------| | V <sub>DD</sub> - V <sub>SS</sub> | Industrial40°C to +85°C<br>Military55°C to +125°C | | Input or Output Voltage (V <sub>SS</sub> -0.3V) to (V <sub>DD</sub> +0.3V) | Storage Temperature Range65°C to +150°C Lead Temperature (Soldering 10sec) | NOTE: Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### DC ELECTRICAL CHARACTERISTICS $(V_{CC} = V_{DD} = 4.5V \text{ to } 10.5V \text{ V}_{SS} = 0V, T_A = \text{Operational Temperature Range})$ | SYMBOL | PARAMETER | TEST CONDITIONS | IM6653 | | | |-----------------|----------------------------|-------------------------------|------------------------|------------------------|---------------------------------------| | J. M. DOL | FARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | | V <sub>IH</sub> | Logical "1" Input Voltage | Ē₁, ℧ | V <sub>DD</sub> - 2.0 | | | | V <sub>IH</sub> | | Address Pins | V <sub>DD</sub> - 2.0 | | l v | | V <sub>IL</sub> | Logical "0" Input Voltage | | | 0.8 | | | lj . | Input Leakage | $GND \le V_{IN} \le V_{DD}$ | -1.0 | 1.0 | μΑ | | VoH | Logical "1" Output Voltage | I <sub>OUT</sub> = 0 (Note 1) | V <sub>CC</sub> - 0.01 | | · · · · · · · · · · · · · · · · · · · | | VOL | Logical "0" Output Voltage | I <sub>OUT</sub> = 0 (Note 1) | | V <sub>SS</sub> + 0.01 | ٧ | | lolk | Output Leakage | $V_{SS} \le V_0 \le V_{CC}$ | -1.0 | 1.0 | | | ISTBY | Standby Supply Current | $V_{IN} = V_{DD}$ | | 100 | μΑ | | Icc | | $V_{IN} = V_{DD}$ | | 40 | | | DD | Operating Supply Current | f = 1MHz | | 12 | mA | | Ci | Input Capacitance | Note 1 | | 7.0 | | | CO | Output Capacitance | Note 1 | | 10.0 | pF | Note: 1. For design reference only, not 100% tested. #### **AC ELECTRICAL CHARACTERISTICS** $(V_{CC} = V_{DD} = 10V \pm 5\% V_{SS} = 0V, C_L = 50pf, T_A = Operating Temperature Range)$ | SYMBOL | PARAMETER | IM6653/54 AI | | IM6653/54 AM | | | |-----------------------------------|---------------------------------------|--------------|-----|--------------|-----|------| | 3 I MIDOL | PANAMETEN | MIN | MAX | MIN | MAX | UNIT | | TE <sub>1</sub> LQV | Access Time From E <sub>1</sub> | | 300 | <del></del> | 350 | | | TSLQV | Output Enable Time | | 60 | | 70 | | | TE <sub>1</sub> HQZ | Output Disable Time | | 60 | | 70 | | | TE <sub>1</sub> HE <sub>1</sub> L | E 1 Pulse Width (Positive) | 125 | | 125 | | | | TE <sub>1</sub> LE <sub>1</sub> H | E <sub>1</sub> Pulse Width (Negative) | 300 | | 350 | | ns | | TAVE <sub>1</sub> L | Address Setup Time | 0 | | 0 | | | | TE₁LAX | Address Hold Time | 60 | | 60 | | | | TE <sub>2</sub> VE <sub>1</sub> L | Chip Enable Setup Time (6654) | 0 | | 0 | | | | TE <sub>1</sub> LE <sub>2</sub> X | Chip Enable Hold Time (6654) | 60 | | 60 | | | #### PIN ASSIGNMENTS | PIN | SYMBOL | ACTIVE<br>LEVEL | DESCRIPTION | |-------------|------------------------------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------| | 1-8,23 | A <sub>0</sub> -A <sub>7</sub> ,A <sub>8</sub> | _ | Address Lines | | 9-11, 13-17 | Q <sub>0</sub> -Q <sub>7</sub><br>Q <sub>0</sub> -Q <sub>3</sub> | _ | Data Out lines, 6654<br>Data Out lines, 6653 | | 12 | V <sub>SS</sub> | _ | Negative Supply | | 18 | Program | - | Programming pulse input | | 19 | $v_{DD}$ | _ | Chip positive supply, normally tied to VCC | | 20 | Ē <sub>1</sub> | L | Strobe line, latches both address lines and, for 6654, Chip enable E2 | | 21 | Š | L | Chip select line, must be low for valid data out | | 22 | Ag<br>E <sub>2</sub> | Ī | Additional address line for 6653 Chip enable line, latched by Chip enable E <sub>1</sub> on 6654 | | 24 | Vcc | _ | Output buffer positive supply | #### **READ MODE OPERATION** In a typical READ operation address lines and chip enable $\overline{E}_2$ \* are latched by the falling edge of chip enable $\overline{E}_1$ (T = 0). Valid data appears at the outputs one access time (TELQV) later, provided level-sensitive chip select line $\overline{S}$ is low (T = 3). Data remains valid until either $\overline{E}_1$ or $\overline{S}$ returns to a high level (T = 4). Outputs are then forced to a high-Z state. Address lines and $\overline{E}_2$ must be valid one setup time before (TAVEL), and one hold time after (TELAX), the falling edge of $\overline{E}_1$ starting the read cycle. Before becoming valid, Q output lines become active (T = 2). The Q output lines return to a high-Z state one output disable time (TE<sub>1</sub>HQZ) after any rising edge on $\overline{E}_1$ or $\overline{S}$ . The program line remains high throughout the READ cycle. Chip enable line $\bar{\rm E}_1$ must remain high one minimum positive pulse width (TEHEL) before the next cycle can begin. #### **FUNCTION TABLE** | TIME | TIME INPUTS | | OUTPUTS | | | | |------|-------------|----|---------|---|---|----------------------------------------| | REF | Ē1 | Ē2 | S | A | Q | NOTES | | -1 | н | Х | Х | Х | Z | DEVICE INACTIVE | | 0 | _/_ | L | Х | ٧ | Z | CYCLE BEGINS: ADDRESSES, E2 LATCHED* | | 1 | L | Х | Х | X | Z | INTERNAL OPERATIONS ONLY | | 2 | L | Х | L | Х | Α | OUTPUTS ACTIVE UNDER CONTROL OF E1, \$ | | 3 | L | Х | L | Х | V | OUTPUTS VALID AFTER ACCESS TIME | | 4 | | Х | L | Х | V | READ COMPLETE | | 5 | I | Х | Х | Х | Z | CYCLE ENDS (SAME AS -1) | #### DC CHARACTERISTICS FOR PROGRAMMING OPERATION $(V_{CC} = V_{DD} = 5V \pm 5\% V_{SS} = 0V, T_A = 25^{\circ}C)$ | SYMBOL | PARAMETER | TEST<br>CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|-----------------------------|--------------------|----------------------|------|-----|------| | IPROG Program | Program Pin Load Current | | | 80 | 100 | mA | | VPROG | Programming Pulse Amplitude | | - 38 | - 40 | -42 | V | | lcc | V <sub>CC</sub> Current | | Ţ | 0.1 | 5 | | | DD | V <sub>DD</sub> Current | | | 40 | 100 | Αm | | ViHA | Address Input High Voltage | | V <sub>DD</sub> -2.0 | | | | | VILA | Address Input Low Voltage | | | | 0.8 | | | V <sub>IH</sub> | Data Input High Voltage | | V <sub>DD</sub> -2.0 | | | V | | VIL | Data Input Low Voltage | | | | 0.8 | | #### AC CHARACTERISTICS FOR PROGRAMMING OPERATION $(V_{CC} = V_{DD} = 5V \pm 5\% V_{SS} = 0V, T_A = 25^\circ)$ | SYMBOL | PARAMETER | TEST<br>CONDITIONS | MIN | ТУР | MAX | UNIT | |-----------------------------------|--------------------------|---------------------------------------------|-----|-----|------|------| | TPLPH | Program Pulse Width | t <sub>rise</sub> = t <sub>fall</sub> = 5μs | 18 | 20 | 22 | ms | | | Program Puise Duty Cycle | | | | 75% | | | TDVPL | Data Setup Time | | 9 | | | | | TPHDX | Data Hold Time | | 9 | | | μs | | TE <sub>1</sub> HE <sub>1</sub> L | Strobe Pulse Wiath | | 150 | | | | | TAVE <sub>1</sub> L | Address Setup Time | | 0 | | | | | TE <sub>1</sub> LE <sub>1</sub> X | Address Hold Time | | 100 | | | ns | | TE <sub>1</sub> LQV | Access Time | | | | 1000 | | #### PROGRAM MODE OPERATION Initially, all 4096 bits of the EPROM are in the logic one (output high) state. Selective programming of proper bit locations to "0"s is performed electrically. !n the PROGRAM mode for all EPROMs, V<sub>CC</sub> and V<sub>DD</sub> are tied together to a +5V operating supply. High logic levels at all of the appropriate chip inputs and outputs must be set at $V_{DD}$ –2V minimum. Low logic levels must be set at $V_{SS}$ +0.8V maximum. Addressing of the desired location in PROGRAM mode is done as in the READ mode. Address and data lines are set at the desired logic levels, and PROGRAM and chip select $(\overline{S})$ pins are set high. The address is latched by the downward edge on the strobe line $(\overline{E}_1)$ . During valid DATA IN time, the PROGRAM pin is pulsed from $V_{DD}$ to -40V. This pulse initiates the program- ming of the device to the levels set on the data outputs. Duty cycle limitations are specified from chip heat dissipation considerations. PULSE RISE AND FALL TIMES MUST NOT BE FASTER THAN $5\mu$ s. Intelligent programmer equipment with successive READ/PROGRAM/VERIFY sequences is recommended. ### PROGRAMMING SYSTEM CHARACTERISTICS - During programming the power supply should be capable of limiting peak instantaneous current to 100mA. - The programming pin is driven from V<sub>DD</sub> to -40 volts (±2V) by pulses of 20 milliseconds duration. These pulses should be applied in the sequence shown in the flow chart. Pulse rise and fall times of 10 microseconds are recommended. Note that any individual location may be programmed at any time. - Addresses and data should be presented to the device within the recommended setup/hold time and high/low logic level margins. Both "A" (10V) and non "A" EPROMs are programmed at V<sub>CC</sub>, V<sub>DD</sub> of 5V ±5%. - 4. Programming is to be done at room temperature. #### **ERASING PROCEDURE** The IM6653/54 are erased by exposure to high intensity short-wave ultraviolet light at a wavelength of 2537Å. The recommended integrated dose (i.e., UV intensity x exposure time) is 10W sec/cm². The lamps should be used without short-wave filters, and the IM6653/54 to be erased should be placed about one inch away from the lamp tubes. For best results it is recommended that the device remain inactive for 5 minutes after erasure, before reprogramming. The erasing effect of UV light is cumulative. Care should be taken to protect EPROMs from exposure to direct sunlight or fluorescent lamps radiating UV light in the 2000Å to 4000Å range.